# GE Canada Electronic Products Repair

#### **Test Instructions for**

# LOGIC SEQUENCING & MONITORING

0471L195 GALL
Description of Device

Originated By: Rogerio Cordeiro

Typed Name

Date: August 15, 2005

Approval Date: August 15, 2005

mm/dd/yy

# TEST INSTRUCTIONS PREVIOUS REVISION SHEET

LOGIC SEQUENCING & MONITORING

Device Number

0471L195 GALL

Description of Device

| Originated By     | Date<br>mm/dd/yy | Description of change                                |  |
|-------------------|------------------|------------------------------------------------------|--|
| H. Keyzers        | March 18/1975    | Created Test Procedure for 0471L195 GALL             |  |
| Carmin Sebastiani | November 3/1994  | Created cover sheet and modified for use with TL433  |  |
| Scott Andrus      | June 5/1995      | Revised previous test instructions                   |  |
| Dennis Cully      | May 1/1997       | Revised previous test instructions                   |  |
| Rogerio Cordeiro  | May 26, 1999     | Revised test instructions                            |  |
| Rogerio Cordeiro  | April 29, 2005   | Added Upgrade information and modified to new format |  |
| Rogerio Cordeiro  | August 15, 2005  | Added information to seal pots.                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |
| <del></del>       | <u> </u>         |                                                      |  |
|                   |                  |                                                      |  |
|                   | <del> </del>     |                                                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |
| <del> </del>      |                  |                                                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |
|                   |                  |                                                      |  |

### **TEST INSTRUCTIONS**



Location: Book or file File

Pg.:

3/5

0471L195 GALL LOGIC SEQUENCING & MONITORING

Date: August 15, 2005

#### PURPOSE:

a. Static and dynamic test procedures for 0471L195 GALL LOGIC SEQUENCING & MONITORING

#### 2. ELEMENTARY:

a. S & C Data Book 1188 sec. 195 Dwg. 0252A4927

#### 3. EQUIPMENT:

- a. 51 pin Universal jig
- b. Oscilioscope
- c. DVM
- d. Anatek Power Supply
- e. 962-471L195/295 jig (TL# 433)
- f. 20VAC Supply

#### 4. SET UP:

- a. Install card and 962-471L195 / 295 jig card into universal jig.
- b. Set switches as follows: 1 & 2 down and 3 & 4 up.
- c. Connect +18V to pin 6; -18V to pin 7 and ground to pin 1
- d. Connect an isolated 20Vac to input pins 3 and 4.
- e. Turn on the Anatok and the Variac.
- f. Adjust the following pots on the jig card:

|        |       |    | to the |
|--------|-------|----|--------|
| Pin 49 | +5.3V | Pf |        |
| Pin 43 | +12V  | P2 | Jun    |
| Pin 39 | +15V  | P5 | 43 011 |
| Pin 36 | -15V  | P6 |        |

to the corresponding Pin Jumper pins 10 to 49

- g. Voltage at cathode of D5 relative to pin  $I \approx +18.6V \pm 0.2V$  dc.
- h. Voltage at pin 8 ≈+13V ±0.7V
- i. Remove jumper from test jig.
- j. Set RH1 for 5.5V ±0.01V at TP1
- k. Set RH2 for 5.15V ±0.01V at TP2

m. jumper K.

Check and see L2 and L6 only are illuminated on the jig card.

We didn't receive this test jig from Canada. You have to build the circuit using the diagram of the jig. There is box with the Canadian test jigs, marked TL-00433 which contains most of the components to build the circuit. It's not necessary to build the power supply portion of the jig. Use discreet power supply to supply the voltages.

# TEST INSTRUCTION'S



Location: Book or file File

0471L195 GALL LOGIC SEQUENCING & MONITORING

Date: August 15, 2005

Pg.: <u>4/5</u>

#### 5. PROCEDURE:

#### a. PTD CHECKS

- i. Connect scope probe A on pin 12 and scope probe B on pin 11
- ii. Toggle switch 1 up and then down and measure I sec (-20%, +50%) time delay.



#### b. PTD PULSE CHECKS

i. Connect scope probe A to pin 34 and scope probe B to pin 35. Toggle switch 1.



ii. Check for pulse negative going pulse approx. 100 msec (+/- 15%) in duration at pin 34 and a positive going pulse at pin 35.



## **TEST INSTRUCTIONS**



Location: Book or file File

0471L195 GALL LOGIC SEQUENCING & MONITORING

Date: August 15, 2005

Pg.: <u>5/5</u>

#### c. POWER SUPPLY MONITORS

i. Use P1, P2, P5, and P6 to adjust the voltages to the monitoring circuit. See chart below.

|    | +13 V or<br>0 V | o/p should become 0<br>When Var. dc is | o/p should become 0    When Var. dc is     |
|----|-----------------|----------------------------------------|--------------------------------------------|
| 49 | 40              | +5.575V ± 20mv                         | +5.077V ±15mv PI                           |
| 43 | 41              | +12.66V ±195mv                         | +11.53V ±170mvP2                           |
| 39 | 38              | +15.66V ±255mv                         | +14.25V ±220mvP5                           |
| 36 | 37              | -15.66V ±525mv                         | -14.26V ±470mvP6                           |
|    | 43              | 43 41<br>39 38                         | 43 41 +12.66V ±195mv  39 38 +15.66V ±255mv |

to t. d. RELAY DRIVERS
i. Close (up)

- Close (up) switch 1, Led 3, 4 and 6 light up. Open (down) switch 1, Led 2 and 6 come on after time delay. Notice Led 5 flashes on then off while Led 6 flashes off then on.
- ii. Close (up) switch 2, Led 1, 4, 6, 7, and 8 come on while Led 2 goes off.
- e. POTS
  - i. Seal RH1 and RH2.

#### 6. UPGRADES:

- a. 0471L0195G001 to 0471L0195G002
  - i. Change RH1 and RH2 from  $10k\Omega$  to  $1k\Omega$  0177A1850P007.
  - ii. Change R4 from  $392\Omega$  to  $150\Omega$  0177A1013P046.
- b. Rev0 to Rev1
  - i. Change R30 from  $4.7k\Omega$  0177A1001P065 to  $2.2k\Omega$  0177A1001P057.
  - ii. Add jumper from R34 leg closest to Q7 to Pin15 of circuit card.
- c. Rev1 to Rev2
  - i. Replace R1 47 $\Omega$  ½W 0177A1001P017 to 47 $\Omega$  1W 0177A1003P017.
- 7. END:

