

# **QUALITY STANDING INSTRUCTION**

SPEED VARIATOR DEPARTMENT

**QSI NUMBER** 

#2081

TITLE

PREAMPLIFIER - 193X227BBG01 AND G02 193X227BCG01 AND G02 REVISION

3

1.0 Applicable Documents

- 1.1 Material List
- 1.2 Elementary diagram
- 2.0 Equipment
  - 2.1 Test stand
  - 2.2 Patchboard
- 3.0 Procedure (General)
  - 3.1 Set V5 dial at (7.50) and lock
  - 3.2 Set V5 polarity (+)
  - 3.3 Set V5 range (10 volts)
  - 3.4 Set scope CH1 & CH2 to 0.1V/Div, AC, and 5msec/div, line sync. node CH2?
  - 3.5 Turn card pots max. CCW and check shaft and label orientation per Figure #1.
  - 3.6 Check polarized capacitors for correct polarity orientation per Figure #2.



FIGURE NO. 1



FIGURE NO. 2

| O T T T OIL   | 1 4 7 7 4 1 |
|---------------|-------------|
| Mgr. Eng.     |             |
| Mgr. Mfg.     |             |
| Mgr.Prod.Eng. |             |
| Mgr. Mat.     |             |
| Mgr.Sys.Eng.  |             |
| Eng. Supv.    |             |
| Foreman-Test  |             |
| Foreman-Insp. | 1           |
|               |             |
|               |             |
|               |             |
|               | 1           |
|               |             |

DISTRIBUTION OTY

### \*Change or Addition

| S           | V-100 (2-68)    |         |
|-------------|-----------------|---------|
| Revised by: | S. J. Rumberger | 5/19/75 |
| Rev. #3;    | DPC/AWE 8/15/77 | . ,     |

| PRI | EPA | RED   | ΒY    |
|-----|-----|-------|-------|
| s.  | J.  | Rumb  | erger |
|     | 6   | /28/7 | 30M   |

| AP | PR | OVED BY  |
|----|----|----------|
| J. | D. | Campbell |

PAGE

OF

```
4.1 193X227BBG01 & 193X227BCG01 Test
```

```
DVM \leq (\pm 0.030) volts
 4.1.1 Test on
 4.1.2 RS1 (2) DMM TAB 28
                                 DVM \leq (-0.700) volts
 4.1.3 RS1 (3) DMM TAB 16
                                 DVM \leq (+0.700) volts
 4.1.4 SI DN 7.500C TO TAB 30
                                 DVM \le (+0.700) volts
 4.1.5 RS1 (2) DmmTag 28
                                 DVM (+5.00) (+10.00) volts
* 4.1.6 S1 UP 7483070 4
                                 DVM (-6.00) (-9.00) volts
         P400 CW
                                       Scope CH1 \leq (0.2V P.P.) in 8-12 seconds
         RS1 (1) Dring 198 2
      51 St DN TAB3070 751
                                 DVM (+6.00) (+9.00) volts
* 4.1.7 V5 Pol (-)
                                       Scope CH2 \leq (0.2V P.P.) in 16-24 seconds
 4.1.8 P400 CCW
                                 DVM \leq (-0.700) volts
       1 RS1 (2) 0mm mag 28
  4.1.9 RS1 (3) Dmm TAB/6
                                 DVM (-5.00) (-10.00) volts
  4.1.10 St UP TABBO TO =
         RS1 (4) Dmm188 25
                                 DVM (+19.5) (+20.1) volts
  4.1.11 S2 DN Remove GRAFRONT TAB DVM ≤ (+0.050) volts
  4.1.12 End of test for production cards with FIXIT stamp. Continue for
         all others.
  4.1.13 S2 UP PAT GRAD ON TABET
         S3 DN +204 TAB 23
                                 DVM (-0.312) (-0.468) volts
         RS1 (3) Dmm TAB 16
  4.1.14 S3 UP Remove + 200 & FROM TAB 23
         S4 DN -20 V TO TAB 19
         RS1 (2) DMM TAB 28
                                  DVM (+0.312) (+.468) volts
```

ENSURE 6.34 Rmsis ON TAB

4.1.15 S4 UP Remove - 200 FROM TABIG S5 DN O-Scope CH2 TAB 5

S6 DN o-scope CHI FAB Q Scope CH1≤(0.25V P.P.) Scope CH2  $\leq$  (0.25V P.P.)

4.1.16 RS1 (5) DMMTAS 9 DVM (+3.76) (+5.64) volts

4.1.17 P402 (CW) DVM reading should decrease slightly

4.1.18 RS1 (6) Denot TAB 5 DVM (-3.76) (-5.64) volts

4.1.19 P402 (CCW) DVM reading should decrease slightly

```
QSI #
   REV #
1412, 1401
              : 400
           RSI DYM
```

4.1.20 S5 UP S6 UP

V5 (1 volt range)

RS1 (2)

RS2 (2)

DVM (+1.13) (+1.77) volts

4.1.21 RS2 (3)

DVM (+1.78) (+2.75) volts

4.1.22 RS2 (4)

DVM (+0.594) (+0.966) volts

4.1.23 RS1 (7)

 $DVM \leq (+0.010)$  volts

4.1.24 Turn P401 CW

DVM reading should momentarily increase and return to≤(±0.010) volts

4.1.25 Turn P400 CW RS1 (1) RS2 (1) V5 (10V) range S1 DN

DVM time to (6.0) (9.0) volts in (8) (12) seconds

4.1.26 End of test

\* 4.2 193X227BBG02, BCG02 Test START WITH VSAT 7.5 VOC

4.2.1 Test ON

DVM ≤ (±0.030) volts R51 - TAB2

4.2.2 RS1 (2) TARZS

Adjust P402 for DVM (zero ±0.030) volts

RS1 (3) TABIL

 $DVM \le (\pm 0.030)$  volts.

S9 DN ON 300 x75 DVM (-3.07) (-4.10) volts -3.41

4.2.5 V5 POL (-) -7570PPP DVM (+3.07) (+4.10) volts + 3.4

TIME 4.2.6 S9 UF 7.5 REMOVED FROM PIN 13

₽400 CW

DVM (+6.00) (+9.00) volts in 8-12 seconds RS1 (1) STO TABLE

SI DN PIN 3070 3850

4.2.7 RS1 (2) TAB 20 DVM (-5.00) (-10.00) volts

TIME 4.2,8 RS1 (1) TAB 2 V5 POL (+) 7.50

DVM (-6.00) (-9.00) volts in 16-24 seconds

4.2.9 RS1 (2) 100 28

DVM (+5.00) (+10.00) volts

4.2.10 RS1 (4) TABRES

DVM (+19.5) (+20.1) volts

4.2.11 S2 DN Remove! Jem 27 DVM ≤ (+0.050) vot1s

TYOO IS TURNED OFF

4.2.12 End of test for production cards with FIXIT stamp. Continue others.

QSI # 2081 REV # 3 PAGE 4 OF 6

4.2.13 S2 UP CONNECT ST TO 2 RS1 (7) DUM TAB 2/

DVM = (+0.010) volts

4.2.14 Turn P401 CW

DVM reading should momentarily increase and return to  $\leq$  (+0.010) volts  $_{1}SV$ 

11 m & 4.2.15 RS

4.2.15 RS1 (1) DVM THE 2
P400 CW ALALADY THEE
S1 UP 30 TO \( \frac{1}{2} \) (Remove FEOM 31) DVM time to zero in (8) (12) seconds

4.2.16 RS1 (2) OVM 28 S7 DN TAB 7 TO -200 DVM (+0.950) (+1.430) volts 1.23u

4.2.17 S7 UP Remove TAG > from -200 S8 DN TAG 8 TO -200 DVM (+0.800) (+1.200) volts 1.0 4 2

4.2.18 V5 (1V range)
S8 UP Remove - 20 V
RS2 (2) +075V TAB I5 DVM (-1.32) (-2.06) volts -/5%

4.2.19 RS2 (3)+.75 TAB IY DVM (-1.71) (-2.65) volts -2.18

4.2.20 RS2 (4)+.75 TAB 12 DVM (-0.562)(-0.918) volts -0.76

4.2.21 End of Test

## 5.0 Scope of Test

## 193X227BBG01, BCG01

- 5.1 Test steps 4.1.1 through 4.1.3 checks the linear time, plus driver, and minus driver outputs with the preamp. ref. at common potential.
- 5.2 Test steps 4.1.4 through 4.1.6 checks the linear time, plus driver and minus driver outputs with the preamp, ref. at +7.5 volts.
- 5.3 Test steps 4.1.7 through 4.1.9 checks the linear time, plus driver, and minus driver outputs with the preamp ref. at -7.5 volts.
- 5.4 Test steps 4.1.10 and 4.1.11 checks T400 collector voltage (Tab 25) with zero base current and 2 MA base current (Tab 27).
- 5.5 Test steps 4.1.13 and 4.1.14 checks R414 (Tab 19) and R419 (Tab 23) by connecting them to 20 volts and measuring the resultant voltages at the plus and minus driver outputs.
- 5.6 Test step 4.1.15 checks the ripple at tabs 5 and 9 with 6.3V RMS between tabs 6 and 8.
- 5.7 Test step 4.1.16 through 4.1.19 checks the DC voltage produced at tabs • 5 and 9 with 6.3V RMS between tabs 6 and 8. The effect of P500 is al

| QSI#_  | 2081 | - |
|--------|------|---|
| REV #  | 3    |   |
| PAGE _ | 5 OF | 6 |

- 5.8 Test step 4.1.20 through 4.1.22 checks the output at tab 28 as tabs 12, 14 and 15 are alternately connected to -0.75 volts.
- 5.9 Test step 4.1.23 and 4.1.24 checks the leakage of C407, C408 and the operation of the response pot by monitoring the voltage produced across a load resistor at tab 21.
- 5.10 Test step 4.1.25 checks the maximum timing settable with P400. A step input of 7.5 volts at tab 30 is used to produce the timed output as monitored at tab 2.

#### 193X227BBG02, BCG02

- 5.11 Test step 4.2.1 checks the timing output (tab 2) with the preamp ref (tab 30) at common potential.
- 5.12 Test step 4.2.2 checks the output at tab 28 and adjusts P402 (zero adjust) for zero output.
- 5.13 Test steps 4.2.3 through 4.2.5 checks the output at tab 16 with zero, +7.5, and -7.5 volts at tab 13.
- 5.14 Test step 4.2.6 through 4.2.9 checks the timing output (tab 2) and the driver ref. (tab 28) with +7.5 and -7.5 volts input at the preamp ref. (tab 30).
- 5.15 Test step 4.2.10 and 4.2.11 checks T400 collector voltage (tab 25) with zero and 2MA base current (tab 27).
- 5.16 Test step 4.2.12 and 4.2.14 checks the leakage of C407 and C408 and the operation of the response pot by monitoring the voltage produced across a load resistor at tab 21.
- 5.17 Test step 4.2.15 checks the maximum timing settable with P400. The output at tab 2 is monitored as the input at tab 30 is stepped from 7,5 volts to zero.
- 5.18 Test steps 4.2.16 and 4.2.17 checks the output at tab 28 as tab 7 and tab 8 are alternately connected to -20 volts.
- 5.19 Test steps 4.2.18 through 4.2.20 checks the output at tab 28 as +0.75 volts is alternately connected to tabs 12, 14 and 15.

|   | SWITCH) |   | SWITCH) |
|---|---------|---|---------|
| 1 | TAB 30  | 1 | S OAT   |
| 2 | TAB 15  | 2 | BS BAT  |
| 3 | TAB 14  | 3 | DI BAT  |
| 4 | TAB 12  | 4 | TAB 25  |
| 5 | TAB 13  | 5 | TAB 9   |
|   |         | G | TAB 5   |
|   |         | 7 | TAB 21  |

REVITE 3

