|        | * DMCMODTC           | <b>##</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                           |                      |      |
|--------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------|------|
|        | Ø7/12/9Ø             | TABLE OF<br>TEST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | CONTENTS FOR INSTRUCTIONS | DMC MODULE<br>IN ESA | PAGE |
| ţ      | TABLE OF CONTENTS    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           | STEP                 | PAGE |
| )      | GENERAL START-UP     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           | 1-9                  | - 14 |
|        | COMPUTER INTERFACE   | MODULE (CI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | U)                        | 44                   | - 24 |
|        | CONTROL SYSTEM FREE  | EWAY (CSF)-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                           | 41                   | - 2Ø |
|        | CO-PROCESSOR, 8087/  | ′8Ø287                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                           | 14                   | - 7  |
|        | DMCA                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |                      |      |
|        | DMCB                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           | 42                   | - 22 |
|        | DMCD                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |                      |      |
|        | DPA                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |                      |      |
|        | HAFA                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |                      |      |
|        | HAIA/HAIC            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           | 24                   | 10   |
| HOMC   | HCMA                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |                      |      |
|        | HCVA                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           | 39                   | 18   |
|        | HDRA/C               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           | 34                   | 13   |
| į      | HIOD                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |                      |      |
|        | HLIA/C               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |                      |      |
|        | HLOA/B/C             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |                      |      |
|        | HPRB/HPRC            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           | 22                   | 9    |
|        | HRMB/HPBC            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |                      |      |
|        | HRRB                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |                      |      |
|        | HRTA                 | <u>-</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2                         | 23                   | 9    |
|        | HSAB                 | and the second s |                           |                      |      |
|        | HSCA/B/E             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |                      |      |
|        | HSCC/D/H             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |                      |      |
|        | HSCD                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3                         | 3                    | 12   |
|        |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           | 6                    |      |
| }      | HSPC & HPCA          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           |                      |      |
| ,<br>, |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                           | 2                    |      |
|        |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5                         | 3                    | 35   |
|        | HUMC (BEDG SEETINGS) | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                           |                      |      |

3-15-03; 2:14PM;GE INDSYS

0790 867 709:

1

| DMCMODTC (cont.)              |      | PAGE 2     |
|-------------------------------|------|------------|
| TABLE OF CONTENTS             | STEP | PAGE       |
| HXMA,                         | 17   |            |
| HXPC/D                        | 19   | - 9        |
| I/O-DMC, I/O-STICK, I/O-LOCAL |      |            |
| L,C,F BUS INPUT CARDS         |      |            |
| L,C,F BUS OUTPUT CARDS        |      |            |
| NADA/B                        | 33   | 12         |
| NAIA, NAIB, NAIE              |      |            |
| NCVA                          |      |            |
| NDAC/D                        |      |            |
| NPRB                          |      |            |
| NPTA                          |      |            |
| NRCA AND PRDB/HRCA            |      |            |
| NSMB                          |      |            |
| NRTA/NPSL                     |      |            |
| NTCA, NTCB, NTCC, NTCD, NTCF  |      |            |
| NVAA                          |      |            |
| PCLA                          |      |            |
| PLC                           | 15   | <i>'</i> 7 |
| PRBA                          | 40   | 25         |
| PRDB/HRCA AND NRCA            |      |            |
|                               |      |            |
| MISCELLANEOUS                 |      |            |
| MISCELLANEOUS                 | 4Ø   | 19         |
| SSPD SEM TEST                 | -59  | 4Ø         |

HMP K up use B Memory HMP J Down use A Memory

0790 867 709

-15-03; 2:14PM;GE INDSYS

I. Jurn on the PRO 350 (on-off sw. in upper left corner, on=1, off≃0) The computer should be left 100/ at all times. The PRO 350 does a hardware check, then loads operating system, this takes approx. 1 minute. The MAIN menu is now displayed, move the cursor to DMC CMHUNICATOR 1 and hit RETURN or DO. The HELP menu is now displayed and a message "DMCTASK RUNNING" and the TIME. Push PF1 key to set baud rate to 1200. Push F17 key to clear screen.

2. Set berg jumpers per elementary. Connect power to unit under test. Connect CRT to PLE/DMC card RS-232 Conn.(a null modem is required between ribbon cable and processor board.) .

3. Apply power -- Check Power up routine (TEST SOFTMARE NOT LOADED YET) PLC DHC\_

> DMC SELF TEST DMC SELF TEST PROM CSUM -- OK PROMICSUM -- OK BASE RAM -- OK BASE RAM -- OK (HHITIALIZED) KINITIALIZED> SYSTEM RAM - OK SYSTEM RAM - OK APP CSUM - MEM APP OSUM - NOU SELF TEST DONE SELF TEST DONE

4. Hit RETURN until the following is displayed:

DMC MONTTOR

Rev. 3.16 4/07/87 (Rev. and/or date may differ)

Sys ID > Default

Enter password (P) GES

if PLC/DMC bottom LED (TEST) is on, turn controller off, as follows:

For PLC, type (0) then (0) then (0).

For UHC, type (0) then (0) then (0FF) then (0).

5. Check Memory map (8) then (T) then RETURN

Refer to Local Controller memory map master & elementary

to determine & verify memory map.

example: 00000 = RAN  $0.5000 \approx 10000$ 04000 = RAM (RAMA)0.0200 = 100HE20000 = EEPROM (EEPA)88000 = H0NE8E000 = PAM (HEMB)50000 = 1004EF8000 = PPOH (PLC/DMC)

ODOGO = NONE 20000 - EEPROM 28000 = NONE

8E000= 24-11 F0000 = Prom 3MOIN = QBBBP

3-15-03; 2:14PM;GE INDSYS

00000 = Ram

COMMINUD COMPLETE Type Q to exit the P mode or any of the other modes.

Motes: PAMA, EEPA. & FLC/9000 are on 4L4 bus.

HOMB is mapped into the memory using fE/ bus.

This requires a ribbon cable between PLC/MMC AMP HENE.

This cable sometimes gives us problems.

if the HREER does not map check that pin 37 is fiel to evenous.

0790 867 709:

```
PAGE 2
 6. To load users program from PRO 350 HARD DISK
    Push F17 key to clear screen.
    Push HELF key.
    Push PF4 key to set baud rate to 9600.
    Push FIT key to clear screen.
    Fush HELP key.
    Reset the processor board (temporarily jumper TP1 to TP2)
    Fush F19 key to start loading procedure.
    When "Transmit File To DMC" menu comes up, type DMC, PLC or CSF
    (whichever is wanted) after FILENAME then push RETURN.
    After a few seconds observe the counter on screen counting up, after
    load is complete, counter will stop and FILE CLOSED, LAST WRITE QSTAT
    ()=1 1, VAX NO ERRORS, SYSTEM RESTART, and another SELF TEST will be
    displayed.
   Hit RETURN until prompt %) is displayed.
    NOTE:
    To determine, if memory board is loaded with software for a DMCA or FLC
   enting the RETURN key after self test will display one of the following
   messages on CRT preceeding the *>. (REV. NUMBER AND DATE MAY CHANGE)
          DMCA
       DMC Homitor
                                           DMC Monitor
~73 Rev. 3.4 4/21/85
                                        Rev. 2.7
                                                 -4/20/85
   Sys ID = Version_0
                                        Sys ID = Version 0
   If Sys ID = Default, the test program was not loaded, need to re-load.
   Enter new password (P) PS2
   Turn controller on, as follows:
   For PLC, type (0) then (C) then (Y) then (\dot{Q}).
   For DHC, type (0) then (0) then (0H) then (Q).
   If job has PCLA turn 1/8 channels 2 and 3 on.
   If job has HXCA turn [/O channel 16 on.
   To turn channels on or off, type O then OMLIME STAT O> will be
   displayed, type I then channel ? will be displayed, type the channel
   number desired, then RETURN then chan, status is given then MODIFY ?
   will be displayed, answer Y to change or N not to change.
   NOTE: If loading procedure is aborted, push EXIT key, power down UUT,
   select DMC COMMUNICATOR 1, then F17, then HELP, then power up UUT, then
   F19 to go through loading procedure again. If system locks up, do a
   CONTROL C to get back to MAIN menu and start over again.
```

Example to Display Channel I/O status )enter (O) retyrn O> enter (D) return CONTROLLER = ON OUTPUT INTTAL 用用高 = 014 EEF SEG = ()[s] CO PRO HXCA HONITOR CHAMMEE US = DM OHAMMEL, 03 = 0MCHARMEL OF = ON CHANNEL 16 = ON 1.17

- 14. Test of 8087/80287 co-processor on PLC\_/DMC\_ daughter board. Call user program and select CO\_P test. Controller must be on. This routine will exercise the co-processor to perform some arithmetic functions.
- 15. Test of PCLA (HMHA base board) (Control Party Line (CPL) master)
  Perform test only if UUT contains PCLA
  Put J15 and J16 in 'OUT' position.
  Call user program and select PCLA.
  Conn. Chan A of PCLA to PAAA(HSHA) slot 1A of MEM Local Controller I/O
  test module and Chan B of PCLA to PAAA slot 1D of MEM Local Controller
  I/O test module.

11 Bure 7 - 20"

Controller must be on as well as channel 2 & 3. The test is qo/no qo type.

NOTE: Set the WAIT times for DMCA to 20 and DMCC to 40 as follows: Type M for 'MODIFY' mode, then another M for modify?, then type WAIT, the present WAIT time will be displayed, then value, type in the desired value.

It is best to set CPL scan time to 0 ms when doing the PCLA test from the user monitor. (Call S then M then CPL then 0)

16. Test of PXCA (HXCA base board) (C bus master) Perform test only if UUT contains HXCA

NOTE: HXCA MUST BE STRAPPED FOR ADDRESS 6000 TO PERFORM TEST .

AFTER TESTING HXCA , RE-ADDRESS PER ELEMENTARY .

J2 J3 J4 J5 J6

. . . . . . T

. | | . . | | F

E D C B

Call user program and select HXCA Conn. ribbon cable from HXCA JA UUT to HXRA JA in SEM Local Controller  $^\prime\text{C}^\prime$  bus test module. The test is go/no go type.

NOTE: CHANNEL 16 MUST BE ON . CHECK THAT PIN 4 ON THE HXCA GOES TO PIN 4 OF THE PROCESSOR CARD .

HTM setup to output to DMC

Select STA-5, Page-off FEDC BA98 7654 3210 group-desired group per chart 1111 1010 1100 1110 HEX EQUALS FACE E Input/output mode-simulate, test control mode-repeat, select-output page-off.

When ready to input to DMC, push test on the HTM to input a single input to DMC. Each time test is pushed (if in 'single' mode) the bottom red LED on the HLSC card in the slave module should blink. If in the 'repeat' mode the input will cycle from the HTM automatically over and over and the bottom LED on the HLSC card will follow this cycle.

When you answer length?, the first group shown should read FACE, the value input to DMC from HTM. Any lines of memory locations containing all zeros will be replaced by an \* on the CRT.

HTM setup to input to HTM

Input/output mode-simulate, test control-repeat, select-input, page-off group-desired group per chart.

At the terminal:
Enter RETURN then Q
Enter B for breakpoint
Enter M for modify
Enter offset from chart

CRT responds >
CRT responds B>
CRT responds offset?
CRT responds 8E00:(offset no.)=XX

XX = low order byte sent from HTM Enter two digits (one byte) HEX value to be sent to HTM, when RETURN is pushed this value should be output from DMC to the HTM and XX HEX should be displayed on 'data and address display' on HTM as low order byte. Do a RETURN and enter a second entry, this will then appear as the high order byte on the HTM. Data bytes are in memory in the following order.

Low order byte High order byte

1100 1110 1111 1010

C E F A

LEDs on HTM

FEDC BA98 7654 3210 1111 1111 1111 = FFFF HEX

HOR

- 10. To test DMC I/O Locate the proper test instructions per table of contents.
- 11. To test Stick I/O
  Call user program & connect Unit Under Test(UUT) connectors to MEM
  DMC I/O test module JHB(34 pin) & JJB(26 pin) with ribbon cables.
  HPBC on UUT must be in decode mode
  Select card type to be tested HLIA,HLOA,NDAC,& NADA
  UUT 34 Pin connector should have pins 2,4,6,8,10,12,16,18,20 & 27
  tied together and to DCOM.
  UUT 26 pin connector should have pins 2,4,6,8,12,19,21,23 & 25 tied
  together and to DCOM.
- 12. To test Local I/O
  Call user program & connect UUT connectors to MEM DMC I/O test module
  JKA(34 pin) & JCA(26 pin) with ribbon cables.
  HPBC on UUT must be in buffer mode
  Select card type to be tested HLIA, HLOA, NDAC, & NADA
  UUT 34 pin connector should have pins 1,2,3,5,7,9,11,13,15,17,19,
  21,23,25,27,29,31 & 34 tied together and to DCOM.
  UUT 26 pin connector should have pins 1,2,3,5,7,9,11,13,15,17 &
  tied together & to DCOM.
- 13. Test of HRMB/HPBC shared memory between DMC module and Control Signal Connect Highway Test Module (HTM) to CSH slave module (TM2 modified) HTM Transmit to CSH slave HXLA JT1 (4th from top) HTM Receive to CSH slave HXLA JTO (top) Connect maintenance cable from HTM to slave. Connect CSH slave connectors JF & JJ to UUT HPBC/D connectors with ribbon cables. Connect cable from E-bus connector on processor board to connector on HRMB (This must be done to map the RAM on HRMB board) HPBC input lines must be terminated with NTEA card. Be sure enable switch on HPBC/D is enabled. Be sure 48 pin ribbon cable is connected between the HLSC card and HLSD card on the CSH module. This test will verify E bus & CSH can read and write to HRMB 256 bytes of memory. (or whatever length you enter) UUT 34 pin connector should have pins 1,2,3,5,7,9,11,13,15,17,19,21, 23,25,27,29,31 & 34 tied together and to DCOM. UUT 26 pin connector should have pins 1,2,3,5,7,9,11,13,15 & 17 tied together and to DCOM?

| E BUS | ADDRES | S           | HTM   | HPBD  |
|-------|--------|-------------|-------|-------|
| BASE  | OFFSE  | T           | GROUP | GROUP |
| 8E00  | 0000   |             | 00    | 0 - 1 |
|       | 0002   |             | 01    | 0-1   |
|       | 0004   | <del></del> | 02    | 0-1   |
|       | 8000   |             | 04    | 0 - 1 |
|       | 0010   |             | 98    | 0 - 1 |
|       | 0020   |             | 10    | 0 - 1 |
|       | 0040   |             | 20    | 2-3   |
|       | 0080   |             | 40    | 4~5   |
|       | 00F0   |             | 78    | 6-7   |
|       | OOFE   |             | 7F    | 6~7   |
|       |        |             |       |       |

8. Save program on EEPROM (EEPA) or (other memory board)
>enter (X) return
XFER SYSTEM
X> enter (S) return
SAVE EE PROM
BASE SYSTEM ? enter (Y) return
--- MORKING --COMMAND COMPLETE

Repeat this procedure a second time it should only take a second if the original save was good. The program only writes to EEPROM locations that do not match RAM.

9. Verify system loads from EEPA on power up Turn power off and back on CRT should be as follows: (TEST SOFTWARE NOW LOADED)

PLC\_

DMC\_

CSF

DMC SELF TEST SELF TEST DONE DMC SELF TEST PROMICSUM -- OK PROM CSUM -- OK BASE RAM -- MK BASE RAM -- OK (RESTORED) 8087 CHECK - OK SYSTEM RAM - OK SYSTEM RAM - OK APP CSUM - OK APP CSUM -- OK SELF TEST DONE OSF INIT -- OK SELF TEST DONE

Hit RETURN until CRT displays this type message: (This is a general example, REV. and date may change)

DMC MONITOR
REV. 2.8 7/16/86
SYS ID = VERSION\_0
\*>

7. Test all cards containing EEPROM. 
Be sure controller is turned on.
>enter (U) return (select user prog. which has QC tests)
Select EEPA test from menu
The starting address must be entered(The MSB is the segment)
The CBL block multiplies the address entered by 16 to get the total address segment & base. EX: You enter 2000 which is segment & base 8000. The amount of memory to be tested is the second entry.
Each segment may consist of up to \$4K of memory.
See HUMA/HUMB/HUMC section of test instructions for addition info. on berg settings and special memory map situations.
The following map is for a 32K EEPA card which is a HUMA using 2K x 8 EEPROM chips.

| START ADDRESS | QUAD "A" | QUAD "B" | QUAD "C"   | QUAD "D"  |
|---------------|----------|----------|------------|-----------|
|               | 2000     | 2200     | 2400       | 2600      |
|               | )-1FFF   | 1FFF     | 1FFF       | 1FFF      |
| CHIP 1        | 2000 U23 | 2200 U27 | ` 2400 U31 | 2600 U35  |
| Even Add      | OFFE     | OFFE     | OFFE       | OFFE      |
| CHIP 2        | 2000 U25 | 2200 U29 | 2400 URB   | 2600 U37  |
| Odd Add       | OFFF     | OFFF     | OFFF       | OFFF      |
| CHIP 3        | 2100 U24 | 2300 U28 | 2500 U32   | 2700 U36  |
| Even Add      | OFFE     | OFFE     | OFFE       | 0FFE      |
| CHIP 4        | 2100 U26 | 2300 U30 | 2500 U34   | 2700, U38 |
| Odd Add       | OFFF     | OFFF     | OFFF       | 0FFF      |

The following example map is for a 64K  $\times$  8 EEPROM NMAB memory board which is a HUMA board with 8K  $\times$  8 RAM chips in quads A 8 B and 8K  $\times$  8 EEPROM chips in quads C 8 D.

| START ADDRESS-<br>MEM TO BE TEST |               | 'QUAD "8" | 0UAD "G"<br>2000<br>3FFF | QUAD "D"<br>2800<br>3FFF |
|----------------------------------|---------------|-----------|--------------------------|--------------------------|
| CHIP 1                           | DO A MEMOR    | •         | 2000 US1                 | 2800 U35                 |
| Even Add                         | FOR QUADS     |           | 3FFE                     | 3FFE                     |
| Odd Add                          | , Alien<br>St | <br>      | 2000 USS<br>3FFF         | SFFF                     |
| LIEW IN RE LEAL                  | ED            |           | 240H                     | 2000<br>3FFF             |
| CHIP 3                           |               |           | 2400 U32                 | 2000 US6                 |
| Even Add                         |               |           | 3ffe                     | 3FFE                     |
| CHIP 4                           | Ì             |           | 2400 U34                 | 2000 U38                 |
| Odd Add                          |               |           | 3FFF                     | 3FFF                     |

Other starting addresses may apply, but only 16K (3FFF) should be tested at a time to speed up the isolation of a bad chip. Other boards may have EEPROM in different quads, but same procedure should be used.

17. Test of HXMA (Local Controller/Series 6 shared memory 32 bytes)
HXMA contains 2-- 32 x 8 memories
The memory is accessed by L bus I/O from the Local Controller and
F bus from the HXRA/DXRA (series 6 interface).
L bus Inputs & F bus outputs access one 32 x 8 memory and
L bus outputs & F bus inputs access the other 32 x 8 memory.

Connect twisted ribbon cable between HXRA(JA) & DS3815PXCA(HXCA & prom) If UUT is a DMC, a PXCA can be borrowed and temporarily inserted in any 'L' bus slot.(Pin 4 of PXCA slot must be wired to PLC\_ pin 4 to allow PXCA to work correctly(a temporary jumper may be added).

NOTE: Channel 16 & controller must be on for this test.

C\_BUS scan set to 100ms

Switch on HXRA must be in the active position. HXMA F-BUS starting address must be F-F for proper operation of the communication. (FAB-5=F FAB-6=F)

Bottom light on HXRA must be blinking to indicate proper C\_bus communication.

Enter (U) on keyboard & Select HLOA test from menu.

Enter adderess 8000 .

Select display test (D).

Enter 1010101010101010 , Return .

Enter (N) return to exit without clearing data .

Enter EX, return(to exit user monitor program)

Select Display 'D' mode. CRT responds 'DIŠPLAY?'

Enter IX01, return CRT should read HLIA =-21846.

Enter (M) for modify , CRT reads 'MODIFY ?"

Enter OX01 , CRT reads VALUE ? Enter 21845 , Return .

CRT reads D  $\rangle$  , Enter (Q) to exit .

Enter (U) to select users program .

Select HLOA test , address 8000 .

Select display test (D). Enter (0), return (An output is done prior to

an input to freeze the data for the input(read) function.

Select HLIA test , address 8000 .

Data should read 0101010101010101 .

Exit program , select HLOA test

and repeat above procedure for the following addresses .

NOTE: Address 8000 thur 803C are examples only, if HXMA is addressed for 8000, the address's are valid. Refer to elementary for correct address.

| 8000<br>8004<br>8008<br>800C<br>8010<br>8014<br>8018<br>801C<br>8020<br>8024<br>8028<br>802C<br>8030<br>8034<br>8038 | (D) DISPLAY IX01 IX02 IX03 IX04 IX05 IX06 IX07 IX08 IX09 IX10 IX11 IX12 IX12 IX13 IX14 IX15 | (M) MODIFY 0X01 0X02 0X03 0X04 0X05 0X06 0X07 0X08 0X09 0X10 0X11 0X12 0X13 0X14 |
|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| 803C<br>8038                                                                                                         | V 555 5                                                                                     | 0×15<br>0×16                                                                     |

C. NDAC--NADA

Connect special test harness from NDAC to NADA. Select USER MONITOR (U). Select NDAC test and set the four outputs for a voltage. (+/- 10 volts) When exiting use N RETURN, this saves the NDAC outputs. A normal exit would reset them to 0 volts. Select and run NADA test and check that voltages read compare with those output from NDAC.

D. Special 'F' bus test for HDRA, HEXA, LOOP:
HDRA test can be used to test any input/output addresses. If two
cards in question can be connected together this is a very useful
test. Ripple or display test can be used.

HEXA test is an output test where the output is entered in HEX format rather than binary. This test is useful in testing display driver cards.

LOOP test is used primarily by final test to input a signal on one channel and display that value on an output channel. Useful when testing in panels.

38. HAFA test

The HAFA card contains 16 digital inputs(backplane) & 16 digital inputs(JB CONN), and 8 digital outputs on the backplane. It also has 16 analog inputs connected to a mux which typically is controlled by HAIA/C card types.

DIGITAL INPUTS:

Refer to elementary for address of HAFA and use desired suffix from chart below.

MSB

LSB

Base address PA29 PA28 PA27 PA25 PA24 PA23 PA22 PA21 A COMMING TO COMMING TO

Note JB2≃Com.

Use HLIA test from User Monitor and base address of HAFA  $\pm$  4H, the 16 bits displayed represent JB15(MSB) thru JB9(LSB). To test the Digital section ,walk a "0" thru the 16 bits by jumpering Dcom (JB2) to each input pin on JB as shown on chart, observe appropriate bit goes low after jumper is installed and keyboard RETURN is done.

#### DIGITAL OUTPUTS:

Use 'L'Bus user monitor test and base address + 8H OUTPUT BASE ADD. CODE PLUS 8H

Ex. 0; X X C D , X X X X

Type in desired output value; low byte of output code=digital output value.

B. If card is not directly on 'F' bus ie: connected to DMC via 'C' bus or 'CPL' link the following technique can be used. The output can be controlled using the modify 'M' command to the address of the output to be monitored.

```
.06000B or .06000C for output #1
.06002B or .06002C for output #2
.06004B or .06004C for output #3
.06006B or .06006C for output #4
```

The following applies to NDAC and to NDAD when J1A and J1B are set to the bipolar position on NDAD. The B format will modify the returned word in HEX and the C format will modify it as a number. The format of the output word is as follows:

Each bit is equal to 4.885 mv To set the desired output modify the 'C' or 'B' format as follows:

| Output voltage<br>desired | 'C' value to | 'B' value to |
|---------------------------|--------------|--------------|
|                           | be output    | be output    |
| 0                         | 0            | 0000         |
| 1                         | 3278         | 0CD0         |
| -1                        | -3278        | F330         |
| 2.5                       | 8196         | 2000         |
| -2.5                      | -8196        | E000         |
| 5.0                       | 16392        | 4000         |
| -5 <u>.</u> 0             | -16392       | C008         |
| 7.5_                      | 24590        | 6000         |
| -7.5                      | -25590       | A000         |
| 9.9951                    | 32764        | 7FF0         |
| -10                       | -32768       | 8000         |

The format of the output word for NDAD for circuit #1 in unipolar mode is as follows:

Each bit is equal to 2.44 mv
To set the desired output modify the 'C' or 'B' format as follows:

| Output voltage | 'C' value to | 'B' value to |
|----------------|--------------|--------------|
| desired        | be output    | be output    |
| 0              | 0            | 0000         |
| 1              | 6570         | 1980         |
| 2.5            | 16400        | 4010         |
| 5.0            | 32800        | 8020         |
| 7.5            | 49200        | C020         |
| 9.9            | 65535        | FFFO         |

/à

# 35. LCFBUS TESTABLE OUTPUT CARDS

HLOA--5VDC 16 bit non-isolated
HLOB--5VDC 8 bit non-isolated
HLOC--5VDC 16 bit non-isolated
HRRB--8 bit normally open reed relay isolated
HSDD--8 bit fused solenoid driver isolated
NDAC/D--digital to analog, 4 channels +/- 10 volts

HLOA, HLOB, HLOC, HRRB, HSDD FLOC ouput's INVESTED FOSS.
ENSURE IF NOT RUNNING HSDD THAT HSDD SWITCH IS IN OPEN POSS.

- A. Select USER MONITOR (U). Use HLOA for any 16 bit card. Use HRRB for 8 bit card. Run ripple test or display test and check that LEDs correspond to data being input.
- B. If two 8 bit cards are addressed to a word (16 bit), one low byte and one high byte, use the HLOA test.
- C. If the module being tested has an HLOA (output) and an HLIA (input) connect the test harness between HLIA JA and HLOA JA. Select USER MONITOR HDRA test. Enter HLOA address for output address and HLIA address for input address. Ripple or display test can be used to test both cards simultaneously.
- D. If the card is not directly on the 'F' bus ie: connected to DMC via 'C' or 'CPL' link the following technique can be used. The output can be controlled using the modify 'M' command to the address of the output to be monitored.

  Example: Modify HLOA output addressed at 6000 on 'C' bus.

  Do modify .06000B (B calls for HEX format)

  Input desired output A261 (1010 0010 0110 0001)
- Use HRRB test. NOTE: Pin 18 on the HSDD should be tied to pin 56 on the processor board. CHANGE HSDD SWITCH ON TOP OF UNIT TO CLOSE POSS.
- 37. NDAC/D-----
  - A. Select USER MONITOR (U) Select NDAC test. Connect voltmeter to first circuit and output voltage (Range +/- 10 volts) Voltmeter should read the output voltage. Repeat at different voltages and for all 4 circuits. TP1--COM--JA4

TP2--CKT#1--JA3

TP3--CKT#2--JA5-(JA8 COM)

TP4--CKT#3--JA7-(JA8 COM)

TP5--CKT#4--JA9-(JA10 COM)

When using the NDAD in the unipolar mode, (J1A and J1B =  $\pm$ ) only the operation of circuit  $\pm$ 1 is affected. Using the NDAC test, when you ask for X number of volts out you will get one half of that value on circuit  $\pm$ 1. Circuits  $\pm$ 2-4 still produce a 1 to 1 ratio.

C. If card is not directly on 'F' bus ie: connected to DMC via 'C' bus or 'CPL' link, the following technique can be used. The output can be displayed using the display 'D' command. The format of the output is as follows:

Using the  $\mathbb C$  (counts) mode for display, the conversion to volts can be made as follows:

The division by 16 is to account for the 4 LSBs not being used in the returned word format. The .8 factor is to account for the gain of .8 from input to A/D converter on the card.

Example: NADA card on 'C' bus with starting address at 6000. Use display 'D' of .16000C and get 16393 (0100 0000 1001 0800) Convert to volts as follows:

16393 1
Input volts = 
$$\frac{1}{16}$$
 \* .00488 \*  $\frac{1}{16}$  .8

If card is NADB the above information applies to the  $\pm/-$  12.5 volts jumper setting. If the jumper is set for  $\pm/-$  10 volts operation, the .00488 number changes to .0039.

- 34. HDRA/C -----
  - A. R-bus test: Connect a ribbon cable from HDRA JA to HDRA JB Select USER MONITOR (U) and HDRA test. Enter HDRA address for input and output address. Ripple or display test can be run, then verify correct inputs and outputs.
  - B. Manual mode test: Place a 'TEST' HDRA card in slot 1G of 'TEST MEM' with J1 set to the 'R' position and J2 to the 'RW' position. Connect a 34 pin cable from JA of 'TEST' HDRA to JB of HDRA in UUT. Call up HLOA test from USER MONITOR at address 4010 and do the display test, set in different bit patterns to exercise the HDRA outputs.

The following table shows bit position to output pin relationship and input to output relationship.

The output pins may be looked at with DVM or if HDRA outputs drive into logic circuits the inputs to HDRA may be changed to set up permissives for the logic circuits.

HLIA, HLIC, HSCA, HSCB, HSCC, HSCD, HSCE, HSCH

- A. Select USER MONITOR (U) and HLIA test. Connect the input test box to card under test. Apply the appropriate signal for the card under test to the test box. (Refer to card backsheets and module wiring to provide proper test signal inputs to card) Open and close switches on test box and verify CRT readout tracks the changes. For 8 bit cards use the LSBs on the HLIA display. The MSBs should be 'O' if no other card is connected to that address.
- B. If UUT has HLIA and HLOA, connect the special test harness between HLIA-JA and HLOA-JA. Select USER MONITOR (U) and HDRA test. Enter HLOA address for output address and HLIA address for input address. Use ripple or display to test both cards at the same time.
- C. If card is not directly on 'F' bus ie: connected to DMC via 'C' bus or 'CPL' link the following technique can be used. The input can be displayed by using the display 'D' command. Example: Assume an HLIA card on 'C' bus addressed at 6002, use display .I6002B (B for HEX format)

  If the displayed value were CF72 (1100 1111 0111 0010) would be the binary pattern that should also be present on that card.
- 31. HSCA, HSCB and HSCE test (8 circuits, inputs on JA2,4,6,8,10,12,14,16) Apply appropriate input voltage to appropriate pins on card under test per list at beginning of step 30. connect COM to pin 17 of front edge connector and to DCOM on module. Check for correct output and proper LED is on.
- 32. HSCC, HSCD and HSCH test (16 circuits, inputs on JA1 through JA16 Apply appropriate input voltage to appropriate pins on card under test per list at beginning of step 30. connect COM to pin 17 of front edge connector and to DCOM on module. Check for correct output and proper LED is on.
- 33. NADA/B----
  - A. Select USER MONITOR (U) and NADA test. Connect power supply to NADA JA (see \* below) input voltages (+/- 12.5 volts) to the 8 channels and check for the same voltages being read when the NADA test is run.

| *NADA | channel: |         | channel | 1N-JA3  | channel | 2N-JA\$5 | channel | 3N-JA7  |
|-------|----------|---------|---------|---------|---------|----------|---------|---------|
|       |          | 0P-JA2  |         | 1P-JA4  |         | 2P-JA6   |         | 3P-JA8  |
|       |          | 4N-JA9  | **      | 5N-JA11 |         | 6N-JA13  |         | 7N-JA15 |
|       |          | 4P-JA10 |         | 5P-JA12 |         | 6P-JA14  |         | 7P-JA16 |

B. NDAC to NADA, See special note in output section to test UUT which contains NDAC and NADA cards.

# 28. HCMA test-----

The HCMA is tested utilizing a special loop back cable and PTCA, PTCB or PTCC software on the card. Any other configuration is not testable. The loop back cable must be connected between JA & JB. The test is go/nogo type. Enter the 'L' bus address of card and the test will run.

Printer or other output device may be verified by utilizing above test, but remove loop back cable from JA to JB on HCMA and connect device to be tested to JA.

use "Modify" utility to set HCMA baud rate("Baud1") to match baud rate of device under test.

When test is performed printer should print "ABCDEF123", and monitor will indicate test failure(due to open loop).

After test is complete reset "Baud1" to 4800 and verify by modify/display utility.

# 29. NRTA/NPSL test-----

The NRTA/B card is tested using the HAIA Analog user monitor test and DMC test box 1. Test box switches resistors across each of the 8 circuits on the board as follows. \* IT TAKES TO MINUTES

To perform test, set appropriate switch on test box and type in control word. Control word will echo on monitor and 7.5volt output will be displayed. Repeat for each circuit.

NOTE: Z in the control word should reflect the jumper on NRTA, if it is low, Z should be "0", if it is high, Z should be "1". If two NRTA outputs are tied together, the high/low jumpers must be set different on each card to avoid confliction.

| CKT# HAIA CONTROL          | WORD |
|----------------------------|------|
| CHAN CKT                   | •    |
| 0 JA21,JA19JA20 XXXX Z000  |      |
| 1 JA22, JA23JA24 XXXX Z001 | ,    |
| 2 JA18, JA16JA17 XXXX Z010 |      |
| 3 JA14, JA13JA15 XXXX Z011 | 1    |
| 4 JA12, JA10JA11 XXXX Z100 |      |
| 5 JA7, JA9JA8 XXXX Z101    |      |
| 6 JA5, JA6JA4 XXXX Z110    |      |
| 7 JA2, JA3JA1 XXXX Z111    |      |

EXAMPLE: channel 12, circuit 1, with NTRA jumper high----1100 1001

# 30. LCFBUS TESTABLE INPUT CARDS

HLIA 5VDC 16 bit non-isolated

HLIC 5VDC 8 bit isolated

HDRA JA 16 bit output (5V), JB 16 bit input

HSCA 115VAC/105VDC 8 bit isolated

- HSCB 125VDC 8 bit isolated

HSCC 28VDC 16 bit non-isolated

HSCD 105VDC 16 bit non-isolated (JA17 must be tied to DCOM)

HSCE 105VDC/28VDC 8 bit non-isolated

~ HSCH 28 VDC non-isolated

NADA/B Analog to digital 8 channels +/- 12.5 volts

LOOK IN FOLDER SLEENE FOR ADDR

PAGE 10

MSB LSB

MSB control selects Chan 0-15(PA16,19,18,21-24, 2,4,13,15,8,17,10,12) to be A/D converted

LSB control determines the state of 1PAO-1PA3 (PA39,41,49,47) which are used by multiplexer cards such as NAIA or NTCF.

NAIB TEST ( $\pm$ /-10 volts in =  $\pm$ /-10volts out) Input + & - 7.5 volts and expect + & - 7.5 volts to be displayed with HAIA test.

26. NTCA,NTCB,NTCC,NTCD,NTCF TEST

Use special NAIA/NTCF test fixture with user monitor HAIA test. Input proper voltage per table below to test box. (Input voltage times stated gain should = 7.5V read with HAIA test) Select input to be tested via switches on test box Exercise all 16 inputs by switches on test box & HAIA control

S. C. A.

| BOARD | GAIN  | INPUT VOLTAGE |
|-------|-------|---------------|
| NTCA  | 361.4 | 20.8 MV       |
| NTCB  | 304.1 | 24.7 MV       |
| NTCC  | 271.1 | 27.7 MV       |
| NTCD  | 199.9 | 37.6 MV       |
| NTCF  | 216.3 | 34.7 MV       |

Load all 4 output circuits with 500 ohms(IMOK led should be on)
Measure voltage across each load resistor
Value measured should be within 1% of the following computed values
Volts across resistor = .004\*RL + .0016\*Vin\*RL where:
RL=load resistor value Vin=input voltage via NDAC

# Example:

Load circuits with 511 ohm resistors & put +2 volts in from NDAC Value to be measured = .004\*511 + .0016\*2\*511 Value to be measured = 2.044 + 1.635 = 3.679

- 18. HSPC & HPCA
  - Connect test tach box to HSPC JA connector. The 3 jumpers on the HSPC must be set to 'SIN' position for the test tach. Reset to elementary position upon completion of this test. Turn knob on test box CW check that count up led is on & ST-0 thru ST-3 Leds are on. Turn knob on test box CCW. Check that count down Led is on & ST-0 thru ST-3 Leds are on. Put switch on HPCA to test position(up) check that Leds are counting. Put switch to normal position on HPCA. Check Leds g,d,e,f on HPCA count up & down as knob on tach box is turned. Use the DISPLAY of the I/O address of the HPCA and verify 4 LED's agree with the most signifigant byte of the word displayed.
- 19. HXPC/D test -----Digital I/O is checked utilizing a wrap around cable and test is called from the USER MONITOR. If test fails HLOA, HLIA, or HDRA test may be used to further isolate faults. Card address to use is Base-address + 6H (card is mapped at 9000H use 9006 for input & output address. Interupts and counters are not checked.

| CKT | JA CONNE | CTIONS |
|-----|----------|--------|
|     | INPUT    | COM    |
| 1   | JA-1     | JA-2   |
| 2   | JA-3     | JA-4   |
| 3   | JA~5     | JA-6`  |
| 4   | JA-7     | JA-8   |

23. HRTA TEST------- (ONLY WORKS WITH DMCA AT PRESENT)
Call HRTA test from User Monitor and input address.
Select frequency and channel to be output and verify output
with counter. For base clock frequency pin 4 must be tied to pin 8.

# ANALOG INPUTS:

Use HAIA user monitor Analog test (refer to HAIA card test located elsewhere in this documentation) and address of HAIA/C from elementary. Use Special test box(#1), connect ribbon cable from test box to JA on HAFA card. Connect external power supply to box for various input test voltages and use appropriate test switches to apply test voltages to each line.

NOTE! DO NOT TRY TO INPUT TO CIRCUITS 12 OR 13 WITH SWITCHES OR EXTERNAL SUPPLY, THESE INPUTS ARE FIXED AND SHOULD BE TESTED WITH THE FIXED LEVEL ONLY.

|                    |            |              | ь.                                                    |             |                                          |                             |
|--------------------|------------|--------------|-------------------------------------------------------|-------------|------------------------------------------|-----------------------------|
| CKT#               | <b>‡</b> + | -            | Gain t<br>mux inp                                     |             | Gain of mux output<br>G3, it can be 1 or | depends on<br>5 (ckts. 0-6) |
| 0                  | JA1        | JA2          | 1                                                     |             | 1 OR 5                                   | •                           |
| 1                  | JA3        | JA4          | 1                                                     |             | 1 or 5                                   |                             |
| 3<br>2             | JA5        | JA6          | 1                                                     |             | 1 or 5                                   |                             |
| 3                  | JA7        |              | 1                                                     |             | 1 or 5                                   |                             |
| 4                  |            | JA10         | 1                                                     |             | 1 or 5                                   |                             |
| 5                  |            | JA12         | 1                                                     |             | 1 or 5                                   |                             |
| 5<br>6<br><b>7</b> |            | JA14         | 1                                                     |             | 1 or 5                                   |                             |
| 4                  | THIS       | JA 16        | #                                                     |             | 1 OR 5                                   |                             |
| 7                  | 100 E      | 7005         | _                                                     |             | Fixed gain                               |                             |
| <del>7</del><br>8  |            | JA16         |                                                       |             | 1                                        |                             |
| 9                  |            | JA18<br>JA20 | 1                                                     |             | 1                                        |                             |
| 10                 |            | JA22         | 1                                                     |             | 1                                        |                             |
| 11                 | JA23       |              | 1                                                     |             | 1                                        |                             |
| 12                 |            |              | TIXED) 1                                              |             | 1                                        | •                           |
| 13                 |            | FIXED        |                                                       |             | 1<br>1                                   |                             |
| <del></del>        |            |              | , <u>+</u>                                            |             | т.                                       |                             |
| 14                 | JA29       |              | Select input<br>with G1A and<br>G1A G1B GAIN<br>1 1 1 | G1B         | 1                                        |                             |
|                    |            |              | 2 2 2                                                 |             | 1                                        |                             |
|                    |            |              | 4 4 4                                                 | :           | 1                                        |                             |
| 15                 | JA31       |              | Select input<br>with G2A and<br>G2A G2B GAIN          | gain<br>G2B |                                          |                             |
|                    |            |              | 1 1 1                                                 | 1           | L ·                                      |                             |
|                    |            |              | 2 2 2                                                 | 3           | L                                        |                             |
|                    |            |              | 4 4 4                                                 | 3           | L                                        |                             |

EX. With circuits 14 and 15 set to a gain of 4, 1 volt into the test box produces 4 volts out.

39. HCVA test

The HCVA card contains 2 D/A's(0-10v .61039mv/bit),2 4-20ma current outputs and an 8 channel multiplexer to monitor its own signals. J1A,J1B,J2A & J2B set to I, J4 & J5 set to S, J3 set to RUN. NOTE:THESE ARE TEST SETTINGS AND SHOULD BE RESET TO ELEMENTARY. Connect test load card & 10 pin ribbon cable to JA of HCVA. Test Load card is set up as shown below:

JA1---|
JA4---|-10 OHMS---500 OHMS----|
JA2-----|
JA3------|
JA7------|
JA7------|
JA7------|
JA7------|

D/A output #1 requires 1 full word of 'L' bus I/O to Base address of HCVA D/A output #2 requires 1 full word of 'L' bus I/O to base address  $\pm 2H$ 

TEST 1, Circuist 1: Select User Monitor and LBUS test, follow the screen instructions as follows:

FOR D/A #1 Output, type O; then 'L'Bus output code (ABCD) which sets the output value, then enter base address of HCVA XXXX, Example: To call for 10 ma to flow to test circuit #1. Do the following: Set D/A #1 to 5 volts (Use LBUS test, output code of 4000 at base address of XXXX and 10ma. should flow. (Ex:0;4000;A400) Measure voltage drop across 10 ohm resistor (on test load card) connected between JA4 & JA2. (10 ohms  $\star$  .010amps = 100 mv) Exercise as follows:

|       | MV AT TEST CARD | OUTPUT CODE<br>A B C D | BASE ADDRESS<br>X X X X |
|-------|-----------------|------------------------|-------------------------|
|       |                 |                        |                         |
| 5 MA  | 50 MV           | 2000                   | EX. A 2 0 0             |
| 10 MA | 100 MV          | 4000                   | XXXX                    |
| 20 MA | 200 MV          | 7 F F E                | ××××                    |

Set output code to 4000 before test #2.

TEST 2 Circuit 1: Select User Monitor then HAIA and AN test to

monitor the following signals: HCVA Mux HAIC HAIC HVCA value value gain chan control word VREF1 -5v 1 -5 xxxx 0000 1 FBK1 -5v -5 xxxx 0001 5.5v .5 2.75 xxxx 0010 1.85v 2.5 4.62 xxxx 0011 OUT1 CUR1

Note: CUR circuit has a problem, it is non-linear and becomes more accurate as you approach max current(20ma). In our test case (10ma)

the board value should be 2. volts but in reality is close to 1.85 Set D/A # 1 to 0 volts (Ex:0;0000;A400)

Test 1 Circuit 2: Test procedure is same as used for circuit #1. Set D/A #2 to 5 volts(Use LBUS test with output code of 4000 and base address #2H) Measure voltage drop across 10 ohm resistor connected between JA8 & JA6. 10ohms \* .010= 100mv

Test 2 Cinquit 2: Select User Monitor then HAIA and AN test to

|       |       | monitor | the foll   | owing s | signals: |      |
|-------|-------|---------|------------|---------|----------|------|
|       | HCVA  | Mux     | HAIC       | HAIC    | HŪCA     |      |
|       | value | gain    | value      | chan    | control  | word |
| VREF2 | −5v   | 1       | -5         | xxxx    | 0100     |      |
| FBK2  | -5v   | 1       | <b>−</b> 5 | xxxx    | 0101     |      |
| OUT2  | 5.5v  | .5      | 2.75       | ××××    | 0110     |      |

- 46. ESA PRBA TEST (IN A PRODUCTION MODULE) -----
  - A. For the purpose of this test the TEST MEM will be referred to as the 'MASTER' and the module under test as the 'SLAVE'.

Set-up for 'SLAVE'

Set bergs on PRBA board as follows:

JØ - J7 = Ø J8 = INT. J9 = 2K J1Ø - J12 = Ø J13 & J14 = 1 J15 & J16 = IN J17 = IN

Replace the production HUMA with 'TEST' HUMA which has PRBA software or power up and download the PRBA test from the PRO-350 into a spare quad on the production HUMA that has been set up for segment 2000. (be sure to disable any other quad that is set for segment 2000) Turn on the controller if it is not already on.

Set-up for 'MASTER' MEM

of the 'modify' routine.

Plug in a null-modem cable to PCLA board JA and run to module under test, but do not connect to anything at this point.

MASTER should have an HMPJ with DMCA software.

Power up, enter password, turn on controller, channel 2 and set CPL segment to 50MS.

#### B. TEST

With communications cable connected to 'MASTER' do a 'modify' of .04600B and enter some HEX value. (remember this value)
Now do a 'display' of .14600B and a HEX value will be displayed, now plug in the null-modem cable to the PRBA in the 'SLAVE' and observe that the value being displayed changed to the one you just set with the 'modify' routine.
Do several 'modify' and 'displayed' routines, setting in different values to be sure the value being displayed changes to the new value

#### C. TEST COMPLETE

Disconnect the communications cable from 'MASTER' Remove null-modem cable and remove 'TEST' HUMA from 'SLAVE' if used and replace production HUMA or reset bergs on production HUMA to enable TEST software and disable the PRBA test. Reset bergs on PRBA to match requisition paperwork if changed.

- 46. ESA PRBA TEST (IN A DUCTION MODULE) -----
  - A. For the purpose of this test the TEST MEM will be referred to as the 'MASTER' and the module under test as the 'SLAVE'.

Set-up for 'SLAVE'

Set bergs on PRBA board as follows:

J0 - J7 = 0J8 = INT.J9 = 4K

J10 - J12 = 0

J13 & J14 = 1

J15 & J16 = IN

J17 = IN

\* HUMB IF USING HMPK AS UPRICESSOI

Replace the production HUMA with 'TEST' HUMA which has PRBA software or power up and download the PRBA test from the PRO-350 into a spare quad on the production HUMA that has been set up for segment 2000. (be sure to disable any other quad that is set for segment 2000) Turn on the controller if it is not already on.

Set-up for 'MASTER' MEM

Plug in a null-modem cable to PCLA board JA and run to module under test, but do not connectato anything at this point. MASTER should have an HMPJ with DMCA software. Power up, enter password, turn on controller, channel 2 and set CPL segment to 50MS. \*\* (OR HMPK & HUMB)

- B. TEST
  - With communications cable connected to 'MASTER' do a 'modify' of .046008 and enter some HEX value. (remember this value) Now do a 'display' of .I4600B and a HEX value will be displayed, now plug in the null-modem cable to the PRBA in the 'SLAVE' and observe that the value being displayed changed to the one you just set with the 'modify' routine.

Do several 'modify' and 'displayed' routines, setting in different values to be sure the value being displayed changes to the new value of the 'modify' routine.

C. TEST COMPLETE

Disconnect the communications cable from 'MASTER' Remove null-modem cable and remove 'TEST' HUMA from 'SLAVE' if used and replace production HUMA or reset bergs on production HUMA to enable TEST software and disable the PRBA test. Reset bergs on PRBA to match requisition paperwork if changed.

> EUTER S THEN M THEN CPL, RETURN ENTER 50 MS, RETURN

S:14PM;GE

INDSAS

# Perform 'E' bus test as follows:

1. Enter return then O 2. CRT responds > then enter B for breakpoint. 3. CRT responds BREAKPOINT B> then enter B for base. 4. CRT responds BASE ? then enter SEOO, RETURN. 5. CRT responds B> then enter M for modify. 6. CRT responds OFFSET ? then enter offset from chart, RETURN. 7. CRT responds 8E00:(offset #)= XX- (XX- = low order byte presently at that address. 8. Enter a new 2 digit value then hit return twice. 9. CRT responds B> then enter D for display. 10.CRT responds OFFSET ? then enter same offset as above, RETURN 11.CRT responds LENGTH ? then enter 1 for 1 byte, RETURN. 12.CRT responds FORMAT(W,A,B) ? then enter B for byte, RETURN. 13.CRT responds 8E00:(offset #) XX (XX = the 2 digit value you put in. 14.Go back to step 5. and repeat this test several times with a new offset value at step 6, and a new value at step 8.

END PLC\_ AND DMCA BOARD TEST

- G. Have user monitor program on EE prom (EEPA) after loading from PRO350 or by testing board in a module with program already on EE prom.
- H. Verify system loads from EE prom on power-up.
  Turn power off then back on, CRT should display the following:

- I. Enter password (P)---PS2
  Turn controller on
  To turn controller on, type (0) then (C) then (Y) for PLC\_ or (ON)
  for DMCA then (Q).
- J. Test of 8087 co-processor on CLCB daughter board.

  Call user program and select CO\_P test.

  The co-processor 68A9193P2 should be mounted in position U13 of DMPC.

  This routine will exercise the co\_processor to perform some arithmetic functions.
- K. Test of 'E' bus functions Be sure the 50 pin ribbon cable is in from JE on HRMB/D to JE on CLCB. Turn controller off and recheck memory map to be sure there is RAM at 8E000. Turn controller on.

E bus address

| BASE | OFFSET |   |
|------|--------|---|
| 8E00 | 0000   |   |
|      | 0002   |   |
|      | 0804   |   |
|      | 0008   |   |
|      | 0010   |   |
|      | 0020   |   |
|      | 0040   | 5 |
|      | 0080   |   |
|      | 00F0   |   |
|      | 00FE   |   |

```
45. DS3815PLC_ AND DS3815DMCA BOARD TEST INSTRUCTIONS -----
```

- A. USE DMC TEST MODULE , SLOT 2M
- B. CHECK THAT PROM SET IS LATEST REVISION.
- C. SET BERG JUMPERS

PLCA JUMPERS J1=D J2=L J3=8K

PLCC JUMPERS J1=D J2=L J3=B J4=B J5=B J6=A

PLCE JUMPERS J1=D J2=L J3=B J4=B J5=B J6=A

DMCA JUMPERS J1=IN J2=L J3=B J4=B J5=B J6=A

CLCB JUMPERS J1=INT J2=COM J3=COPRO (GND IF NO COPRO)

HRMB/D SEGMENT JUMPERS J6=B J7=B J8=B J9=A

HRMB/D BASE ADDRESS JWMPERS J10=A J11=A J12=A

D. APPLY POWER, CHECK POWER-UP ROUTINE

- E. Enter password (P)----PS2
  If PLC\_ or DMCA LED (TEST) is on, turn controller off.
  To turn controller off, type (0) then (C) then (Y) for PLC\_ or (OFF) or DMCA then (Q).
- F. Check memory map, type (B) then (T) then RETURN refer to local controller memory map master & elementary to determine & verify memory map.

EX. 00000 = RAM 02000 = NONE 04000 = RAM 0C800 = NONE 20000 = EEPROM (EEPA) 28000 = NONE 8E000 = RAM (HRMB/D) 90000 = NONE F8000 = PROM (PLCA) F0000 = PROM (PLCC or DMCA) COMMAND COMPLETE

NOTE: RAMA,EEPA,PLC\_ & DMČA are on 'L' bus.
HRMB/D is mapped into memory using 'E' bus.
This requires a ribbon cable between PLC\_ or DMCA and HRMB/D.
This cable sometimes gives us a problem.
If the HRMB/D does not map, check that pin 37 is tied to com.

```
44. COMPUTER INTERFACE MODULES -----
    Replace the PCBA/HMPJ with a 'TEST' DMCA/HMPJ.
    Set bergs: J3=B, J4=A, J5=B and J6=A on HMPJ.
Install 'TEST' HUMA in spare L bus slot, enable the CSF #2 software.
    Add a test jumper from HMPJ pin 17 to PLNC/D pin 19, this enables
    you to have PLNC/PLND in segment #2 (2:8000) for the CSF test. Set the
    bergs on PLNC/PLND and HLND per CSF test instructions except make J6=F
    and J7=T on the PLNC/PLND in UUT.
   Make sure to have a short ribbon cable between PLNC/PLND and HLND,
    4 inches or less.
    Set HRMD bergs per elem. except set J1=B, J2=B, J3=A, J4=A and J5=A,
    this will map HRMD RAM (8K) at 0:0000 in memory map.
    Connect a ribbon cable between HRMD and DMCA. (E-bus)
   Power up per CSF test instructions and run CSF test.
   Do a memory map test and use the following as a general quide:
   0:0000
             RAM on DMCA
   0:4000
             J3=B, J4=A, J5=B, J6=A
   0:4000
             Base RAM on 'TEST'
   0:0000
            HUMA/MMAC
   0:0000
            RAM on HRMD
   0:E000
             (L-bus) 8K
            EEPROM on 'TEST' HUMA/MMAC
   2:0000
   2:8000
            CSF software for sta. #2
   2:8000
            DP RAM on PLNC/PLND/PLNE
   2:0000
   2:0000
            RAM on PLNC/PLND
   3:0000
            This depends on berg settings
   3:0000
            RAM on HRMD (E-bus) depends on berg settings
   3:2000
            might be at 8:E000-9:0000
   F:0000
            PROM
```

Reset all berg jumpers per elem. before T-out.

F:FFFF

43. DMCD test -----Check board for proper revision, I.D. and I.P. stamp Verify berg jumpers as follows:

| HMPK                                                                             | DMPK                                                                                    | DMPK                                                                                         | DMPK      |
|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------|
| J1 = NOT 1<br>J2 = NOT 2<br>J3 = NOT 4<br>J4 = NOT 8<br>J5 = NOT 10<br>J6 = 7GND | J1 = NOT P J2 = NOT P J3 = NOT P J4 = NOT P J5 = NOT P J6 = NOT P J7 = NOT P J8 = NOT P | J9 = NOT P<br>J10= NOT P<br>J11= NOT P<br>J12= NOT P<br>J13= P<br>J14= P<br>J15= P<br>J16= P | J17 = 32K |

If testing a direct ship board in the 'TEST' MEM, set the bergs on JPB on the 'TEST' MEM header to accommodate an HMPK board.

Remove other boards in 'TEST' MEM or UUT that show up in a memory map. Insert DMCD board into slot 2M of 'TEST" MEM or into designated slot of production UUT.

Connect communications cable.

Power up and do a memory map which should display the following map: (Refer to DMCMOD test instructions, steps 3 through 5)

- 0 0000 RAM
- 0 COOO NONE
- 2 0000 EEPROM
- 2 8000 NONE
- C 0000 PROM
- \* IGNORE OTHER LOCATIONS OF SEGMENT C WHICH MAY APPEAR
- **D 8000 NONE**
- F 0000 PROM

Load test software from PRO 350 in order to functionally test board. (Refer to DMCMOD test instructions, steps 6 through 9) Turn on controller, call up user monitor and do CO\_P test. Do the EEPA test next at starting address of 2000 and test a total memory of 7FFF. After successful tests do a save of test program. Power down, remove communications cable T stamp boards that passed test on back of board at end of DS3815 I.D. strip.

#### SPECIAL NOTES

MAUA and MAUD modules are tested in card test but may be checked with this setup by putting them in place of one of the 'TEST' units on CSF TEST CART and going through the above exercise.

3820MAUB modules may be tested by putting them in series with one of the twinax cables between the two MAUD modules and going through the above exercise. Change the position of S1 on MAUB and verify COUNT 1-20 are incrementing.

CSF boards may be tested on any of the DMC stations by setting up the TEST MEM as follows:

Put processor bd. in slot 2M with DMCA software (6 segment proc. bd.)

Put 'TEST HUMA' in slot 2K (enable RAM and CSF STA.#2)

Put 'TEST HUMB' in slot 2K if a 16 segment processor bd. is used in 2M.

If testing PLNE or PLNF put it in slot 2J

If testing HLNC, put it in slot 2J (requires an HLND in slot 2H) Match the type of CSF bds. in sta.#1 to the type of CSF bds. in sta.#2. Use CONTROL SYSTEM FREEWAY TEST instructions to test these boards with the DMC test station as CSF station #2 and TEST CART as CSF station #1.

# 42. DMCB test -----

To test the DMCB board proceed through the test instructions for DMCMOD with the DMCB board in place of the DMCA board up to step 6. Go through loading procedure for DMC software per step 6 up to where CRT displays "SYSTEM RESTART". After this the CRT displays "CLEAR MEMORY"? At this point do a reset on DMCB board (short TP1 to TP2) System will reinitialize and display the following:

PROM CSUM OK
BASE RAM OK
8087 CHECK BAD
CONTINUE ? type Y
SYSTEM RAM OK
APP CSUM BAD
COMTINUE ? type Y

SELF TEST DONE

System should be ready to use per DMCMOD test instructions.

).

Connect communications cable to processor board JB in UUT.
Power up UUT, observe self test, the I'm OK LED is lit on the PLNC, PLND,

TEST PROCEDURE CONNECT COMMUNICATIONS CABLE TO STA.#1 DMC (ON CART)

PLNE or PLNF. The controller should be on, if not, turn it on.

OPERATOR COMMAND TERMINAL RESPONSE Hit RETURN until Prompt \*> Type M DISPLAY/MOD? M> Type M MODIFY? Type WRITE RETURN VALUE? Type 1 RETURN MΣ Type M MODIFY? Type WRTTE2 RETURN VALUE? Type 1 RETURN MX Type M MODIFY? Type WRITE4 RETURN VALUE? Type 1 RETURN MX Type R RETURN SCREEN? Type 1 RETURN A test screen is displayed

Observe that on the left, WRITE1, 2 and 4 = 1 and WRITE8, 10 and 20 = 0, COUNT1, 2 and 4 are incrementing, COUNT8, 10 and 20 = 0 and CSFOT 1-20=1

MOVE COMMUNICATIONS CABLE TO UUT

Hit RETURN until Pro

Type R RETURN

TYPE 1 RETURN

Prompt \*>
DISPLAY/MOD? M>

SCREEN? A test screen is displayed

Observe that on the left, WRITE1-20 = 0, COUNT1, 2 and 4 are incrementing, COUNT8-20 = 0 and CSFOT 1-20 = 1. Hit RETURN until you get M> then type Q.

Follow the first set of operator commands as stated above, but substitute WRITE8 for WRITE1, WRITE10 for WRITE2 and WRITE20 for WRITE4.

Observe that on the left, WRITE1, 2 and 4 = 0 and WRITE 8, 10 and 20 = 1, COUNT1-20 are incrementing and CSFOT 1-20 = 1.

MOVE COMMUNICATIONS CABLE TO STA.#1 DMC (ON CART)

Hit RETURN until

Prompt\*>

Type M

DISPLAY/MOD? M>

Type R RETURN

SCREEN?

Type 1 RETURN

A test screen is displayed

Observe that WRITE1, 2 and 4 = 1, WRITE8, 10 and 20 = 0, COUNT 1-20 are incrementing and CSFOT 1-20 = 1.

Power down and replace the production memory board in UUT, remove the 20 pin cable and communications cable. Reset berg jumpers on CSF boards per requisition paperwork.

TEST COMPLETE

| <br>STA.#1                                                                                         | 6 SEG.PROC.<br>EX. HMPJ                                                                            | BD                                                                                                                             |                                                                               | 6 SEG. <br>OC.BD.                                                    |                                                                                                    | SEG. PROC.<br>EX. HMPK                                                                                                                     | BD                                                                                                                             |
|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| AND #2                                                                                             |                                                                                                    | STA.#2                                                                                                                         | STA.#1                                                                        | STA.#2                                                               | STA.#1<br>AND #2                                                                                   | STA.#1                                                                                                                                     | STA.#2                                                                                                                         |
| PLNC/0<br>J10<br>J20<br>J30<br>J40<br>J5T<br>J6T<br>J7F<br>J9F<br>J10-0<br>J11-0<br>J12-0<br>J13-0 | PLNE/F J4T J5F J6F J7F J9F J10-F J11-F J13-F J14-T J15-T J15-F J17-F J18-F *J19-8/16 *J20-INT ONLY | PLNE/F<br>J4F<br>J5T<br>J6F<br>J7F<br>J8F<br>J10-F<br>J11-F<br>J13-F<br>J14-T<br>J15-T<br>J16-F<br>J17-F<br>J18-F<br>*J19-8/16 | HLND<br>J1-T<br>J2-F<br>J3-F<br>J4-F<br>J5-F<br>J6-F<br>J7-F<br>J8-F<br>J9-IN | HLND 'J1-F<br>J2-T<br>3-F<br>4-F<br>5-F<br>6-F<br>7-F<br>8-F<br>9-IN | PLNC/D<br>J10<br>J20<br>J30<br>J40<br>J5T<br>J6F<br>J7T<br>J9F<br>J10-0<br>J11-0<br>J12-0<br>J13-0 | PLNE/F<br>J4T<br>J5F<br>J6F<br>J7F<br>J8F<br>J10-F<br>J11-F<br>J13-F<br>J14-T<br>J15-F<br>J16-T<br>J17-F<br>J18-F<br>*J19-8/16<br>*J20-INT | PLNE/F<br>J4F<br>J5T<br>J6F<br>J7F<br>J8F<br>J10-F<br>J11-F<br>J13-F<br>J14-T<br>J15-F<br>J16-T<br>J17-F<br>J18-F<br>*J19-8/16 |

NOTE: Certain jobs may require segment 2 to be temporarily wired from the processor board to the CSF board. The on board jumper which services the input where segment 2 comes in must be set 'T' with the other 3 segment jumpers set 'F'.

TEST SETUP (ON CSF TEST CART TO UUT)
Put PLNC or PLND module in DMC module, slot 1D. (ON CART) (IF UUT HAS A PLNC OR PLND)
Put HLND card in DMC module slot 1C. (ON CART) (IF UUT HAS HLND)
If UUT has PLNE or PLNF, put PLNE or PLNF in slot 1D (ON CART) in place of PLNC or PLND. (REMOVE HLND)
Connect a 20 pin cable from HLND JA (on UUT) to #2 MAUD JA. (ON CART)
Connect a 50 pin ribbon cable from HLND DA to PLNC or PLND JA. (ON UUT) and from HLND DA to PLNC or PLND JA (ON CART)
PLNE or PLNF requires only the 20 pin cable from JA (UUT) to #2 MAUD JA.
Connect jumper from HLND ST1 to PLNC or PLND ST1 (ON UUT) and from HLND
ST1 to PLNC or PLND ST1. (ON CART)

### POWERING UP

0790 867 709:

Connect communications cable to processor board JB, in #1 DMC.(ON CART)
Turn on power supply for #1 DMC and #1 & #2 MAUD and observe self test.
Observe that after self test is complete the I'm OK LED is lit on the
PLNC, PLND, PLNE or PLNF. The controller should be on, if not, turn it on.
Set up the UUT as CSF station #2 by removing production memory board
and plugging in a 'TEST' memory bd. with RAM and CSF station #2 enabled.
Use HUMA with 6 segment processor bd. and HUMB with 16 segment bd.

3-15-03; 2:14PM;GE INDSYS

40. Miscellaneous boards in the DMC such as DOAA/NOAA where discrete components are mounted per ENG ML by factory must be checked. Normal test procedure should be to verify all component values & BERG jumpers per ELEM & indicate verification on ELEM.

Any 3810 or 3815 board module in the DMC should have the upper ear engraved with the 3810/3815 nomenclature. It should also have a label located on the back side of the card with the full 3810/3815 number on it. This label should be near the outside edge and readable without removing the card. If the card was tested during the DMC test the label on the back should have a small 'T' stamped on it.

## Examples:

| Original | Lower | Upper | Label     | Proper |
|----------|-------|-------|-----------|--------|
| card     | ear   | ear   | on back   | Rev.   |
| HMPH     | HMPH  | PLCA  | DS3815PLC | A1A1A  |
| HUMA     | HUMA  | RAMA  | DS3810RAM |        |
| HUMA     | HUMA  | EEPA  | DS3810EEF |        |
| HMHA     | HMHA  | PCLA  | DS3815PCL |        |
| HCMA     | HCMA  | PTCA  | DS3815PTC |        |
| HXCA     | HXCA  | PXCA  | DS3815PXC |        |

T - STAMP JOB & SHIP

### 47. ESA PRBA TEST (DIRECT SHIP CARD)

A. For the purpose of this test the TEST MEM will be referred to as the 'MASTER' and the SEM in the CSF cart as the 'SLAVE'.

Check card revision against the orange book.

Set-up for 'SLAVE'

Set bergs on PRBA board as follows:

JØ - J7 = Ø J8 = INT. J9 = 2K J1Ø - J12 = Ø J13 & J14 = 1 J15 & J16 = IN J17 = IN

Enable the PRBA quad on HUMA in slot 1E and disable the CSF quad. Replace the PLNC/PLND in slot 1D with the PRBA to be tested, and pull HLND in slot 1C.

Power up and turn on controller if it is not already on.

Set-up for 'MASTER' MEM

Plug in null-modem cable to PCLA board JA and run to CSF cart, but do not connect to anything at this point. MASTER should have an HMPJ with DMCA software. Power up, enter password, turn on controller, channel 2 and set CPL segment to 50MS.

#### B. TEST

With communications cable connected to 'MASTER' do a 'modify' of .04600B and enter some HEX value. (remember this value)
Now do a 'display' of .14600B and a HEX value will be displayed, now plug in the null-modem cable to the PRBA in the 'SLAVE' and observe that the value being displayed changed to the one you just set with the 'modify' routine.

Do several 'modify' and 'display' routines, setting in different values to be sure the value being displayed changes to the new value of the 'modify' routine.

#### C. TEST COMPLETE

Disconnect the communications cable from the 'MASTER'. Remove the null-modem cable and remove the PRBA card from 'SLAVE' Reset bergs on HUMA in 'SLAVE' to enable the CSF test software and disable the PRBA test software. Replace PLNC/PLND and HLND in slots 1D and 1C respectively. T stamp I.D. strip on back of board and on the N.P. on box.

- 49. DS382ØDPA\_ TEST (DMC/process & uPSS panel)
  - A. Tests for forms A & B Use 'TEST' DMC MEM and connect a 10 pin ribbon cable from DPA JC to 'TEST' DMC header connector JDA.
  - B. Connect two 20 pin ribbons from DPA panel JA, JB to HXFC/D JA, JB respectively.
  - C. Select HLOA test from user monitor. Base address +6H (9006). Ripple test, 2 cycles at 1000 msec. The LEDs should cycle ON-OFF-ON, except the 'DMC OK' LED will be OFF-ON-OFF.

# BIT" PATTERN:

|        | ULI    | ruit   | 721.914 · |         |        |
|--------|--------|--------|-----------|---------|--------|
|        | Ø<br>* | 1<br>* | 2<br>*    | 3<br>*  |        |
| 8 _    | 4<br>* | 5<br>* | 6<br>*    | 7<br>∗: |        |
| *      | D      | É      | F         |         | C<br>* |
| 9 *    | *      | 迷      | *         |         |        |
| A      |        |        |           |         |        |
| *      |        |        |           |         |        |
| B<br>* |        |        |           |         |        |
| *,*    |        |        |           |         |        |

- D. Select HLIA test from user monitor, base address +6H (9006).
- E. Set key sw. to 'LOCAL' Bit pattern = 1111 1111 1110 1111
- F. Set key sw. to 'REMOTE' Bit pattern = 1111 1111 1101 1111
- G. Depress sw. 'TEST' Bit pattern = 1111 1111 1101 1110
- H. Depress sw. 'ONLINE' Bit pattern = 1111 1111 1101 1101
- I. Depress sw. 'STANDBY' Bit pattern = 1111 1111 1101 1011
- J. Depress sw. 'OFFLINE' Bit pattern = 1111 1111 1101 0111
- K. Depress sw. 'DETAIL' Bit pattern = 1111 1110 1101 1111
- L. Depress sw. '1' Bit pattern = 1101 1111 1101 1111
- M. Depress sw. '2' Bit pattern = 1011 1111 1101 1111
- N. Depress sw. '3' Bit pattern = Ø111 1111 11Ø1 1111

|                                                                                    | INPUT<br>POINT                    | INPUT<br>VALUE |   | CHAN.<br>CKT.        | OUTPUT                    |  |
|------------------------------------------------------------------------------------|-----------------------------------|----------------|---|----------------------|---------------------------|--|
| 14.                                                                                | JA9 to TP2<br>.AND<br>JA11 to TP2 |                | \ | XXXX0111             | +3.5V +/- 10%             |  |
| 15.                                                                                | JA9 to TP2<br>AND<br>JA11 to TP2  | 10V<br>10V     | \ | XXXX0110             | -2.0V +/- 10%             |  |
| 16.                                                                                | JA9 to TP2<br>AND<br>JA11 to TP2  | -10V<br>10V    | ` | XXXX0110             | +2.0V +/- 10%             |  |
| 17.                                                                                | JA11 to TP2<br>JA11 to TP2        |                |   | XXXX0100<br>XXXX0100 | +7.8V +/1V<br>+10.0V +/2V |  |
| 18.                                                                                | JA9 to TP2<br>JA9 to TP2          |                |   | XXXX0010<br>XXXX0010 | +7.3V +/1V<br>+10.0V +/2V |  |
| 19. Test of PA65 (backplane pin of card under test)<br>(follow the sequence below) |                                   |                |   |                      |                           |  |

| POINT             | INPUT<br>VALUE | OUTPUT<br>PA65 |
|-------------------|----------------|----------------|
| JA1 to TP2<br>AND | 0V \           | DONET CARE     |
| JA3 to TP2        | 2V /           | DON'T CARE     |
| JA1 to TP2<br>AND | 0V \           | •              |
| JA3 to TP2        | * /            | 0              |
| JA1 to TP2<br>AND | 2V \           | •              |
| JA3 to TP2        | 2V /           | 0              |
| JA1 to TP2<br>AND | 20 \           | 4              |
| JA3 to TP2        | * /            | 1              |
| JA1 to TP2<br>AND | 0V \           |                |
| JA3 to TP2        | 2V /           | 1              |

 $\star$ NOTE:  $\star$  Means to change input from -.2V to 0V then back to -.2V.

/ /9t # 0t90 86t 709:

. .

3-15-03; 2:14PM;GE INDSYS

```
59.
    SSPD SEM TEST -----(DS382ØSSPD)
    This test is to be done in ESA ONLY if there are no 77MM SILCO
    panels on final floor which can be utilized to test this SEM.
    Berg settings:
    HFPB (slot c) J1 = 4K
                    J2 = ROM
                    J3 = 4K
                    J4 = ROM
    HFXA (slot d)
                    J1 = 1
                    J2 = L
                    J3 = ROM
                    J4 = ROM
                    J5 = ROM
                    J6 = ROM
    HFXB (slot e)
                   BJ3 = GND (not NC)
                    BJ4 = NC \text{ (not PWR)}
                   BJ5 = POSITION C AND E
                    BJ6 = POSITION B
    Power test:
    Connect power cable to JA on SEM
    Connect communication cable to JB conn. on HFXB
    Set terminal for 300 baud rate, 7 data bits, 2 stop bits
    Apply power and observe the following:
    ]IØ-SELFTEST COMPLETE: COMPUTER OK
    ]I1-SYSTEM INITIALIZED
    JAØ-BRIDGE TEST FAULT: NO PLL SYNC (CHECK AC POWER)
    CC-SPARE 1 INPUT ACTIVATED
    C6-POWER SUPPLY INTERLOCK SET
    CB-TRANSFORMER OVER TEMP
    1C5-HIGH AMBIENT TEMP OR FEEDBACK OPEN
    ]CA-FAN LOSS
    ]C4-PLL INTERLOCK SET
    ]CØ-DC BREAKER OPEN
    ]EI-P5 SUPPLY BUS HIGH
```

END OF TEST, T-STAMP MOD.

INPUT INPUT CHAN. OUTPUT POINT VALUE CKT. 14. JA9 to TP2 -10V AND ---- XXXX0111 +3.5V +/- 10% JA11 to TP2 10V 15. JA9 to TP2 100 AND ---- XXXX0110  $-2.0 \lor +/- 10\%$ JA11 to TP2 100 16. JA9 to TP2 -10V AND ----- XXXX0110 +2.00 +/- 10% JA11 to TP2 10V 17. JA11 to TP2 +/-10V ----- XXXX0100 +7.0V +/- .1V JA11 to TP2 14.097V ----- XXXX0108 +10.0V +/- .2V JA9 to TP2 +/-5V 18. ----- XXXX0010 +7.3V +/- .1V JA9 to TP2 6.761V ----- XXXX0010 +10.00 +/- .20

19. Test of PA65 (backplane pin of card under test) (follow the sequence below)

| INPUT         |     | INPUT<br>VALUE |                    | OUTPUT<br>PA65 |
|---------------|-----|----------------|--------------------|----------------|
| JA1 to<br>AND | TP2 | 0V             | \                  | DONAT CARE     |
| JA3 to        | TP2 | 2V             | /                  | DON'T CARE     |
| JA1 to<br>AND | TP2 | 0V             | `                  | _              |
| JA3 to        | TP2 | *              | /                  | 0              |
| JA1 to<br>AND | TP2 | 2V             |                    | _              |
| JA3 to        | TP2 | 20             | /                  | 0              |
| JA1 to        | TP2 | 2∀             | <u>\</u>           | _              |
| AND<br>JA3 to | TP2 | *              | / <sub>1,2,1</sub> | 1              |
| JA1 to        | TP2 | 0V             | \                  |                |
| AND<br>JA3 to | TP2 | 2V             | /                  | 1              |

\*NOTE: \* Means to change input from -.2V to 0V then back to -.2V.

|     | INPUT<br>POINT           | INPU<br>VALUE   |             | CHAN CKT                               | ООТРОТ                    |
|-----|--------------------------|-----------------|-------------|----------------------------------------|---------------------------|
| 1.  | JA1 to TP2<br>AND        | 100             |             | . VVVV0111                             | -3.5V +/- 10%             |
|     | JA3 to TP2               | 10V             | /           | XXXXVIII                               | -3.50 +/- 10%             |
| 2.  | JA1 to TP2<br>AND        | -10V            |             | · YYYY0111                             | +3.5V +/- 10%             |
|     | JA3 to TP2               | 10∨             | /           | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | 73.50 7/~ 10%             |
| 3.  | JA1 to TP2<br>AND        | 10V             | \           | ¥<br>- XXXX0110                        | -2.0V +/- 10%             |
|     | JA3 to TP2               | 100             | /           | /////OII0                              | 2.00 47 - 10%             |
| 4.  | JAÍ to TP2<br>AND        | -10V            |             | YYYY0110                               | +2.0V +/- 10%             |
|     | JA3 to TP2               | 100             | /           | VVVV0110                               | +2.0V +/- 10%             |
| 5.  | JA3 to TP2               |                 |             |                                        | +7.00 +/10                |
|     | JA3 to TP2               | 14.0970         |             | XXXX0101                               | +10.00 +/20               |
| ნ.  | JA1 to TP2<br>JA1 to TP2 |                 |             | XXXX0001                               |                           |
|     |                          |                 |             | XXXX0001                               | +10.0V +/2V               |
| 7.  | JA5 to TP2<br>AND        | 100             |             | XXXX0111                               | -3.5V +/- 10%             |
|     | JA7 to TP2               | 100             | /           | 70000111                               | 3.30 47 - 10%             |
| 8.  | JA5 to TP2<br>AND        | -10V            |             | VVVV0111                               |                           |
|     | JA7 to TP2               | 10∨             | /           | XXXX0111                               | +3.5V +/- 10%             |
| 9.  | JA5 to TP2<br>AND        | 100             | N.          | 2000/0446                              | <b>-</b>                  |
|     | JA7 to TP2               | 100             | /           | XXXX0110                               | -2.0V +/- 10%             |
| 10. | JA5 to TP2<br>AND        | -10V            | X           | 2/2/2/2/03 4 6                         |                           |
|     | JA7 to TP2               | 100             | /           | XXXXUIIU                               | +2.0V +/- 10%             |
| 11. | JA7 to TP2               | +/-10\          |             | XXXX0011                               | +7.0V +/1V                |
|     | JA/ to IPZ               | 14.09/0         | <del></del> | XXXX0011<br>XXXX0011                   | +10.0V +/2V               |
| 12. |                          | +/-5V<br>6.761V |             | XXXX0000<br>XXXX0000                   | +7.3V +/1V<br>+10.0V +/2V |
| 13. | JA9 to TP2               |                 |             |                                        |                           |
|     | AND<br>JA11 to TP2       |                 | ·           | XXXX0111                               | -3.5V +/- 10%             |
|     | OWIT (0 145              | 100             |             |                                        |                           |

10/17/88 \*780A/

57. PRDB/HRCA AND NRCA TEST ------

TEST EQUIPMENT NEEDED: DUAL RESOLVER TEST MODULE FROM FINAL FLOOR The base address is derived from the elementary on job or if you are using the test MEM to talk to the HPBD in the UUT in the buffer mode the address will be: 4200 for word 0

4204 for word 1 4208 for word 2 420C for word 3

Run test cables from the buffer receptacles on test station to header receptacles on UUT (see UUT elementary)

Connect cables from resolver module to NRCA board(s) per elemmetary.

l. Apply power

2. To initiate a software reset call user monitor and HLOA test at WORD 2 (address 4208), select display test and display 00FF.

3. To see if reset is complete call user monitor and HLIA test at WORD 3 (address 420C), observe FF00.

-4. To acknowledge the reset call user monitor and HLOA test at WORD 2 (address 4208), select display test and display FF00.

To read run and fault status call user monitor and HLIA test at WORD 3 (address 420C) and observe 0000 which says "running and no fault".

6. To check that register counts up and down call user monitor and HLIA test at WORD 0 (address 4200), CW increments count and CCW decrements count. (Set count on or near zero for next step)

7. To check that a register count changes when WORD 0 count passes through zero call user monitor HLIA test at WORD 1 (address 4204) and observe that count being displayed changes as resolver is turned CW or CCW to make count from previous step go through zero.

8. Set a data pattern per step 6, drop and reapply power, reset per steps 2 - 5, call user monitor and HLIA at WORD 0 (address 4200) and observe the data pattern just set has not changed.

 While still observing WORD 0 turn resolver to be sure all bits can be changed with fine and course resolver. Fine resolver changes bits 0-9 and course resolver changes bits A-F.

\*Note: PRDA-Single Resolver Step 8 - ONLY bits 0-9 (Fine resolver) Works.

2A - RESET WORD 2 ADD TO 0000 4A - RESET WORD 2 ADD TO 0000

0+90 86+ 709:

3-15-03; 2:14PM;GE INDSYS

#### HUMC BERG SETTINGS

- J1 Access time quad A (see note in step 52 for setting)
- J2 Access time quad B (see note in step 52 for setting)
- J3 Oscillator enable (set to /IN/)
- Enables quad on L bus and selects segment 0
- (#) LD Memory base address (\*) set to T = MSB in address = 2, F = 0
- (#) LE Memory base address (\*) set to T  $\doteq$  MSB in address = 4, F = 0
- (#) LF Memory base address (\*) set to T = MSB in address = 8. F = 0
- (#) L10 Segment select (\*) set to T=1 for segment number, F=0
- (#) L11 Segment select (\*) set to T=2 for segment number, F=0
- (#) L12 Segment select (\*) set to T=4 for segment number, F=0
- (#) L13 Segment select (\*) set to T=8 for segment number, F=0
- Enables quad on E bus
- (#) ED Memory base address (\*) set to T = MSB in address = 2, F = 0
- (#) EE Memory base address (\*) set to T = MSB in address = 4, F = 0
- (#) EF Memory base address (\*) set to T = MSB in address = 8, F = 0
- (#) E10 Segment select (\*) set to T=1 for segment number, F=0
- (#) E11 Segment select (\*) set to T=2 for segment number, F=0
- (#) E12 Segment select (\*) set to T=4 for segment number, F=0
- (#) E13 Segment select (\*) set to T=8 for segment number, F=0
- (#) There is one of these bergs for each quad
- (\*) If more than one memory address jumper and/or more than one segment select jumper is set to  ${}^\prime {\sf T'}$  , then add their values together to arrive at proper address and/or segment value(s). NOTE: See table 1 in step 52 for list of daughter boards vs access times vs memory devices vs GE part numbers.
- NSMB ----- (Preliminary Test) 55. The NSMB card is tested using the HAIA test from the user monitor. Input the address of the HAIA/HAIC card, then select the AN test, then type in the eight bits of the control word. Derive the channel used by NSMB into the HAIA/HAIC from elem. as the MSB and use 0110 (6) as the LSB. See step 24 sh.10 as a guide for this test. When test is exercised you will see a value of 5 volts +/- 10% displayed. This is a set value on card and says that you have communicated with card.
- NPRB ----- (Preliminary Test) The NPRB card is tested using the HAIA test from the user monitor. Input the address of the HAIA/HAIC card, then select the AN test, then type in the eight bits of the control word. Derive the channel used by NPRB into the HAIA/HAIC from elem. as the MSB and use 14101 (D) as the LSB. See step 24 sh.10 as a guide for this test. When test is exercised you will see a value of -8 volts +/- 10% displayed. This is a set value on card and says that you have communicated with card. Repeat the test using same channel as MSB but use 1980 (E) as the LSB and you will then see a value of 5 volts +/- 10% displayed.

#### 52. HUMA BERG SETTINGS

- J1 Memory base address (\*) set to A = MSB in address = 2, B = 0
- J2 Memory base address (\*) set to A = MSB in address = 4, B = 0
- J3 Memory base address (\*) set to A  $\mp$  MSB in/address = 8, B = 0
- J4 Segment select (set for 0, 1, 2, D, E, or F)
- J5 Oscillator enable (set for 'A')
- J6 Read access time (set for 250,350 or 450 nanoseconds. NOTE: selected setting must match or be longer than the slowest read access time of any memory device)
- (\*) If more than one memory base address jumper is set to 'A', then add their values together to arrive at proper address value.

#### TABLE 1

| DAUG. 8D.<br>GROUP NO. | MEMORY DEVICE  | GE DRAWING .<br>NO. | - ACCESS<br>TIME |
|------------------------|----------------|---------------------|------------------|
| G1                     | 2K x 8 RAM     | 68A9249P1           | 150NS            |
| 62                     | X2816A EEPROM  | 68A9192P1           | 450NS            |
| G3                     | 2732A EPROM    | 68A9182P2           | 200NS            |
| G4                     | 2764 EPROM     | 68A9187P1           | 200NS            |
| G5                     | 8K X 8 RAM     | 68A9196P1           | 150NS            |
| 66                     | X2816A EEPROM  | 68A9192P1           | 450NS            |
| 67                     | 27128A EPROM   | 68A9255P1           | 250NS            |
| GS                     | 27256-2 EPROM  | 68A9261P1           | 200NS            |
| 69                     | 8K.X 8 EEPROM  | 68A9294P1           | 450NS            |
| G10 62 255             | 32K X 8 RAM    | 68A9411P1           | 100NS            |
| G11                    | 64K EPROM      | 68A9404P1           | 200NS            |
| G12 )8.0545            | 32K X 8 EEPROM | 68A9442P1           | 350NS            |

#### HUMB BERG SETTINGS

- J1 Oscillator enable (set to 'IN')
- (#) JS Access time (one per quad, set per devices in each quad)
- (#) J Enable quad (Put J in 'DIS' for unused QUADS)
- (#) JD Memory base address (\*) set to T = MSB in address = 2, F = 0
- (#) JE Memory base address (\*) set to-T = MSB in address = 4, F = 0
- (#) JF Memory base address (\*) set to T = MSB in address = 8, F = 0 (#) J10 Segment select (\*) set to T = 1 for segment number, F = 0
- (#) J11 Segment select (\*) set to T = 2 for segment number, F = 0
- (#) J12 Segment select (\*) set to  $\tilde{T}$  = 4 for segment number, F=0
- (#) J13 Segment select (\*) set to T = 8 for segment number, F = 0
- (#) There is one of these bergs for each quad
- (\*) If more than one memory address jumper and/or more than one segment select jumper is set to 'T', then add their values together to arrive at proper address and/or segment value(s).

See table 1 in step 52 for list of daughter boards vs access times vs memory devices vs GE part numbers.

If an HUMB card has a pair of 32K X 8 RAM or EEPROM chips in any given quad with a G8, G10 or G12 daughter board then the following will apply:

If the chips are in U23 & U25 or U27 & U29 or U31 & U33 or U35 & U37 then these chips will show up in memory map per J10-J13 of each quad. If the chips are in U24 & U26 or U28 & U30 or U32 & U34 or U36 & U38 then these chips will show up in memory map one segment higher than called for by J10-J13 of each quad.



FIGURE 2: SETTINGS FOR BERG JUMPERS J9 AND J10.

| )      | <u>-</u> |                                            |     |
|--------|----------|--------------------------------------------|-----|
| igen . | REV.4    | REV.7   PRINTS TO   ENGINEER               | I   |
| 1552 2 | 1000 0   | DL102   LSE   APPLICATION NOTES            | . 1 |
| DEW .2 | IREV.5   | ISSUED lan 29,1987   GENERAL   SERVO VALVE |     |
| 1889.3 | िएएए द   | trin rate ray.                             |     |

/88 # 0790 867 709:

15-03; 2:14PM:GE | ND8A8 : 205 +83

```
DMCMOD8 (cont.)
                                                       PAGE 34
  ADDENDUM TO STEP 51, PHYSICAL LAYOUT OF HSAB BERG JUMPERS
)! PA1
                                                       UPPER EAR
                                     J19 J18 J7
                                      o DS o LO o CH
                                      O EN O HI O NOR
         8
                                      o DS o LO o LO
      J11 o
               HI LO
                                      0 0 0
       0 0 0
               000
                                     o EN o HI o HI
      P1 P2 J26
                                     J22 J21 J20
                                 J25
                                 o HI
                                 O
                                             J23
                                 o LO
                                             o LO
                                             0
                                             o HI
                 (SEE DS3800HSAB SH.2LA
                 FOR DETAILS OF J9 & J10)
                                             o CH
I LO HI
                  DoooA
                            DoooA
000
                  EoooB
                           ΕοοοΒ
                                             o NOR
  J24
                  FOOOC FOOOC
                                             J8
                    J9
                              J10
   FoooooF
     ТооооооТ
     JJJJJJJ
     654321
                                    Αo
                                       0 A
                                                   \Theta \circ
                                                       οA
                                     0
                                        0
                                                     0 0
                                    Bo oB
                                                   80 08
                                    J15 J16
                                                    J13 J14
                  3.3
              3.0 o o J12
                  0
                  2.7
    ΙN
    0
 J17 o
    0
    OUT
| PA80
                                                      LOWER EAR
```

DMCMOD8 (cont.) 51. (cont.)

- C. Check for REF1 and REF2 into HAIA/C by setting up the conditions in step B then go to user monitor and call HAIA test at the appropriate address then 'AN' test then appropriate channel XXXX into HAIA/C (based on which HSAB is being tested) and circuit ♦000 to read REF1 value on CRT. To test REF2 put in appropriate channel XXXX and circuit #011 to read REF2 value on CRT. Exercise at different voltages. Voltage read should be within 1%.
  - D. Check for output at CUR1 and CUR2 which are fed by REF1 and REF2. Set up REF1 and REF2 for 2.5v (1FFF) and monitor JA12 to 18 and JA - 44 to 16 respectively for an output of approx. 40 ma. Change REF1 and REF2 to -2.5v (DFFF) and read approx. -40ma at JA output points. X Set up REF1 and REF2 for approx. 1V (OCCC) then check for approx. 25ma. from JA12 to JA18 and JA14 to JA16 respectively. While the  $\mathfrak{C}^{\mathfrak{G}}$  meter is connected call up HAIA test at appropriate address and channel and circuit announced  $\mathfrak{C}^{\mathfrak{G}}$ channel and circuit ho 010 and ho 101 respectively to read approx. 1.250 Meter must be hooked to the Circut Being tested to complete Circut at CUR1 and CUR2.
  - E. Check for output at POS1 and POS2 by putting a 1vdc signal on JA 7 to JA 5 and JA 9 to JA 11 and monitor TP2 to TP7 and TP5 to TP7 respectively to read approx. -1.5vdc.
  - F. Check for POS1 and POS2 into HAIA by setting up the conditions in step E then go to user monitor and call HAIA test at the appropriate address them 'AN' test them appropriate channel XXXX and circuit \001 to read POS1 and appropriate channel XXXX and circuit \$100 to read POS2.
  - G. Check for fixed +5V into HAIA/C by selecting user monitor and HAIA test at appropriate address and 'AN' test at the appropriate channel XXXX and circuit **§**110. Should read +5V.
  - H. With an 88 ohm load across JA19 (ACOM) to JA20 check for 7.07VRMS  $\pm$ /- 1% and 3.0 KHZ  $\pm$ /- 5HZ.
  - I. Call up HAIA test with appropriate address, use AN test then channel per elem. and circuit  $\P111$ . Verify -3.0 V +/-1%.

/98

0+90 £67 Z03: INDSAS 5:14PM:6E

```
51. HSAB TEST -----
  A. Set berg jumpers as follows: (See sheet 34 for physical layout of
     berg jumpers.)
                                                                 SIOT 2G
     J1 - J6 = desired address, the range is from 8000-BF00
                                                               ADDR = 8100.
     The address word is structured as follows:
                                                                 Ji=T
     FEDC
                  8 A 9 8 7 6 5
                                                                 32-16=F
                   J
           6 5
                   4 3 2 1
                                                      > 0 = REF1 - TP1
                                                      > 1 = REF2 - TP4
     J7 - CHR/NOR = NOR
     J8 - CHR/NOR = NOR
     J9 - A-F = D for 6.3v/v gain
     J10-A-F=D for 6.30/v gain
     J11 - P1/P2/S = S
    J12-2.7/3.0/3.3 = 3.0
    J13- A/B = A for 40 ma. sat. curr.
    J14-A/B = A for 4 ma/v gain
    J15-A/B = A for 40 ma. sat. curr.
    J16-A/B=A for 4 ma/v gain
    J17-IN/OUT = IN
    J18-L0/HI = HI
    J19-EN/DS = EN.
    J20-L0/HI = HI
    J21-L0/HI = HI
    J22- EN/DS = EN
    J23-L0/HI = HI
    J24-L0/HI=L0
    J25-L0/HI = L0
    J26-L0/HI = L0
                                8100
 B. If bergs J1-J6 are set for 8000, set port address to 8000 and monitor
    TP1 (R\overline{E}F1) to TP7 (ACOM) for desired voltage then set port address
    to \{000+2D\} and monitor TP4 (REF2) to TP7 (ACOM) for desired voltage. Proceed as follows to set the port address and desired voltage.
    Try several different voltages and be sure that voltages read are
    within 1%.
    Push RETURN until
                                    CRT responds >
    Type I for I/O
                                   Crt responds with I>
    Type Wifgr writez
                                 CRT responds PORT ADDR ? %
  * Type 8000 or 8002 RETURN CRT responds BYTE I/O ?
Type N for NO RETURN CRT responds COUNT ?
    Type 1 RETURN
                                    CRT responds VALUE ? %
    Type 3FFF for 5V or
         7FFF for 10V or
         8000 for -10V or
         C000 for -5V then RETURN CRT displays COMMAND COMPLETE
 \star Put in the appropriate addresses based on where J1-J6 are set.
```

W, 810x, N, 1, Data

- 5Ø. DS382ØDPA\_TEST (DMC/process & uPSS panel)
  - A. Tests for forms C & D

    Use 'TEST' DMC MEM and connect a 10 pin ribbon cable from DFA JC to
    'TEST' DMC header connector JDA.
  - B. Connect two 20 pin ribbons from DFA JA, JB to HXPC/D JA, JB respectively.
  - C. Select HLOA test from user monitor, base address +6H (9006). Ripple test, 2 cycles at 1000 msec. The LEDs should cycle ON-OFF-ON.

# BIT PATTERN:

Ø 1 3 \* \* \*

2 \*

- \* There will be a 12 second delay between cycles.
- D. Select HLIA test from user monitor, base address +6H (9006).
- E. Set key sw. to 'NORMAL' Bit pattern = 1111 1111 1110 1111
- F. Set key sw. to 'TEST' Bit pattern = 1111 1111 1101 1111
- G. Depress sw. 'OFFLINE' Bit pattern = 1111 1111 1101 1110
- H. Depress sw. 'ONLINE' Bit pattern = 1111 1111 1101 1101

```
59.
    SSPD SEM TEST -----(DS382ØSSPD)
    This test is to be done in ESA ONLY if there are no 77MM SILCO
    panels on final floor which can be utilized to test this SEM.
    Berg settings:
    HFPB (slot c) J1 = 4K
                   J2 = ROM
                   J3 = 4K
                   J4 = ROM
    HFXA (slot d)
                   J1 = 1
                   J2 = L
                   J3 = ROM
                   J4 = ROM
                   J5 = ROM
                   J6 = ROM
    HFXB (slot e)
                   BJ3 = GND (not NC)
                   BJ4 = NC  (not PWR)
                   BJ5 = POSITION C AND E
                   BJ6 = POSITION B
    Power test:
    Connect power cable to JA on SEM
    Connect communication cable to JB conn. on HFXB
    Set terminal for 300 baud rate, 7 data bits, 2 stop bits
    Apply power and observe the following:
    ]IØ-SELFTEST COMPLETE: COMPUTER OK
    ]I1-SYSTEM INITIALIZED
    JAØ-BRIDGE TEST FAULT: NO PLL SYNC (CHECK AC POWER)
    CC-SPARE 1 INPUT ACTIVATED
    ]C6-POWER SUPPLY INTERLOCK SET
    ]CB-TRANSFORMER OVER TEMP
    C5-HIGH AMBIENT TEMP OR FEEDBACK OPEN
    ]CA-FAN LOSS
    ]C4-PLL INTERLOCK SET
    ]CØ-DC BREAKER OPEN
    ]EI-P5 SUPPLY BUS HIGH
```

END OF TEST, T-STAMP MOD.