

# Pipelining (part 2)

Chapter 6



# Pipelining (part 2)

- ★ Data Hazard revisit
  - o RAW
  - o WAW
  - WAR
- ★ Designing a Pipelined Processor
  - Hazard Detection
  - Forwarding Circuit
- ★ Compiler avoiding hazard



#### **Data Hazard revisit**

- ★ Read after Write (RAW)
- ★ Write after Write (WAW)
- ★ Write after Read (WAR)

★ Why there is not Read after Read?





#### **Read after Write**

- ★ Consider the following code:
  - o int a, b;
  - o a = 7;
  - $\circ$  b = a + 5;
- ★ Solutions: Forwarding can solve most of the time.





#### **Write after Write**

- ★ Consider the following code:
  - o a = data[1000];
  - $\circ$  a = 10;
  - o b = a + 3;
- ★ data[1000] may take several cycles (due to memory speed).
- **★** Solutions:
  - Can avoid by design.
  - Software solution?
  - Out-of-order execution?(We will learn about this later.)





#### Write after Read

- ★ Hardly found in modern architecture.
- ★ Consider the following code:
  - a=sin(x);
  - o x=10;
- ★ Assuming that sin function need special preparation. By the time we read x, it may be assigned.
- ★ Can avoid by design.





## Mixing R-type with Load

- ★ We have pipeline conflict or structural hazard:
- ★ Two instructions try to write to the register file at the same time!
- ★ Only one write port





# Stall Cycle by Inserting Bubble

- ★ Insert a "bubble" into the pipeline to prevent 2 writes at the same cycle
- ★ The control logic can be complex.
- ★ Lose instruction fetch and issue opportunity.
- ★ No instruction is started in Cycle 6!





#### Delay R-type write by one cycle

- ★ Delay R-type's register write by one cycle:
- ★ Now R-type instructions also use Reg File's write port at Stage 5
- ★ Mem stage is a NOOP stage: nothing is being done.





## **Designing a Pipelined Processor**

- ★ Go back and examine your datapath and control diagram
- ★ associated resources with states
- ★ ensure that flows do not conflict, or figure out how to resolve
- ★ assert control in appropriate stage



# **Datapath for Pipelined Processor**

★ Each step has different instruction





#### **Unified Decoder**

★ Alternatively, we can pass control signals only.





## **Datapath and Control Signal**





## Give it a try

| <b>★</b> 10 | ) lw | r1 | , r2 | (35) |
|-------------|------|----|------|------|
|-------------|------|----|------|------|



#### Fetch 10





## Fetch 14, Decode 10





## Fetch 20, Decode 14, Exec 10





#### Fetch 24, Decode 20, Exec 14, Mem 10





#### Fetch 30, Dcd 24, Ex 20, Mem 14, WB 10





#### Fetch 34, Dcd 30, Ex 24, Mem 20, WB 14





## Fetch 100, Dcd 34, Ex 30, Mem 24, WB 20





# Fetch 104, Dcd 100, Ex 34, Mem 30, WB 24





#### Fetch 108, Dcd 104, Ex 100, Mem 34, WB 30





# Fetch 112, Dcd 108, Ex 104, Mem 100, WB 34





#### **Hazard Detection**

- ★ Suppose instruction i is about to be issued and a predecessor instruction j is in the instruction pipeline.
- ★ A RAW hazard exists on register r if  $r \in \text{Rregs}(i) \cap \text{Wregs}(j)$ 
  - Keep a record of pending writes (for inst's in the pipe) and compare with operand regs of current instruction.
  - When instruction issues, reserve its result register.
  - When on operation completes, remove its write reservation.
- ★ A WAW hazard exists on register r if  $r \in Wregs(i) \cap Wregs(j)$
- ★ A WAR hazard exists on register r if  $r \in Wregs(i) \cap Rregs(j)$



#### **Hazard Detection Circuit**



- ★ Current operand registers
- **★** Pending writes
- ★ hazard <=</p>
  - ((rs == rwex) & regWex) OR
  - ((rs == rwmem) & regWme) OR
  - o ((rs == rwwb) & regWwb) OR
  - o ((rt == rwex) & regWex) OR
  - o ((rt == rwmem) & regWme) OR
  - o ((rt == rwwb) & regWwb)



# **Forwarding Circuit**



- ★ Detect nearest valid write op operand register and forward into op latches, bypassing remainder of the pipe
- ★ Increase muxes to add paths from pipeline registers
- ★ Data Forwarding = Data Bypassing



## What about memory operations?

- ★ If instructions are initiated in order and operations always occur in the same stage, there can be no hazards between memory operations!
- ★ What does delaying WB on arithmetic operations cost?
  - o cycles?
  - o hardware?
- ★ What about data dependence on loads?
  - o R1 <- R4 + R5
  - o R2 <- Mem[R2 + I]
  - o R3 <- R2 + R1
- ★ => "Delayed Loads"





## Compiler scheduling to avoid load stalls





- ★ Pipelining is a fundamental concept
- ★ multiple steps using distinct resources
- ★ Utilize capabilities of the Datapath by pipelined instruction processing
- ★ start next instruction while working on the current one
- ★ limited by length of longest stage (plus fill/flush)
- ★ detect and resolve hazards



# **Exercises**





#### **Data Hazard**

★ Identify all data hazards in this diagram. (WAR, WAW, RAW)





# Rescheduling

★ Assuming that the hardware has a full support for forwarding hardware, please reschedule the following code to take the benefit of delayed branch and delayed load. You answer must be free from stall cycle (if possible)

```
★ Loop:
                        $F0, 0($R1)
              LD
   ADD
              $F4, $F0, $F2
              0($R1), $F4
   SD
              $F1, 8($R1)
   LD
\bigcirc
              $F5, $F1, $F2
   ADD
   SD
              8($R1), $F5
\circ
              $R1, $R1, #16
   SUB
\bigcirc
   BNEZ
              $R1, Loop
0
```



# End of Chapter 6 (part 2)

