

### NUM3 sur owncloud





Patrick.Garda@upmc.fr







### Objectifs & Organisation

- Conceptuels
  - Conception circuits électroniques numériques en VHDL
  - Machines à Etat
  - Microarchitecture
  - Composants : FPGA
- Opératoires
  - Logiciel simulation et synthèse
  - Prototypage sur carte FPGA ALTERA
- Faire le lien
  - NUM1, NUM2, ARCHI, CODESIGN

- Enseignement
  - 5 x 2h cours
  - 5 x 4h TP
- Contrôle des connaissances
  - Moyenne 4x1/2h CC
  - Moyenne TP
- Ressources pour l'UE
  - Owncloud

# Electronique numérique 3 : micro-architecture d'un processeur mono-cycle

Patrick.Garda@upmc.fr





### Introduction

- Objectif
  - Proposer une méthode de conception de fonctions électroniques numériques
- Moyen
  - Exemple d'un cœur de processeur
- Source
  - Prof. James L. Johnson
  - Computer Science Dept
  - Western Washington University
  - http://faculty.cs.wwu.edu/johnson/



### How to Design a Processor: step-by-step

- 1. Analyze instruction set => datapath <u>requirements</u>
  - a. the meaning of each instruction is given by the *register transfers*
  - datapath must include storage element for ISA registers and possibly some intermediate results
  - datapath must support each register transfer
- 2. Select set of datapath components and establish clocking methodology
- 3. Assemble datapath meeting the requirements
- 4. Analyze implementation of each instruction to determine setting of control points that effects the register transfer.
- 5. Assemble the control logic

### The MIPS Instruction Formats

All MIPS instructions are 32 bits long. The three instruction formats:



The different fields are:

op: operation

rs, rt, rd: source and destination register

shamt: shift amount

funct: selects operation variant

address / immediate: address offset or immediate value

target address: target address of the jump instruction



### Step 1a: The MIPS-lite Subset

- add, sub, and, or, slt; e.g.
  - add rd, rs, rt
  - sub rd, rs, rt
- immediate; e.g.
  - ori rt, rs, imm16
- memory reference; e.g.
  - Iw rt, rs, imm16
  - sw rt, rs, imm16
- branch:
  - beq rs, rt, imm16

| 31 | 26     | 21     | 16     | 11     | 6        | 0      |
|----|--------|--------|--------|--------|----------|--------|
|    | op     | rs     | rt     | rd     | shamt    | funct  |
|    | 6 bits | 5 bits | 5 bits | 5 bits | 5 bits   | 6 bits |
| 31 | 26     | 21     | 16     |        |          | 0      |
|    | op     | rs     | rt     | j      | mmediate |        |
|    | 6 bits | 5 bits | 5 bits |        | 16 bits  |        |
| 31 | 26     | 21     | 16     |        |          | 0      |
|    | op     | rs     | rt     | j      | mmediate |        |
|    | 6 bits | 5 bits | 5 bits |        | 16 bits  | _      |
| 31 | 26     | 21     | 16     |        |          | 0      |
|    | op     | rs     | rt     | i      | mmediate |        |
|    | 6 bits | 5 bits | 5 bits |        | 16 bits  |        |

### Instruction definition

- RTL gives the <u>meaning</u> of the instructions
- All start by fetching the instruction

```
op | rs | rt | rd | shamt | funct = MEM[ PC ]
op | rs | rt | Imm16 = MEM[ PC ]
```

| inst  | Register Transfers                                                                                  | <u> </u>                                                                                            |
|-------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| ADD   | $R[rd] \leftarrow R[rs] + R[rt];$                                                                   | PC <- PC + 4                                                                                        |
| SUB   | $R[rd] \leftarrow R[rs] - R[rt];$                                                                   | PC <- PC + 4                                                                                        |
| ORI   | $R[rt] \leftarrow R[rs] \mid zero\_ext(Imm16);$                                                     | PC <- PC + 4                                                                                        |
| LOAD  | $R[rt] \leftarrow MEM[R[rs] + sign_ext(Imm16)];$                                                    | PC <- PC + 4                                                                                        |
| STORE | <b>MEM</b> [ <b>R</b> [ <b>rs</b> ] + <b>sign_ext</b> ( <b>Imm16</b> ) ] <- <b>R</b> [ <b>rt</b> ]; | PC <- PC + 4                                                                                        |
| BEQ   |                                                                                                     | <pre>if ( R[rs] == R[rt] )    PC &lt;- PC + 4 + ( SignExt(imm16) x 4 ) else    PC &lt; PC + 4</pre> |
|       |                                                                                                     | ` 5 `                                                                                               |

### I – Chemin de données datapath

Patrick.Garda@upmc.fr





### Step 1b: ISA storage elements

- Memory
  - instruction & data
- Registers (32 x 32)
  - read RS
  - read RT
  - Write RT or RD
- PC
- SR

### Step 1c: ISA operations

- Extender
- Add and Sub register or extended immediate
- Add 4 or extended immediate to PC
- OR Bitwise



### Step 2: Components of the Datapath

- Combinational Elements
- Storage Elements
  - Clocking methodology



### Combinational Logic Elements

Adder

MUX

ALU





### Storage Element: Register

- Register
  - Similar to the D Flip Flop except
    - N-bit input and output
    - Write Enable input



- Write Enable:
  - negated (0): Data Out will not change
  - asserted (1): Data Out will become Data In

### Storage Element: Register File

- Register File consists of 32 registers:
  - Two 32-bit output busses: busA and busB
  - One 32-bit input bus: busW



- Register is selected by:
  - RA (number) selects the register to put on busA (data)
  - RB (number) selects the register to put on busB (data)
  - RW (number) selects the register to be written from busW (data)
     when Write Enable is 1
- Clock input (CLK)
  - The CLK input is a factor ONLY during write operation
  - During read operation, behaves as a combinational logic block:
    - RA or RB valid => busA or busB valid after "access time."



### Storage Element: Idealized Memory

- Memory (idealized)
  - One input bus: Data In
  - One output bus: Data Out



- Memory word is selected by:
  - Address selects the word to put on Data Out
  - Write Enable = 1: address selects the memory word to be written via the Data In bus
- Clock input (CLK)
  - The CLK input is a factor ONLY during write operation
  - During read operation, behaves as a combinational logic block:
  - Address valid => Data Out valid after "access time."

### Clocking Methodology



- All storage elements are clocked by the same clock edge
- Cycle Time = CLK-to-Q + Longest Delay Path + Setup + Clock Skew
- (CLK-to-Q + Shortest Delay Path Clock Skew) > Hold Time

# Step 3

- Register Transfer Requirements\_-> Datapath <u>Assembly</u>
- Instruction Fetch
- Read Operands and Execute Operation

#### Ba: Overview of the Instruction Fetch Unit

- The common RTL operations
  - Fetch the Instruction: mem[PC]
  - Update the program counter:
    - Sequential Code: PC <- PC + 4</p>
    - Branch and Jump: PC <- "something else"</p>



### 3b: Add & Subtract

R[rd] <- R[rs] op R[rt]</li>

- Example: add rd, rs, rt
- Ra, Rb, and Rw come from instruction's rs, rt, and rd fields
- ALUctr and RegWr: control logic after decoding the instruction





### Register-Register Timing



### 3c: Logical Operations with Immediate

R[rt] <- R[rs] ORI ZeroExt[imm16] ]</p>



### C2

- b15 2^15 + b14 2^14 + ...
- = (-2 + 1) b15 2^15 + b14 2^14 + ...
- = = b15 2^16 + b15 2^15 + b14 2^14 + ...

### 3d: Load Operations

R[rt] <- Mem[R[rs] + SignExt[imm16]]</p>





### 3e: Store Operations

Mem[ R[rs] + SignExt[imm16] | <- R[rt]</p>







#### 3f: The Branch Instruction



- beq rs, rt, imm16
  - mem[PC]

Fetch the instruction from memory

- Equal <- R[rs] == R[rt] Calculate the branch condition</p>
- if (COND eq 0)
   Calculate the next instruction's address
   PC <- PC + 4 + (SignExt(imm16) x 4)</li>
- elsePC <- PC + 4</li>



### Datapath for Branch Operations



### Putting it All Together: A Single Cycle Datapath



# II - Contrôle

Patrick.Garda@upmc.fr





### Step 4: Datapath, RTL -> Control





### Meaning of the Control Signals

Rs, Rt, Rd and imm16 hardwired into datapath





### Meaning of the Control Signals

ExtOp: "zero", "sign"

ALUsrc: 0 => regB; 1 => immed

ALUctr: "add", "sub", "or"

° MemWr: write memory

MemtoReg: 1 => Mem, 0 => ALU out

° RegDst: 0 => "rt"; 1 => "rd"

° RegWr: write dest register



### Control Signals to accomplish RTL

```
Register Transfer
inst
ADD
                                                            PC \leftarrow PC + 4
          R[rd] \leftarrow R[rs] + R[rt];
          ALUsrc = RegB, ALUctr = "add", RegDst = rd, RegWr, nPC_sel = "+4"
SUB
                                                            PC \leftarrow PC + 4
          R[rd] \leftarrow R[rs] - R[rt];
          ALUsrc = RegB, ALUctr = "sub", RegDst = rd, RegWr, nPC sel = "+4"
ORI
          R[rt] \leftarrow R[rs] + zero ext(Imm16);
                                                           PC \leftarrow PC + 4
           ALUsrc = Imm, Extop = "Zero", ALUctr = "or", RegDst = rt, RegWr,
          nPC sel = "+4"
LOAD
          R[rt] \leftarrow MEM[R[rs] + sign ext(Imm16)]; PC \leftarrow PC + 4
          ALUsrc = Imm, Extop = "Sign", ALUctr = "add", MemtoReg, RegDst = rt, RegWr,
          nPC sel = "+4"
STORE
          MEM[R[rs] + sign ext(Imm16)] \leftarrow R[rs]; PC \leftarrow PC + 4
           ALUsrc = Imm, Extop = "Sign", ALUctr = "add", MemWr, nPC_sel = "+4"
BEQ
          if (R[rs] == R[rt])
              PC \leftarrow PC + 4 + (SignExt(imm16) \times 4)
          else
              PC \leftarrow PC + 4
          nPC sel = EQUAL, ALUctr = "sub"
```

### Step 5: Logic for each control signal

```
nPC sel <= if (OP = BEQ) then EQUAL else 0 endif</p>
ALUsrc <= if (OP = "000000") then "regB" else "immed" endif</p>
ALUctr <= if (OP = "000000") then funct</p>
            elsif (OP = ORI) then "OR"
            elsif (OP = BEQ) then "sub"
            else "add"
            endif
ExtOp <= if (OP = ORI) then "zero" else "sign" endif</p>
MemWr <= (OP = Store)</p>
MemtoReg <= (OP = Load)</p>
RegWr: <= if ((OP = Store) OR (OP = BEQ)) then 0 else 1 endif</p>
RegDst: <= if ((OP = Load) OR (OP = ORI)) then 0 else 1 endif</p>
```

# Bascules : temps de prépositionnement et de maintien

Patrick.Garda@upmc.fr





## Latch D



- Si E = 0 Latch verrouillé
- Si E = 1 Latch transparent



### Bascule D



- Si C = 0
  - Latch Maître transparent
  - Latch Esclave verrouillé

- Si C = 1
  - Latch Maître verrouillé
  - Latch Esclave transparent

### Temps prépositionnement



Tsu

- Tco Tc-to-Q Tp
- Temps prépositionnement
   Temps propagation

- - Temps maintien

# Période du processeur monocycle

Patrick.Garda@upmc.fr





### Worst Case Timing (Load instruction)

