# ECE4700J Lab 1 - Getting Started with Vivado and SystemVerilog

Xinting Jiang

UM-SJTU JI

evans\_jiang@sjtu.edu.cn

May 19, 2024

#### Overview

- 1 Lab Logistics
- Prom Verilog to SystemVerilog
  - Verilog Recap
  - From Verilog To SystemVerilog
  - Systemverilog Pratice
- Synthesizable Design
  - Introduction
  - Post-Synthesis Simulation
- Testbench Writing
  - Introduction
  - Write testbench in Verilog/SystemVerilog

# Lab Logistics

#### ECE4700J Lab Logistics

- Mode: In person only lecture/lab + lab assignment due in 1 or 2 weeks later each lab
- Attendance: Not required but highly recommended
   Participation points: lecture 3% and lab 3%
- JI virtual desktop (<u>VMware Horizon Client</u>) is provided to access Vivado and Gem5



#### Need Help?

- Refer to Canvas→Files→Reading Materials for more info about SystemVerilog and Vivado
- ECE4700J Piazza (highly recommended)
- TA's Office Hours:
  - Xinting Jiang: Tue 20:30-21:30 DXY4-406
  - Mingjian Li: Thu 20:00-21:00 LBL326F
- TA's emails
  - Xinting Jiang: evans\_jiang@sjtu.edu.cn
  - Mingjian Li: lmjhshxhc@sjtu.edu.cn

#### Advice

- Start early (Installation, Verilog debugging...)
- Make good use of Piazza and office hours

#### Lab 1 Administrivia

- Due time: 23:59 on May 28th (Beijing time)
- Late Penalty: 10% / day
- Contents
  - Vmware horizon or Vivado installation (step by step in the manual:)
  - SystemVerilog implementation of a Round Robin arbiter
  - Testbench writing
  - Debugging in SystemVerilog

#### From Verilog to SystemVerilog

#### Verilog Recap

- Variables: reg vs. wire
  - multiple bits: reg [3:0] var1, wire [4:0] var2
  - reg: can store values
  - wire: can change immediately and cannot store values; input and output are initialize as wire
- Blocking assignment (=) vs. Non-blocking assigment (<=)</li>
- Modules: A part of circuits and can be instantiated multiple times.
  - Best way to instantiate a module:
     my\_module m1(.a\_in(a), .b\_in(b), .c\_out(c))
- Refer to <a href="https://hdlbits.01xz.net/">https://hdlbits.01xz.net/</a> for more detailed tutorial and practice!

#### Verilog Recap

- Basic syntax
  - Code in blocks: Start with begin, end with end
  - assign: Assign values to wire variables.
  - always: always @(cond/var), When cond is satisfied or var is changed, the code in this always block will be executed
  - initial: Commonly used in testbench file to initialize stimuli. Write sequential code here.
  - if ... else ...: Similar to C
  - case (var) begin ... endcase: Similar to C

#### Verilog Recap

#### Examples

```
always @(*) begin
module 1b register(
                                                     case (var)
    input rst,
                                                         3'b0: begin
    input clk.
    input in,
    output out
                                                         3'b101: begin
    always @(posedge clk, posedge rst) begin
        if (rst) begin
                                                         3'b111: begin
            out <= 1'b0;
        else begin
                                                         default: begin
            out <= clk:
    end
endmodule
```

Figure: Simple 1 bit register

Figure: "case" example

# From Verilog To SystemVerilog

- wire wire/logic
  - Also called nets. Cannot hold states.
- reg logic
  - Holds state. Turns into flip-flops
- always always\_comb, always\_ff
  - always\_comb: Used for combinational logic. Replace always @(\*)
  - always\_ff: Used for sequential logic.
- enum really useful!
  - improve code readability and maintainability by using meaningful names instead of raw integer values
- More advanced features will be covered in the next lab:)

# Changes in SystemVerilog

#### Examples

```
always_comb begin
module 1b_register(
                                                        case (var)
    input rst,
                                                            3'b0: begin
    input clk,
    input in.
                                                            3'b101: begin
    output out
    always_ff @(posedge clk, posedge rst) begin
                                                            3'b111: begin
        if (rst) begin
            out <= 1'b0;
                                                            default: begin
        else begin
            out <= clk;
endmodule
```

Figure: 1b register in SystemVerilog

Figure: "case" example in SystemVerilog

# Implement a Finite State Machine (Moore)

- Step 1: Assign output based on the current state .
- Step 2: Identify state transfer function and implement in a always comb block.
- Step 3: Complete sequential logic, remember to use non-blocking assignment.

```
module arbiter (
   input clock, reset,
   input req_a, req_b, // request lines
   output gnt_a, gnt_b // grant lines
);
```

Figure: Module declaration for the simple 2-bit arbiter



Figure: FSM for the simple 2-bit arbiter

Define state variable using enum type:

```
// Define states using enum for readability
enum logic [1:0] { IDLE, GRANT_A, GRANT_B } State;
```

• Note that we still need two bits for this type.

• Step 1: Assign output based on the current state.

```
module arbiter (
  input clock, reset, req_a, req_b,
  output gnt_a, gnt_b
);
  State current_state, next_state;
  assign gnt_a = (current_state == GRANT_A) ? 1'b1 : 1'b0;
  assign gnt_b = (current_state == GRANT_B) ? 1'b1 : 1'b0;
```

Step 2: Implement the state transfer function.

```
always_comb begin
    case (current_state)
      IDLE: begin
        // Prioritize A if both request
        next_state=req_a?GRANT_A:(req_b?GRANT_B:IDLE);
      end
      GRANT_A: next_state = req_a ? GRANT_A : IDLE;
      GRANT_B: next_state = req_b ? GRANT_B : IDLE;
      // Handle unexpected state
      default: next_state = IDLE;
    endcase
end
```



• Step 3: complete sequential logic.

```
always_ff @(posedge clock) begin
    if (reset) begin
        current_state <= IDLE;
    end else begin
        current_state <= next_state;
    end
end</pre>
```

```
module arbiter (
   input clock, reset, req_a, req_b,
 output gnt_a, gnt_b
 );
 State current_state, next_state;
 assign gnt_a =(current_state==GRANT_A) ? 1'b1 : 1'b0;
 assign gnt_b =(current_state==GRANT_B) ? 1'b1 : 1'b0;
 always_comb begin
     case (current_state)
       IDLE: begin
         next_state=req_a?GRANT_A:(req_b?GRANT_B:IDLE);
       end
       GRANT_A: next_state = req_a ? GRANT_A : IDLE;
       GRANT_B: next_state = req_b ? GRANT_B : IDLE;
       default: next_state = IDLE;
     endcase
 end
                                      ◆ロト ◆団 ト ◆ 重 ト ◆ 重 ・ 夕 Q (*)
```

```
always_ff @(posedge clock) begin
if (reset) begin
current_state <= IDLE;
end else begin
current_state <= next_state;
end
end
endmodule
```

# Synthesizable Design

#### **Synthesis**

• Definition: Given specific hardware modules library, the process that changes the behavioral Verilog into fully structural Verilog.

#### Synthesis Tips - Latches

Try to avoid latches.

```
always_comb begin
    if (cond) begin
        next_x = y;
    end
end
```

```
always_comb begin
   if (cond) begin
       next_x = y;
   end
   else begin
       next_x = x;
   end
end
always_comb begin
   next_x = x;
   if (cond) begin
       next_x = y;
   end
```

## Synthesis Tips - Combinational Logic

- Avoid feedback (combinatorial loops)
- Always blocks for combinational logic should
  - Be always\_comb blocks
  - Use the blocking assignment operator =
- All variables assigned on all paths
  - Default values
  - if (...) paired with an else
  - case needs to have default



#### Synthesis Tips - Sequential Logic

- Avoid clock- and reset-gating
- Always blocks for sequential logic should be always\_ff @(posedge clock) block
- No path should set a variable more than once
- Reset all variables used in the block

#### Synthesis Tips - Flow Control

- Synthesizable flow control: if...else..., case
  - for ?
- Unsynthesizable flow control: while, repeat, forever

#### Post-Synthesis Simulations

- Simulations of the synthesized netlist
- Take account for FPGA setup time and delays within netlist
- Will be different from your behavioral simulation results
- Unsynthesizable tricks will not work (e.g. delays #5)
- You need to do post-synthesis simulation for a part of your Lab 1 assignment and for most of your future lab assignments:)

# Testbench Writing

#### Features of Testbenches

- Unsynthesizable: So you can use the unsynthesizable constructs introduced above!
- Programmatic: More like doing a software programming. We have function, task, classes...
- There are good examples in Lab1 starter file, please have a look!

#### Steps to Setup Your Testbenches

- Declare inputs and outputs for modules being tested
- Instantiate the modules
- Setup a clock driver (if needed)
- Setup a correctness checking function (if necessary/possible)
- Inside a initial block,
  - Assign default values to all inputs, including any available reset signals
  - Print out import signals
  - Describe changes in input, using good testing practice



#### Useful System Task or Functions

- \$random: Generate an 8-bit random number \$urandom\_range(100, 0): Generate a number within range 0-100
- \$monitor: Used in testbenches. Prints every time an argument changes. Bad for large projects.
  - e.g. \$monitor("format", signal\_name, ...)
- \$display: Used both in testbenches or designs, but not after synthesis. Print only once.
  - e.g. \$display("format", signal\_name, ...)
- \$time: The current simulation time in a 64-bit integer.
- \$reset: Reset the simulation to the beginning.
- \$finish: Exit the simulator, return to the terminal



#### Write Your Own Tasks and Functions!

• task: can have delays (e.g. #5), can have timing info (e.g.
 @(negedge clk))
 e.g.
 task exit\_on\_error;
 begin
 \$display("@@@ Incorrect at time %4.0f", \$time);
 \$display("ENDING TESTBENCH : ERROR !");
 \$finish;
 end
 endtask

#### Write Your Own Tasks and Functions!

• function: No delays, no timing. Can return values, unlike task e.g.

#### Reference

- [1] Haoyang Zhang, ECE4700J SU 2022 Lab1 & Lab2
- [2] Runxi Wang, ECE4700J SU 2023 Lab1
- [3] Jon Beaumont, EECS470 Lab1 & Lab2 & Lab3, University of Michigan

## Thank you!