

# EFM32 Zero Gecko Family EFM32ZG Data Sheet



The EFM32 Zero Gecko MCUs are the world's most energy-friendly microcontrollers.

The EFM32ZG offers unmatched performance and ultra low power consumption in both active and sleep modes. EFM32ZG devices consume as little as  $0.5~\mu A$  in Stop mode and 114  $\mu A$ /MHz in Run mode. It also features autonomous peripherals, high overall chip and analog integration, and the performance of the industry standard 32-bit ARM Cortex-M0+ processor, making it perfect for battery-powered systems and systems with high-performance, low-energy requirements.

#### EFM32ZG applications include the following:

- · Energy, gas, water and smart metering
- Health and fitness applications
- · Smart accessories

# · Alarm and security systems

Industrial and home automation

#### **KEY FEATURES**

- · ARM Cortex-M0+ at 24 MHz
- · Ultra low power operation
  - 0.5 μA current in Stop (EM3), with brown-out detection and RAM retention
  - 48 µA/MHz in EM1
  - 114 µA/MHz in Run mode (EM0)
- Fast wake-up time of 2 μs
- · Hardware cryptography (AES)
- · Up to 32 kB of Flash and 4 kB of RAM



#### 1. Feature List

- · ARM Cortex-M0+ CPU platform
  - High Performance 32-bit processor @ up to 24 MHz
  - · Wake-up Interrupt Controller
  - · SysTick System Timer
- · Flexible Energy Management System
  - 20 nA @ 3 V Shutoff Mode
  - 0.5 μA @ 3 V Stop Mode, including Power-on Reset, Brown-out Detector, RAM and CPU retention
  - 0.9 μA @ 3 V Deep Sleep Mode, including RTC with 32.768 kHz oscillator, Power-on Reset, Brown-out Detector, RAM and CPU retention
  - 48 μA/MHz @ 3 V Sleep Mode
  - 114 µA/MHz @ 3 V Run Mode, with code executed from flash
- · 32/16/8/4 kB Flash
- 4/2 kB RAM
- · Up to 37 General Purpose I/O pins
  - · Configurable push-pull, open-drain, pull-up/down, input filter, drive strength
  - · Configurable peripheral I/O locations
  - · Up to 16 asynchronous external interrupts
  - · Output state retention and wake-up from Shutoff Mode
- · 4 Channel DMA Controller
- · 4 Channel Peripheral Reflex System (PRS) for autonomous inter-peripheral signaling
- · Hardware AES with 128-bit keys in 54 cycles
- · Timers/Counters
  - · 2× 16-bit Timer/Counter
    - 2×3 Compare/Capture/PWM channels
  - · 1× 24-bit Real-Time Counter
  - · 1× 16-bit Pulse Counter
  - · Watchdog Timer with dedicated RC oscillator @ 50 nA
- · Communication interfaces
  - · Universal Synchronous/Asynchronous Receiver/Transmitter
    - UART/SPI/SmartCard (ISO 7816)/IrDA/I2S
    - Triple buffered full/half-duplex operation
  - Low Energy UART
    - · Autonomous operation with DMA in Deep Sleep Mode
  - I<sup>2</sup>C Interface with SMBus support
    - Address recognition in Stop Mode
- · Ultra low power precision analog peripherals
  - 12-bit 1 Msamples/s Analog-to-Digital Converter
    - · 4 single-ended channels/2 differential channels
    - · On-chip temperature sensor
  - · Current Digital-to-Analog Converter
    - $\bullet\,$  Selectable current range between 0.05 and 64  $\mu A$
  - · 1× Analog Comparator
    - · Capacitive sensing with up to 5 inputs
  - Supply Voltage Comparator
- · Ultra efficient Power-on Reset and Brown-Out Detector
- · 2-pin Serial Wire Debug interface
- · Pre-Programmed UART Bootloader
- Temperature range -40 to 85 °C
- Single power supply 1.98 to 3.8 V

- Packages:
  - QFN24 (5×5 mm)
  - QFN32 (6×6 mm)
  - TQFP48 (7×7 mm)

# 2. Ordering Information

The following table shows the available EFM32ZG devices.

**Table 2.1. Ordering Information** 

| Ordering Code         | Flash (kB) | RAM (kB) | Max Speed<br>(MHz) | Supply<br>Voltage (V) | Temperature<br>(°C) | Package |
|-----------------------|------------|----------|--------------------|-----------------------|---------------------|---------|
| EFM32ZG108F4-B-QFN24  | 4          | 2        | 24                 | 1.98 - 3.8            | -40 - 85            | QFN24   |
| EFM32ZG108F8-B-QFN24  | 8          | 2        | 24                 | 1.98 - 3.8            | -40 - 85            | QFN24   |
| EFM32ZG108F16-B-QFN24 | 16         | 4        | 24                 | 1.98 - 3.8            | -40 - 85            | QFN24   |
| EFM32ZG108F32-B-QFN24 | 32         | 4        | 24                 | 1.98 - 3.8            | -40 - 85            | QFN24   |
| EFM32ZG110F4-B-QFN24  | 4          | 2        | 24                 | 1.98 - 3.8            | -40 - 85            | QFN24   |
| EFM32ZG110F8-B-QFN24  | 8          | 2        | 24                 | 1.98 - 3.8            | -40 - 85            | QFN24   |
| EFM32ZG110F16-B-QFN24 | 16         | 4        | 24                 | 1.98 - 3.8            | -40 - 85            | QFN24   |
| EFM32ZG110F32-B-QFN24 | 32         | 4        | 24                 | 1.98 - 3.8            | -40 - 85            | QFN24   |
| EFM32ZG210F4-B-QFN32  | 4          | 2        | 24                 | 1.98 - 3.8            | -40 - 85            | QFN32   |
| EFM32ZG210F8-B-QFN32  | 8          | 2        | 24                 | 1.98 - 3.8            | -40 - 85            | QFN32   |
| EFM32ZG210F16-B-QFN32 | 16         | 4        | 24                 | 1.98 - 3.8            | -40 - 85            | QFN32   |
| EFM32ZG210F32-B-QFN32 | 32         | 4        | 24                 | 1.98 - 3.8            | -40 - 85            | QFN32   |
| EFM32ZG222F4-B-QFP48  | 4          | 2        | 24                 | 1.98 - 3.8            | -40 - 85            | TQFP48  |
| EFM32ZG222F8-B-QFP48  | 8          | 2        | 24                 | 1.98 - 3.8            | -40 - 85            | TQFP48  |
| EFM32ZG222F16-B-QFP48 | 16         | 4        | 24                 | 1.98 - 3.8            | -40 - 85            | TQFP48  |
| EFM32ZG222F32-B-QFP48 | 32         | 4        | 24                 | 1.98 - 3.8            | -40 - 85            | TQFP48  |



Figure 2.1. Ordering Code Decoder

Adding the suffix 'R' to the part number (e.g. EFM32ZG222F32-B-QFP48R) denotes tape and reel packaging.

Visit http://www.silabs.com for information on global distributors and representatives.

# **Table of Contents**

| 1. | . Feature List                                                         | <br>• |  | • | . 2 |
|----|------------------------------------------------------------------------|-------|--|---|-----|
| 2. | Ordering Information                                                   |       |  |   | . 4 |
| 3. | . System Summary                                                       |       |  |   | . 8 |
|    | 3.1 System Introduction                                                |       |  |   | . 8 |
|    | 3.1.1 ARM Cortex-M0+ Core                                              |       |  |   | . 8 |
|    | 3.1.2 Debug Interface (DBG)                                            |       |  |   | . 8 |
|    | 3.1.3 Memory System Controller (MSC)                                   |       |  |   | . 8 |
|    | 3.1.4 Direct Memory Access Controller (DMA)                            |       |  |   | . 8 |
|    | 3.1.5 Reset Management Unit (RMU)                                      |       |  |   | . 9 |
|    | 3.1.6 Energy Management Unit (EMU)                                     |       |  |   | . 9 |
|    | 3.1.7 Clock Management Unit (CMU)                                      |       |  |   |     |
|    | 3.1.8 Watchdog (WDOG)                                                  |       |  |   | . 9 |
|    | 3.1.9 Peripheral Reflex System (PRS)                                   |       |  |   |     |
|    | 3.1.10 Inter-Integrated Circuit Interface (I2C)                        |       |  |   | . 9 |
|    | 3.1.11 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) |       |  |   |     |
|    | 3.1.12 Pre-Programmed UART Bootloader                                  |       |  |   | . 9 |
|    | 3.1.13 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART) |       |  |   |     |
|    | 3.1.14 Timer/Counter (TIMER)                                           |       |  |   | . 9 |
|    | 3.1.15 Real Time Counter (RTC)                                         |       |  |   | .10 |
|    | 3.1.16 Pulse Counter (PCNT)                                            |       |  |   |     |
|    | 3.1.17 Analog Comparator (ACMP)                                        |       |  |   |     |
|    | 3.1.18 Voltage Comparator (VCMP)                                       |       |  |   |     |
|    | 3.1.19 Analog to Digital Converter (ADC)                               |       |  |   |     |
|    | 3.1.20 Current Digital to Analog Converter (IDAC)                      |       |  |   |     |
|    | 3.1.21 Advanced Encryption Standard Accelerator (AES)                  |       |  |   |     |
|    | 3.1.22 General Purpose Input/Output (GPIO)                             |       |  |   |     |
|    | 3.2 Configuration Summary                                              |       |  |   |     |
|    | 3.2.1 EFM32ZG108                                                       |       |  |   |     |
|    | 3.2.2 EFM32ZG100                                                       |       |  |   |     |
|    | 3.2.3 EFM32ZG210                                                       |       |  |   |     |
|    | 3.2.4 EFM32ZG222                                                       |       |  |   |     |
|    |                                                                        |       |  |   |     |
|    | 3.3 Memory Map                                                         | <br>• |  |   | .15 |
| 4. | . Electrical Characteristics                                           |       |  |   | 17  |
|    | 4.1 Test Conditions                                                    |       |  | _ | .17 |
|    | 4.1.1 Typical Values                                                   |       |  |   |     |
|    | 4.1.2 Minimum and Maximum Values                                       |       |  |   |     |
|    |                                                                        |       |  |   |     |
|    | 4.2 Absolute Maximum Ratings                                           |       |  |   |     |
|    | 4.3 General Operating Conditions                                       |       |  |   |     |
|    | 4.4 Current Consumption                                                |       |  |   |     |
|    | 4.4.1 EM0 Current Consumption                                          |       |  |   |     |
|    | 4.4.2 EM1 Current Consumption                                          |       |  |   |     |
|    | 4.4.3 EM2 Current Consumption                                          |       |  |   | .25 |

|    | 4.4.4 EM3 Current Consumption 4.4.5 EM4 Current Consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|------|------|------|------|------|------|------|---------------------------------------|------|------|------------------------------------------------------------------------------------------------------|
|    | 4.5 Transition between Energy Mod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
|    | 4.6 Power Management                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
|    | 4.7 Flash                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
|    | 4.8 General Purpose Input Output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |      |      |      |      |      |      |      |      |                                       |      |      | .29                                                                                                  |
|    | 4.9 Oscillators                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
|    | 4.9.1 LFXO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |      |      |      |      |      |      |      |      |                                       |      |      | .37                                                                                                  |
|    | 4.9.2 HFXO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
|    | 4.9.3 LFRCO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
|    | 4.9.5 AUXHFRCO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
|    | 4.9.6 ULFRCO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           |      |      |      |      |      |      |      |      |                                       |      |      | .42                                                                                                  |
|    | 4.10 Analog Digital Converter (ADC 4.10.1 Typical Performance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -         |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
|    | 4.11 Current Digital Analog Convert                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
|    | 4.12 Analog Comparator (ACMP) .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
|    | 4.13 Voltage Comparator (VCMP).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
|    | 4.14 I2C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
|    | 4.15 Digital Peripherals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
|    | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
| 5  | Pin Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
| 5. | <b>Pin Definitions</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |           |      |      |      |      |      |      |      |      |                                       |      |      |                                                                                                      |
| 5. | Pin Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |      |      |      |      |      |      |      |      |                                       |      |      | .65                                                                                                  |
| 5. | 5.1 EFM32ZG108 (QFN24) 5.1.1 Pinout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ut        |      | <br>                                  |      | <br> | .65<br>.65<br>.68                                                                                    |
| 5. | 5.1 EFM32ZG108 (QFN24) 5.1.1 Pinout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ut        | <br>                                  | <br> | <br> | .65<br>.65<br>.68<br>.69                                                                             |
| 5. | 5.1 EFM32ZG108 (QFN24) 5.1.1 Pinout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ut        | <br>                                  | <br> | <br> | .65<br>.65<br>.68<br>.69                                                                             |
| 5. | 5.1 EFM32ZG108 (QFN24)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ut        | <br>                                  | <br> | <br> | .65<br>.68<br>.69<br>.70                                                                             |
| 5. | 5.1 EFM32ZG108 (QFN24) 5.1.1 Pinout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ut        | <br>                                  | <br> | <br> | .65<br>.68<br>.69<br>.70<br>.70                                                                      |
| 5. | 5.1 EFM32ZG108 (QFN24)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ut<br>out | <br>                                  | <br> | <br> | .65<br>.68<br>.69<br>.70<br>.70<br>.72                                                               |
| 5. | <ul> <li>5.1 EFM32ZG108 (QFN24)</li> <li>5.1.1 Pinout</li> <li>5.1.2 Alternate Functionality Pino</li> <li>5.1.3 GPIO Pinout Overview</li> <li>5.2 EFM32ZG110 (QFN24)</li> <li>5.2.1 Pinout</li> <li>5.2.2 Alternate Functionality Pino</li> <li>5.2.3 GPIO Pinout Overview</li> <li>5.3 EFM32ZG210 (QFN32)</li> <li>5.3.1 Pinout</li> </ul>                                                                                                                                                                                                                        | ut        | <br> | <br> |      |      | <br> |      |      |      | · · · · · · · · · · · · · · · · · · · |      |      | .65<br>.68<br>.69<br>.70<br>.72<br>.73<br>.74                                                        |
| 5. | <ul> <li>5.1 EFM32ZG108 (QFN24)</li> <li>5.1.1 Pinout</li> <li>5.1.2 Alternate Functionality Pino</li> <li>5.1.3 GPIO Pinout Overview</li> <li>5.2 EFM32ZG110 (QFN24)</li> <li>5.2.1 Pinout</li> <li>5.2.2 Alternate Functionality Pino</li> <li>5.2.3 GPIO Pinout Overview</li> <li>5.3 EFM32ZG210 (QFN32)</li> <li>5.3.1 Pinout</li> <li>5.3.2 Alternate Functionality Pino</li> </ul>                                                                                                                                                                            | ut        |      |      |      |      |      |      |      |      |                                       |      |      | .65<br>.68<br>.69<br>.70<br>.72<br>.73<br>.74<br>.74                                                 |
| 5. | <ul> <li>5.1 EFM32ZG108 (QFN24)</li> <li>5.1.1 Pinout</li> <li>5.1.2 Alternate Functionality Pino</li> <li>5.1.3 GPIO Pinout Overview</li> <li>5.2 EFM32ZG110 (QFN24)</li> <li>5.2.1 Pinout</li> <li>5.2.2 Alternate Functionality Pino</li> <li>5.2.3 GPIO Pinout Overview</li> <li>5.3 EFM32ZG210 (QFN32)</li> <li>5.3.1 Pinout</li> <li>5.3.2 Alternate Functionality Pino</li> <li>5.3.3 GPIO Pinout Overview</li> </ul>                                                                                                                                        | ut        |      |      |      |      |      |      |      |      |                                       |      |      | .65<br>.68<br>.69<br>.70<br>.72<br>.73<br>.74<br>.74<br>.77                                          |
| 5. | <ul> <li>5.1 EFM32ZG108 (QFN24)</li> <li>5.1.1 Pinout</li> <li>5.1.2 Alternate Functionality Pino</li> <li>5.1.3 GPIO Pinout Overview</li> <li>5.2 EFM32ZG110 (QFN24)</li> <li>5.2.1 Pinout</li> <li>5.2.2 Alternate Functionality Pino</li> <li>5.2.3 GPIO Pinout Overview</li> <li>5.3 EFM32ZG210 (QFN32)</li> <li>5.3.1 Pinout</li> <li>5.3.2 Alternate Functionality Pino</li> </ul>                                                                                                                                                                            | ut        |      |      |      |      |      |      |      |      |                                       |      |      | .65<br>.68<br>.69<br>.70<br>.72<br>.73<br>.74<br>.74<br>.77<br>.79                                   |
| 5. | <ul> <li>5.1 EFM32ZG108 (QFN24)</li> <li>5.1.1 Pinout</li> <li>5.1.2 Alternate Functionality Pino</li> <li>5.1.3 GPIO Pinout Overview</li> <li>5.2 EFM32ZG110 (QFN24)</li> <li>5.2.1 Pinout</li> <li>5.2.2 Alternate Functionality Pino</li> <li>5.2.3 GPIO Pinout Overview</li> <li>5.3 EFM32ZG210 (QFN32)</li> <li>5.3.1 Pinout</li> <li>5.3.2 Alternate Functionality Pino</li> <li>5.3.3 GPIO Pinout Overview</li> <li>5.4 EFM32ZG222 (TQFP48)</li> <li>5.4.1 Pinout</li> <li>5.4.2 Alternate Functionality Pino</li> </ul>                                     |           |      |      |      |      |      |      |      |      |                                       |      |      | .65<br>.68<br>.69<br>.70<br>.72<br>.73<br>.74<br>.77<br>.79<br>.80<br>.83                            |
|    | <ul> <li>5.1 EFM32ZG108 (QFN24)</li> <li>5.1.1 Pinout</li> <li>5.1.2 Alternate Functionality Pino</li> <li>5.1.3 GPIO Pinout Overview</li> <li>5.2 EFM32ZG110 (QFN24)</li> <li>5.2.1 Pinout</li> <li>5.2.2 Alternate Functionality Pino</li> <li>5.2.3 GPIO Pinout Overview</li> <li>5.3 EFM32ZG210 (QFN32)</li> <li>5.3.1 Pinout</li> <li>5.3.2 Alternate Functionality Pino</li> <li>5.3.3 GPIO Pinout Overview</li> <li>5.4 EFM32ZG222 (TQFP48)</li> <li>5.4.1 Pinout</li> <li>5.4.2 Alternate Functionality Pino</li> <li>5.4.3 GPIO Pinout Overview</li> </ul> |           |      |      |      |      |      |      |      |      |                                       |      |      | .65<br>.68<br>.69<br>.70<br>.72<br>.73<br>.74<br>.77<br>.79<br>.80<br>.83<br>.85                     |
|    | <ul> <li>5.1 EFM32ZG108 (QFN24)</li> <li>5.1.1 Pinout</li> <li>5.1.2 Alternate Functionality Pino</li> <li>5.1.3 GPIO Pinout Overview</li> <li>5.2 EFM32ZG110 (QFN24)</li> <li>5.2.1 Pinout</li> <li>5.2.2 Alternate Functionality Pino</li> <li>5.2.3 GPIO Pinout Overview</li> <li>5.3 EFM32ZG210 (QFN32)</li> <li>5.3.1 Pinout</li> <li>5.3.2 Alternate Functionality Pino</li> <li>5.3.3 GPIO Pinout Overview</li> <li>5.4 EFM32ZG222 (TQFP48)</li> <li>5.4.1 Pinout</li> <li>5.4.2 Alternate Functionality Pino</li> </ul>                                     |           |      |      |      |      |      |      |      |      |                                       |      |      | .65<br>.68<br>.69<br>.70<br>.72<br>.73<br>.74<br>.77<br>.79<br>.80<br>.83<br>.85                     |
|    | <ul> <li>5.1 EFM32ZG108 (QFN24)</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ut        |      |      |      |      |      |      |      |      |                                       |      |      | .65<br>.68<br>.69<br>.70<br>.72<br>.73<br>.74<br>.77<br>.79<br>.80<br>.83<br>.85                     |
|    | <ul> <li>5.1 EFM32ZG108 (QFN24)</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ut        |      |      |      |      |      |      |      |      |                                       |      |      | .65<br>.68<br>.69<br>.70<br>.72<br>.73<br>.74<br>.77<br>.79<br>.80<br>.83<br>.85<br><b>86</b><br>.86 |

| 7. | . QFN32 Package Specifications            | . 90  |
|----|-------------------------------------------|-------|
|    | 7.1 QFN32 Package Dimensions              | 90    |
|    | 7.2 QFN32 PCB Layout                      | 91    |
|    | 7.3 QFN32 Package Marking                 | 93    |
| 8. | TQFP48 Package Specifications             | . 94  |
|    | 8.1 TQFP48 Package Dimensions             | 94    |
|    | 8.2 TQFP48 PCB Layout                     | 96    |
|    | 8.3 TQFP48 Package Marking                | 98    |
| 9. | Chip Revision, Solder Information, Errata | . 99  |
|    | 9.1 Chip Revision                         | 99    |
|    | 9.2 Soldering Information                 | 99    |
|    | 9.3 Errata                                | 99    |
| 10 | 0. Revision History                       | . 100 |

# 3. System Summary

#### 3.1 System Introduction

The EFM32 MCUs are the world's most energy friendly microcontrollers. With a unique combination of the powerful 32-bit ARM Cortex-M0+, innovative low energy techniques, short wake-up time from energy saving modes, and a wide selection of peripherals, the EFM32ZG microcontroller is well suited for any battery operated application as well as other systems requiring high performance and low-energy consumption. This section gives a short introduction to each of the modules in general terms and also shows a summary of the configuration for the EFM32ZG devices. For a complete feature set and in-depth information on the modules, refer to the EFM32ZG Reference Manual.

A block diagram of the EFM32ZG is shown in the following figure.



Figure 3.1. Block Diagram

#### 3.1.1 ARM Cortex-M0+ Core

The ARM Cortex-M0+ includes a 32-bit RISC processor which can achieve as much as 0.9 Dhrystone MIPS/MHz. A wake-up Interrupt Controller handling interrupts triggered while the CPU is asleep is included as well. The EFM32 implementation of the Cortex-M0+ is described in detail in ARM Cortex-M0+ Devices Generic User Guide.

#### 3.1.2 Debug Interface (DBG)

This device includes hardware debug support through a 2-pin serial-wire debug interface.

#### 3.1.3 Memory System Controller (MSC)

The Memory System Controller (MSC) is the program memory unit of the EFM32ZG microcontroller. The flash memory is readable and writable from both the Cortex-M0+ and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1.

#### 3.1.4 Direct Memory Access Controller (DMA)

The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230 µDMA controller licensed from ARM.

#### 3.1.5 Reset Management Unit (RMU)

The RMU is responsible for handling the reset functionality of the EFM32ZG.

#### 3.1.6 Energy Management Unit (EMU)

The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32ZG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks.

#### 3.1.7 Clock Management Unit (CMU)

The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32ZG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive.

#### 3.1.8 Watchdog (WDOG)

The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure.

#### 3.1.9 Peripheral Reflex System (PRS)

The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS.

#### 3.1.10 Inter-Integrated Circuit Interface (I2C)

The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C-bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fastmode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the I<sup>2</sup>C module, allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes.

#### 3.1.11 Universal Synchronous/Asynchronous Receiver/Transmitter (USART)

The Universal Synchronous Asynchronous serial Receiver and Transmitter (USART) is a very flexible serial I/O module. It supports full duplex asynchronous UART communication as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with ISO7816 Smart-Cards, IrDA, and I2S devices.

#### 3.1.12 Pre-Programmed UART Bootloader

The bootloader presented in application note AN0003 is pre-programmed in the device at factory. Autobaud and destructive write are supported. The autobaud feature, interface and commands are described further in the application note.

#### 3.1.13 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART)

The unique LEUART<sup>TM</sup>, the Low Energy UART, is a UART that allows two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud/s. The LEUART includes all necessary hardware support to make asynchronous serial communication possible with minimum of software intervention and energy consumption.

# 3.1.14 Timer/Counter (TIMER)

The 16-bit general purpose Timer has 3 compare/capture channels for input capture and compare/Pulse- Width Modulation (PWM) output.

#### 3.1.15 Real Time Counter (RTC)

The Real Time Counter (RTC) contains a 24-bit counter and is clocked either by a 32.768 kHz crystal oscillator, or a 32.768 kHz RC oscillator. In addition to energy modes EM0 and EM1, the RTC is also available in EM2. This makes it ideal for keeping track of time since the RTC is enabled in EM2 where most of the device is powered down.

#### 3.1.16 Pulse Counter (PCNT)

The Pulse Counter (PCNT) can be used for counting pulses on a single input or to decode quadrature encoded inputs. It runs off either the internal LFACLK or the PCNTn\_S0IN pin as external clock source. The module may operate in energy mode EM0 - EM3.

#### 3.1.17 Analog Comparator (ACMP)

The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs can either be one of the selectable internal references or from external pins. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator.

#### 3.1.18 Voltage Comparator (VCMP)

The Voltage Supply Comparator is used to monitor the supply voltage from software. An interrupt can be generated when the supply falls below or rises above a programmable threshold. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator.

#### 3.1.19 Analog to Digital Converter (ADC)

The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to one million samples per second. The integrated input mux can select inputs from 4 external pins and 6 internal signals.

#### 3.1.20 Current Digital to Analog Converter (IDAC)

The current digital to analog converter can source or sink a configurable constant current, which can be output on, or sinked from pin or ADC. The current is configurable with several ranges of various step sizes.

#### 3.1.21 Advanced Encryption Standard Accelerator (AES)

The AES accelerator performs AES encryption and decryption with 128-bit. Encrypting or decrypting one 128-bit data block takes 52 HFCORECLK cycles with 128-bit keys. The AES module is an AHB slave which enables efficient access to the data and key registers. All write accesses to the AES module must be 32-bit operations, i.e. 8- or 16-bit operations are not supported.

#### 3.1.22 General Purpose Input/Output (GPIO)

In the EFM32ZG, there are up to 37 General Purpose Input/Output (GPIO) pins, which are divided into ports with up to 16 pins each. These pins can individually be configured as either an output or input. More advanced configurations like open-drain, filtering and drive strength can also be configured individually for the pins. The GPIO pins can also be overridden by peripheral pin connections, like Timer PWM outputs or USART communication, which can be routed to several locations on the device. The GPIO supports up to 16 asynchronous external pin interrupts, which enables interrupts from any pin on the device. Also, the input value of a pin can be routed through the Peripheral Reflex System to other peripherals.

# 3.2 Configuration Summary

#### 3.2.1 EFM32ZG108

The features of the EFM32ZG108 is a subset of the feature set described in the EFM32ZG Reference Manual. The following table describes device specific implementation of the features.

Table 3.1. EFM32ZG108 Configuration Summary

| Module     | Configuration                             | Pin Connections                                        |
|------------|-------------------------------------------|--------------------------------------------------------|
| Cortex-M0+ | Full configuration                        | NA                                                     |
| DBG        | Full configuration                        | DBG_SWCLK, DBG_SWDIO                                   |
| MSC        | Full configuration                        | NA                                                     |
| DMA        | Full configuration                        | NA                                                     |
| RMU        | Full configuration                        | NA                                                     |
| EMU        | Full configuration                        | NA                                                     |
| CMU        | Full configuration                        | CMU_OUT0, CMU_OUT1                                     |
| WDOG       | Full configuration                        | NA                                                     |
| PRS        | Full configuration                        | NA                                                     |
| I2C0       | Full configuration                        | I2C0_SDA, I2C0_SCL                                     |
| USART1     | Full configuration with I2S and IrDA      | US1_TX, US1_RX, US1_CLK, US1_CS                        |
| LEUART0    | Full configuration                        | LEU0_TX, LEU0_RX                                       |
| TIMER0     | Full configuration                        | TIM0_CC[2:0]                                           |
| TIMER1     | Full configuration                        | TIM1_CC[2:0]                                           |
| RTC        | Full configuration                        | NA                                                     |
| PCNT0      | Full configuration, 16-bit count register | PCNT0_S[1:0]                                           |
| ACMP0      | Full configuration                        | ACMP0_CH[1:0], ACMP0_O                                 |
| VCMP       | Full configuration                        | NA                                                     |
| GPIO       | 17 pins                                   | Available pins are shown in 5.1.3 GPIO Pinout Overview |

# 3.2.2 EFM32ZG110

The features of the EFM32ZG110 is a subset of the feature set described in the EFM32ZG Reference Manual. The following table describes device specific implementation of the features.

Table 3.2. EFM32ZG110 Configuration Summary

| Module     | Configuration                             | Pin Connections                                        |
|------------|-------------------------------------------|--------------------------------------------------------|
| Cortex-M0+ | Full configuration                        | NA                                                     |
| DBG        | Full configuration                        | DBG_SWCLK, DBG_SWDIO                                   |
| MSC        | Full configuration                        | NA                                                     |
| DMA        | Full configuration                        | NA                                                     |
| RMU        | Full configuration                        | NA                                                     |
| EMU        | Full configuration                        | NA                                                     |
| CMU        | Full configuration                        | CMU_OUT0, CMU_OUT1                                     |
| WDOG       | Full configuration                        | NA                                                     |
| PRS        | Full configuration                        | NA                                                     |
| I2C0       | Full configuration                        | I2C0_SDA, I2C0_SCL                                     |
| USART1     | Full configuration with I2S and IrDA      | US1_TX, US1_RX, US1_CLK, US1_CS                        |
| LEUART0    | Full configuration                        | LEU0_TX, LEU0_RX                                       |
| TIMER0     | Full configuration                        | TIM0_CC[2:0]                                           |
| TIMER1     | Full configuration                        | TIM1_CC[2:0]                                           |
| RTC        | Full configuration                        | NA                                                     |
| PCNT0      | Full configuration, 16-bit count register | PCNT0_S[1:0]                                           |
| ACMP0      | Full configuration                        | ACMP0_CH[1:0], ACMP0_O                                 |
| VCMP       | Full configuration                        | NA                                                     |
| ADC0       | Full configuration                        | ADC0_CH[1:0]                                           |
| IDAC0      | Full configuration                        | IDAC0_OUT                                              |
| AES        | Full configuration                        | NA                                                     |
| GPIO       | 17 pins                                   | Available pins are shown in 5.2.3 GPIO Pinout Overview |

# 3.2.3 EFM32ZG210

The features of the EFM32ZG210 is a subset of the feature set described in the EFM32ZG Reference Manual. The following table describes device specific implementation of the features.

Table 3.3. EFM32ZG210 Configuration Summary

| Module     | Configuration                             | Pin Connections                                        |
|------------|-------------------------------------------|--------------------------------------------------------|
| Cortex-M0+ | Full configuration                        | NA                                                     |
| DBG        | Full configuration                        | DBG_SWCLK, DBG_SWDIO                                   |
| MSC        | Full configuration                        | NA                                                     |
| DMA        | Full configuration                        | NA                                                     |
| RMU        | Full configuration                        | NA                                                     |
| EMU        | Full configuration                        | NA                                                     |
| CMU        | Full configuration                        | CMU_OUT0, CMU_OUT1                                     |
| WDOG       | Full configuration                        | NA                                                     |
| PRS        | Full configuration                        | NA                                                     |
| I2C0       | Full configuration                        | I2C0_SDA, I2C0_SCL                                     |
| USART1     | Full configuration with I2S and IrDA      | US1_TX, US1_RX, US1_CLK, US1_CS                        |
| LEUART0    | Full configuration                        | LEU0_TX, LEU0_RX                                       |
| TIMER0     | Full configuration                        | TIM0_CC[2:0]                                           |
| TIMER1     | Full configuration                        | TIM1_CC[2:0]                                           |
| RTC        | Full configuration                        | NA                                                     |
| PCNT0      | Full configuration, 16-bit count register | PCNT0_S[1:0]                                           |
| ACMP0      | Full configuration                        | ACMP0_CH[1:0], ACMP0_O                                 |
| VCMP       | Full configuration                        | NA                                                     |
| ADC0       | Full configuration                        | ADC0_CH[3:0]                                           |
| IDAC0      | Full configuration                        | IDAC0_OUT                                              |
| AES        | Full configuration                        | NA                                                     |
| GPIO       | 24 pins                                   | Available pins are shown in 5.3.3 GPIO Pinout Overview |

# 3.2.4 EFM32ZG222

The features of the EFM32ZG222 is a subset of the feature set described in the EFM32ZG Reference Manual. The following table describes device specific implementation of the features.

Table 3.4. EFM32ZG222 Configuration Summary

| Module     | Configuration                             | Pin Connections                                        |
|------------|-------------------------------------------|--------------------------------------------------------|
| Cortex-M0+ | Full configuration                        | NA                                                     |
| DBG        | Full configuration                        | DBG_SWCLK, DBG_SWDIO                                   |
| MSC        | Full configuration                        | NA                                                     |
| DMA        | Full configuration                        | NA                                                     |
| RMU        | Full configuration                        | NA                                                     |
| EMU        | Full configuration                        | NA                                                     |
| CMU        | Full configuration                        | CMU_OUT0, CMU_OUT1                                     |
| WDOG       | Full configuration                        | NA                                                     |
| PRS        | Full configuration                        | NA                                                     |
| I2C0       | Full configuration                        | I2C0_SDA, I2C0_SCL                                     |
| USART1     | Full configuration with I2S and IrDA      | US1_TX, US1_RX, US1_CLK, US1_CS                        |
| LEUART0    | Full configuration                        | LEU0_TX, LEU0_RX                                       |
| TIMER0     | Full configuration                        | TIM0_CC[2:0]                                           |
| TIMER1     | Full configuration                        | TIM1_CC[2:0]                                           |
| RTC        | Full configuration                        | NA                                                     |
| PCNT0      | Full configuration, 16-bit count register | PCNT0_S[1:0]                                           |
| ACMP0      | Full configuration                        | ACMP0_CH[4:0], ACMP0_O                                 |
| VCMP       | Full configuration                        | NA                                                     |
| ADC0       | Full configuration                        | ADC0_CH[3:0]                                           |
| IDAC0      | Full configuration                        | IDAC0_OUT                                              |
| AES        | Full configuration                        | NA                                                     |
| GPIO       | 37 pins                                   | Available pins are shown in 5.4.3 GPIO Pinout Overview |

# 3.3 Memory Map

The EFM32ZG memory map is shown in the following figure, with RAM and Flash sizes for the largest memory configuration.



Figure 3.2. System Address Space with Core and Code Space Listing



Figure 3.3. System Address Space with Peripheral Listing

#### 4. Electrical Characteristics

#### 4.1 Test Conditions

# 4.1.1 Typical Values

The typical data are based on T<sub>AMB</sub>=25°C and V<sub>DD</sub>=3.0 V, as defined in 4.3 General Operating Conditions, unless otherwise specified.

#### 4.1.2 Minimum and Maximum Values

The minimum and maximum values represent the worst conditions of ambient temperature, supply voltage and frequencies, as defined in 4.3 General Operating Conditions, unless otherwise specified.

#### 4.2 Absolute Maximum Ratings

Stresses above those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

**Table 4.1. Absolute Maximum Ratings** 

| Parameter                     | Symbol                    | Test Condition                          | Min  | Тур         | Max                  | Unit |
|-------------------------------|---------------------------|-----------------------------------------|------|-------------|----------------------|------|
| Storage temperature range     | T <sub>STG</sub>          |                                         | -40  | _           | 150                  | °C   |
| Maximum soldering temperature | T <sub>S</sub>            | Latest IPC/JEDEC J-<br>STD-020 Standard | _    | _           | 260                  | °C   |
| External main supply voltage  | V <sub>DDMAX</sub>        |                                         | 0    | _           | 3.8                  | V    |
| Voltage on any I/O pin        | V <sub>IOPIN</sub>        |                                         | -0.3 | <del></del> | V <sub>DD</sub> +0.3 | V    |
| Current per I/O pin (sink)    | I <sub>IOMAX_SINK</sub>   |                                         | _    | _           | 100                  | mA   |
| Current per I/O pin (source)  | I <sub>IOMAX_SOURCE</sub> |                                         | _    | _           | -100                 | mA   |

# 4.3 General Operating Conditions

**Table 4.2. General Operating Conditions** 

| Parameter                    | Symbol            | Min  | Тур | Max | Unit |
|------------------------------|-------------------|------|-----|-----|------|
| Ambient temperature range    | T <sub>AMB</sub>  | -40  | _   | 85  | °C   |
| Operating supply voltage     | V <sub>DDOP</sub> | 1.98 | _   | 3.8 | V    |
| Internal APB clock frequency | f <sub>APB</sub>  | _    | _   | 24  | MHz  |
| Internal AHB clock frequency | f <sub>AHB</sub>  | _    | _   | 24  | MHz  |

# 4.4 Current Consumption

**Table 4.3. Current Consumption** 

| Parameter                                                                                 | Symbol           | Test Condition                                                                                 | Min                                                                                           | Тур                                                                                           | Max | Unit   |        |
|-------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|--------|--------|
| EM0 current. No prescaling.<br>Running prime number calculation code from Flash. (Produc- | I <sub>EM0</sub> | 24 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C   | _                                                                                             | 115                                                                                           | 132 | μA/MHz |        |
| tion test condition = 14 MHz)                                                             |                  | 24 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C   | _                                                                                             | 117                                                                                           | 136 | μA/MHz |        |
|                                                                                           |                  | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C  | _                                                                                             | 114                                                                                           | 128 | μA/MHz |        |
|                                                                                           |                  | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C  | _                                                                                             | 116                                                                                           | 132 | μA/MHz |        |
|                                                                                           |                  | 14 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C  | _                                                                                             | 117                                                                                           | 131 | μA/MHz |        |
|                                                                                           |                  |                                                                                                | 14 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | _                                                                                             | 118 | 133    | μA/MHz |
|                                                                                           |                  |                                                                                                |                                                                                               | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | _   | 118    | 133    |
|                                                                                           |                  | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C  | _                                                                                             | 120                                                                                           | 135 | μA/MHz |        |
|                                                                                           |                  | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | _                                                                                             | 124                                                                                           | 139 | μA/MHz |        |
|                                                                                           |                  | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | _                                                                                             | 125                                                                                           | 142 | μA/MHz |        |
|                                                                                           |                  | 1.2 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | _                                                                                             | 155                                                                                           | 177 | μA/MHz |        |
|                                                                                           |                  | 1.2 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | _                                                                                             | 162                                                                                           | 181 | μA/MHz |        |

| Parameter                                        | Symbol           | Test Condition                                                                                            | Min | Тур  | Max   | Unit   |
|--------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------|-----|------|-------|--------|
| EM1 current (Production test condition = 14 MHz) | I <sub>EM1</sub> | 24 MHz HFXO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C                            | _   | 48   | 57    | μA/MHz |
|                                                  |                  | 24 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C              | _   | 49   | 59    | μA/MHz |
|                                                  |                  | 21 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C                           | _   | 48   | 52    | μA/MHz |
|                                                  |                  | 21 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C             | _   | 49   | 53    | μA/MHz |
|                                                  |                  | 14 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C                           | _   | 50   | 54    | μA/MHz |
|                                                  |                  | 14 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C             | _   | 51   | 56    | μA/MHz |
|                                                  |                  | 11 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C                           | _   | 52   | 56    | μA/MHz |
|                                                  |                  | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C             | _   | 53   | 58    | μA/MHz |
|                                                  |                  | 6.6 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C                          | _   | 57   | 63    | μA/MHz |
|                                                  |                  | 6.6 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C                          | _   | 59   | 66    | μA/MHz |
|                                                  |                  | 1.2 MHz HFRCO. all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C                          | _   | 89   | 99    | μΑ/MHz |
|                                                  |                  | 1.2 MHz HFRCO. all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C            | _   | 92   | 103   | μA/MHz |
| EM2 current                                      | I <sub>EM2</sub> | EM2 current with RTC prescaled to 1 Hz, 32.768 kHz LFRCO, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | _   | 0.9  | 1.25  | μА     |
|                                                  |                  | EM2 current with RTC prescaled to 1 Hz, 32.768 kHz LFRCO, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | _   | 1.7  | 2.35  | μA     |
| EM3 current                                      | I <sub>EM3</sub> | EM3 current (ULFRCO enabled, LFRCO/<br>LFXO disabled), V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C    | _   | 0.5  | 0.9   | μA     |
|                                                  |                  | EM3 current (ULFRCO enabled, LFRCO/<br>LFXO disabled), V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C    | _   | 1.3  | 2.0   | μA     |
| EM4 current                                      | I <sub>EM4</sub> | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C                                                           |     | 0.02 | 0.035 | μA     |
|                                                  |                  | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C                                                           |     | 0.29 | 0.700 | μA     |

# 4.4.1 EM0 Current Consumption



Figure 4.1. EM0 Current Consumption while Executing Prime Number Calculation Code from Flash with HFRCO Running at 24 MHz



Figure 4.2. EM0 Current Consumption while Executing Prime Number Calculation Code from Flash with HFRCO Running at 21 MHz



Figure 4.3. EM0 Current Consumption while Executing Prime Number Calculation Code from Flash with HFRCO Running at 14 MHz



Figure 4.4. EM0 Current Consumption while Executing Prime Number Calculation Code from Flash with HFRCO Running at 11 MHz



Figure 4.5. EM0 Current Consumption while Executing Prime Number Calculation Code from Flash with HFRCO Running at 6.6 MHz

# 4.4.2 EM1 Current Consumption



Figure 4.6. EM1 Current Consumption with all Peripheral Clocks Disabled and HFRCO Running at 24 MHz



Figure 4.7. EM1 Current Consumption with all Peripheral Clocks Disabled and HFRCO Running at 21 MHz



Figure 4.8. EM1 Current Consumption with all Peripheral Clocks Disabled and HFRCO Running at 14 MHz



Figure 4.9. EM1 Current Consumption with all Peripheral Clocks Disabled and HFRCO Running at 11 MHz



Figure 4.10. EM1 Current Consumption with all Peripheral Clocks Disabled and HFRCO Running at 6.6 MHz

# 4.4.3 EM2 Current Consumption



Figure 4.11. EM2 Current Consumption, RTC prescaled to 1 kHz, 32.768 kHz LFRCO

# 4.4.4 EM3 Current Consumption



Figure 4.12. EM3 Current Consumption

# 4.4.5 EM4 Current Consumption



Figure 4.13. EM4 Current Consumption

# 4.5 Transition between Energy Modes

The transition times are measured from the trigger to the first clock edge in the CPU.

**Table 4.4. Energy Modes Transitions** 

| Parameter                       | Symbol            | Min | Тур | Max | Unit             |
|---------------------------------|-------------------|-----|-----|-----|------------------|
| Transition time from EM1 to EM0 | t <sub>EM10</sub> | _   | 0   | _   | HFCORECLK cycles |
| Transition time from EM2 to EM0 | t <sub>EM20</sub> | _   | 2   | _   | μs               |
| Transition time from EM3 to EM0 | t <sub>EM30</sub> | _   | 2   | _   | μs               |
| Transition time from EM4 to EM0 | t <sub>EM40</sub> | _   | 163 | _   | μs               |

# 4.6 Power Management

The EFM32ZG requires the AVDD\_x, VDD\_DREG and IOVDD\_x pins to be connected together (with optional filter) at the PCB level. For practical schematic recommendations, please see the application note, *AN0002 EFM32 Hardware Design Considerations*.

**Table 4.5. Power Management** 

| Parameter                                                   | Symbol                   | Test Condition                                                   | Min  | Тур  | Max  | Unit |
|-------------------------------------------------------------|--------------------------|------------------------------------------------------------------|------|------|------|------|
| BOD threshold on falling exter-<br>nal supply voltage       | V <sub>BODextthr</sub> - |                                                                  | 1.74 | _    | 1.96 | V    |
| BOD threshold on rising exter-<br>nal supply voltage        | V <sub>BODextthr+</sub>  |                                                                  | _    | 1.85 | _    | V    |
| Delay from reset is released until program execution starts | t <sub>RESET</sub>       | Applies to Power-on Reset, Brown-out Reset and pin reset.        | _    | 163  | _    | μs   |
| Voltage regulator decoupling capacitor.                     | C <sub>DECOUPLE</sub>    | X5R capacitor recommended. Apply between DECOUPLE pin and GROUND | _    | 1    | _    | μF   |

#### 4.7 Flash

Table 4.6. Flash

| Parameter                                   | Symbol               | Test Condition           | Min   | Тур  | Max            | Unit   |
|---------------------------------------------|----------------------|--------------------------|-------|------|----------------|--------|
| Flash erase cycles before failure           | EC <sub>FLASH</sub>  |                          | 20000 | _    | _              | cycles |
| Flash word write cycles between erase       | WWC <sub>FLASH</sub> |                          | _     | _    | 21             | cycles |
| Flash data retention                        | RET <sub>FLASH</sub> | T <sub>AMB</sub> <150 °C | 10000 | _    | _              | h      |
|                                             |                      | T <sub>AMB</sub> <85 °C  | 10    | _    | _              | years  |
|                                             |                      | T <sub>AMB</sub> <70 °C  | 20    | _    | _              | years  |
| Word (32-bit) programming time              | t <sub>W_PROG</sub>  |                          | 20    | _    | _              | μs     |
| Page erase time                             | t <sub>PERASE</sub>  |                          | 20    | 20.4 | 20.8           | ms     |
| Device erase time                           | t <sub>DERASE</sub>  |                          | 40    | 40.8 | 41.6           | ms     |
| Erase current                               | I <sub>ERASE</sub>   |                          | _     | _    | 7 <sup>2</sup> | mA     |
| Write current                               | I <sub>WRITE</sub>   |                          | _     | _    | 7 <sup>2</sup> | mA     |
| Supply voltage during flash erase and write | V <sub>FLASH</sub>   |                          | 1.98  | _    | 3.8            | V      |

#### Note:

- 1. There is a maximum of two writes to the same word between each erase due to a physical limitation of the flash. No bit should be written to '0' more than once between erases. To write a word twice between erases, any bit written to '0' by the first write should be written to '1' by the second write. This preserves the specified flash write/erase endurance and does not change the '0' written by the first write.
- 2. Measured at 25 °C.

# 4.8 General Purpose Input Output

Table 4.7. GPIO

| Parameter                                                                    | Symbol            | Test Condition                                                                    | Min                  | Тур                  | Max                  | Unit |
|------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------|----------------------|----------------------|----------------------|------|
| Input low voltage                                                            | V <sub>IOIL</sub> |                                                                                   | _                    | _                    | 0.30×V <sub>DD</sub> | V    |
| Input high voltage                                                           | V <sub>IOIH</sub> |                                                                                   | 0.70×V <sub>DD</sub> | _                    | _                    | V    |
| Output high voltage (Production test condition = 3.0V, DRIVEMODE = STANDARD) | V <sub>IOOH</sub> | Sourcing 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE = LOW-<br>EST | _                    | 0.80×V <sub>DD</sub> | _                    | V    |
|                                                                              |                   | Sourcing 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE = LOW-<br>EST  | _                    | 0.90×V <sub>DD</sub> | _                    | V    |
|                                                                              |                   | Sourcing 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE = LOW           | _                    | 0.85×V <sub>DD</sub> | _                    | V    |
|                                                                              |                   | Sourcing 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE = LOW            | _                    | 0.90×V <sub>DD</sub> | _                    | V    |
|                                                                              |                   | Sourcing 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE =<br>STANDARD   | 0.75×V <sub>DD</sub> | _                    | _                    | V    |
|                                                                              |                   | Sourcing 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE =<br>STANDARD    | 0.85×V <sub>DD</sub> | _                    | _                    | V    |
|                                                                              |                   | Sourcing 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE = HIGH         | 0.60×V <sub>DD</sub> | _                    | _                    | V    |
|                                                                              |                   | Sourcing 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE = HIGH          | 0.80×V <sub>DD</sub> | _                    | _                    | V    |
| Output low voltage (Production test condition = 3.0V, DRIVEMODE = STANDARD)  | V <sub>IOOL</sub> | Sinking 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE = LOW-<br>EST  | _                    | 0.20×V <sub>DD</sub> | _                    | V    |
|                                                                              |                   | Sinking 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE = LOW-<br>EST   | _                    | 0.10×V <sub>DD</sub> | _                    | V    |
|                                                                              |                   | Sinking 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE = LOW            | _                    | 0.10×V <sub>DD</sub> | _                    | V    |
|                                                                              |                   | Sinking 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE = LOW             | _                    | 0.05×V <sub>DD</sub> | _                    | V    |
|                                                                              |                   | Sinking 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE =<br>STANDARD    | _                    | _                    | 0.30×V <sub>DD</sub> | V    |
|                                                                              |                   | Sinking 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE =<br>STANDARD     | _                    | _                    | 0.20×V <sub>DD</sub> | V    |
|                                                                              |                   | Sinking 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE = HIGH          | _                    | _                    | 0.35×V <sub>DD</sub> | V    |
|                                                                              |                   | Sinking 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE = HIGH           | _                    | _                    | 0.25×V <sub>DD</sub> | V    |

| Parameter                                                            | Symbol                     | Test Condition                                                                          | Min                   | Тур  | Max  | Unit |
|----------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------|-----------------------|------|------|------|
| Input leakage current                                                | I <sub>IOLEAK</sub>        | High Impedance IO connected to GROUND or VDD                                            | _                     | ±0.1 | ±100 | nA   |
| I/O pin pull-up resistor                                             | R <sub>PU</sub>            |                                                                                         | _                     | 40   | _    | kΩ   |
| I/O pin pull-down resistor                                           | R <sub>PD</sub>            |                                                                                         | _                     | 40   | _    | kΩ   |
| Internal ESD series resistor                                         | R <sub>IOESD</sub>         |                                                                                         | _                     | 200  | _    | Ω    |
| Pulse width of pulses to be removed by the glitch suppression filter | t <sub>IO-</sub><br>GLITCH |                                                                                         | 10                    | _    | 50   | ns   |
| Output fall time                                                     | t <sub>IOOF</sub>          | GPIO_Px_CTRL DRIVEMODE = LOW-<br>EST and load capacitance<br>C <sub>L</sub> =12.5-25pF. | 20+0.1×C <sub>L</sub> | _    | 250  | ns   |
|                                                                      |                            | GPIO_Px_CTRL DRIVEMODE = LOW and load capacitance C <sub>L</sub> =350-600pF             | 20+0.1×C <sub>L</sub> | _    | 250  | ns   |
| I/O pin hysteresis (V <sub>IOTHR+</sub> - V <sub>IOTHR-</sub> )      | V <sub>IOHYST</sub>        | V <sub>DD</sub> = 1.98 - 3.8 V                                                          | 0.10×V <sub>DD</sub>  | _    | _    | V    |



Figure 4.14. Typical Low-Level Output Current, 2V Supply Voltage



Figure 4.15. Typical High-Level Output Current, 2 V Supply Voltage



Figure 4.16. Typical Low-Level Output Current, 3 V Supply Voltage



Figure 4.17. Typical High-Level Output Current, 3 V Supply Voltage



Figure 4.18. Typical Low-Level Output Current, 3.8 V Supply Voltage



Figure 4.19. Typical High-Level Output Current, 3.8 V Supply Voltage

### 4.9 Oscillators

#### 4.9.1 LFXO

Table 4.8. LFXO

| Parameter                                              | Symbol              | Test Condition                                                                          | Min | Тур    | Max | Unit |
|--------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------|-----|--------|-----|------|
| Supported nominal crystal frequency                    | f <sub>LFXO</sub>   |                                                                                         | _   | 32.768 | _   | kHz  |
| Supported crystal equivalent series resistance (ESR)   | ESR <sub>LFXO</sub> |                                                                                         | _   | 30     | 120 | kΩ   |
| Supported crystal external load range                  | C <sub>LFXOL</sub>  |                                                                                         | 5   | _      | 25  | pF   |
| Current consumption for core and buffer after startup. | I <sub>LFXO</sub>   | ESR=30 k $\Omega$ , C <sub>L</sub> =10 pF, LFXOBOOST in CMU_CTRL is 1                   | _   | 190    | _   | nA   |
| Start- up time.                                        | t <sub>LFXO</sub>   | ESR=30 kΩ, CL=10 pF, 40% - 60% duty cycle has been reached, LFXO-BOOST in CMU_CTRL is 1 | _   | 1100   | _   | ms   |

For safe startup of a given crystal, the Configurator tool in Simplicity Studio contains a tool to help users configure both load capacitance and software settings for using the LFXO. For details regarding the crystal configuration, the reader is referred to application note *AN0016 EFM32 Oscillator Design Consideration*.

#### 4.9.2 HFXO

Table 4.9. HFXO

| Parameter                                                            | Symbol              | Test Condition                                                              | Min | Тур | Max  | Unit |
|----------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------|-----|-----|------|------|
| Supported nominal crystal Frequency                                  | f <sub>HFXO</sub>   |                                                                             | 4   | _   | 24   | MHz  |
| Supported crystal equivalent                                         | ESR <sub>HFXO</sub> | Crystal frequency 24 MHz                                                    | _   | 30  | 100  | Ω    |
| series resistance (ESR)                                              |                     | Crystal frequency 4 MHz                                                     | _   | 400 | 1500 | Ω    |
| The transconductance of the HFXO input transistor at crystal startup | g <sub>mHFXO</sub>  | HFXOBOOST in CMU_CTRL equals 0b11                                           | 20  | _   | _    | mS   |
| Supported crystal external load range                                | C <sub>HFXOL</sub>  |                                                                             | 5   | _   | 25   | pF   |
| Current consumption for HFXO after startup                           | Інғхо               | 4 MHz: ESR=400 Ω, C <sub>L</sub> =20 pF, HFXO-BOOST in CMU_CTRL equals 0b11 | _   | 85  | _    | μА   |
|                                                                      |                     | 24 MHz: ESR=30 Ω, C <sub>L</sub> =10 pF, HFXO-BOOST in CMU_CTRL equals 0b11 | _   | 165 | _    | μА   |
| Startup time                                                         | thexo               | 24 MHz: ESR=30 Ω, C <sub>L</sub> =10 pF, HFXO-BOOST in CMU_CTRL equals 0b11 | _   | 785 | _    | μs   |

## 4.9.3 LFRCO

Table 4.10. LFRCO

| Parameter                                                              | Symbol                    | Test Condition | Min   | Тур    | Max   | Unit |
|------------------------------------------------------------------------|---------------------------|----------------|-------|--------|-------|------|
| Oscillation frequency, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | f <sub>LFRCO</sub>        |                | 31.29 | 32.768 | 34.28 | kHz  |
| Startup time not including software calibration                        | t <sub>LFRCO</sub>        |                | _     | 150    | _     | μs   |
| Current consumption                                                    | I <sub>LFRCO</sub>        |                | _     | 190    | _     | nA   |
| Frequency step for LSB change in TUNING value                          | TUNESTEP <sub>LFRCO</sub> |                | _     | 1.5    | _     | %    |



Figure 4.20. Calibrated LFRCO Frequency vs Temperature and Supply Voltage

#### 4.9.4 HFRCO

Table 4.11. HFRCO

| Parameter                                     | Symbol                      | Test Condition               | Min   | Тур  | Max   | Unit   |
|-----------------------------------------------|-----------------------------|------------------------------|-------|------|-------|--------|
| Oscillation frequency, V <sub>DD</sub> =      | f <sub>HFRCO</sub>          | 21 MHz frequency band        | 20.37 | 21.0 | 21.63 | MHz    |
| 3.0 V, T <sub>AMB</sub> =25°C                 |                             | 14 MHz frequency band        | 13.58 | 14.0 | 14.42 | MHz    |
|                                               |                             | 11 MHz frequency band        | 10.67 | 11.0 | 11.33 | MHz    |
|                                               |                             | 7 MHz frequency band         | 6.40  | 6.60 | 6.80  | MHz    |
|                                               |                             | 1 MHz frequency band         | 1.15  | 1.20 | 1.25  | MHz    |
| Settling time after start-up                  | t <sub>HFRCO_settling</sub> | f <sub>HFRCO</sub> = 14 MHz  | _     | 0.6  | _     | Cycles |
| Current consumption (Pro-                     | I <sub>HFRCO</sub>          | f <sub>HFRCO</sub> = 21 MHz  | _     | 93   | 175   | μA     |
| duction test condition = 14<br>MHz)           |                             | f <sub>HFRCO</sub> = 14 MHz  | _     | 77   | 140   | μA     |
|                                               |                             | f <sub>HFRCO</sub> = 11 MHz  | _     | 72   | 125   | μA     |
|                                               |                             | f <sub>HFRCO</sub> = 6.6 MHz | _     | 63   | 105   | μA     |
|                                               |                             | f <sub>HFRCO</sub> = 1.2 MHz | _     | 22   | 40    | μA     |
| Frequency step for LSB change in TUNING value | TUNESTEPHERCO               | 24 MHz frequency band        | _     | 0.31 | _     | %      |

#### Note:

1. The TUNING field in the CMU\_HFRCOCTRL register may be used to adjust the HFRCO frequency. There is enough adjustment range to ensure that the frequency bands above 7 MHz will always have some overlap across supply voltage and temperature. By using a stable frequency reference such as the LFXO or HFXO, a firmware calibration routine can vary the TUNING bits and the frequency band to maintain the HFRCO frequency at any arbitrary value between 7 MHz and 28 MHz across operating conditions.





Figure 4.21. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature



Figure 4.22. Calibrated HFRCO 7 MHz Band Frequency vs Supply Voltage and Temperature



Figure 4.23. Calibrated HFRCO 11 MHz Band Frequency vs Supply Voltage and Temperature



Figure 4.24. Calibrated HFRCO 14 MHz Band Frequency vs Supply Voltage and Temperature



Figure 4.25. Calibrated HFRCO 21 MHz Band Frequency vs Supply Voltage and Temperature

## 4.9.5 AUXHFRCO

Table 4.12. AUXHFRCO

| Parameter                                                | Symbol                            | Test Condition                  | Min   | Тур  | Max   | Unit   |
|----------------------------------------------------------|-----------------------------------|---------------------------------|-------|------|-------|--------|
| Oscillation frequency, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | fauxhfrco                         | f <sub>AUXHFRCO</sub> = 21 MHz  | 20.37 | 21.0 | 21.63 | MHz    |
|                                                          |                                   | f <sub>AUXHFRCO</sub> = 14 MHz  | 13.58 | 14.0 | 14.42 | MHz    |
|                                                          |                                   | f <sub>AUXHFRCO</sub> = 11 MHz  | 10.67 | 11.0 | 11.33 | MHz    |
|                                                          |                                   | f <sub>AUXHFRCO</sub> = 6.6 MHz | 6.40  | 6.60 | 6.80  | MHz    |
|                                                          |                                   | f <sub>AUXHFRCO</sub> = 1.2 MHz | 1.15  | 1.20 | 1.25  | MHz    |
| Settling time after start-up                             | t <sub>AUXHFRCO_settling</sub>    | f <sub>AUXHFRCO</sub> = 14 MHz  | _     | 0.6  | _     | Cycles |
| Frequency step for LSB change in TUNING value            | TUNE-<br>STEP <sub>AUXHFRCO</sub> |                                 | _     | 0.3  | _     | %      |

## **4.9.6 ULFRCO**

Table 4.13. ULFRCO

| Parameter                  | Symbol               | Test Condition | Min  | Тур   | Max  | Unit |
|----------------------------|----------------------|----------------|------|-------|------|------|
| Oscillation frequency      | f <sub>ULFRCO</sub>  | 25°C, 3V       | 0.70 | _     | 1.75 | kHz  |
| Temperature coefficient    | TC <sub>ULFRCO</sub> |                |      | 0.05  | _    | %/°C |
| Supply voltage coefficient | VC <sub>ULFRCO</sub> |                | _    | -18.2 | _    | %/V  |

# 4.10 Analog Digital Converter (ADC)

Table 4.14. ADC

| Parameter                                                                | Symbol                    | Test Condition                                                                                  | Min                  | Тур  | Max                   | Unit             |
|--------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------|----------------------|------|-----------------------|------------------|
| Input voltage range                                                      | V <sub>ADCIN</sub>        | Single-ended                                                                                    | 0                    | _    | V <sub>REF</sub>      | V                |
|                                                                          |                           | Differential                                                                                    | -V <sub>REF</sub> /2 | _    | V <sub>REF</sub> /2   | V                |
| Input range of external reference voltage, single-ended and differential | V <sub>ADCREFIN</sub>     |                                                                                                 | 1.25                 | _    | V <sub>DD</sub>       | V                |
| Input range of external negative reference voltage on channel 7          | V <sub>ADCREFIN_CH7</sub> | See V <sub>ADCREFIN</sub>                                                                       | 0                    | _    | V <sub>DD</sub> - 1.1 | V                |
| Input range of external positive reference voltage on channel 6          | V <sub>ADCREFIN_CH6</sub> | See V <sub>ADCREFIN</sub>                                                                       | 0.625                | _    | V <sub>DD</sub>       | V                |
| Common mode input range                                                  | V <sub>ADCCMIN</sub>      |                                                                                                 | 0                    | _    | V <sub>DD</sub>       | V                |
| Input current                                                            | I <sub>ADCIN</sub>        | 2 pF sampling capacitors                                                                        | _                    | <100 | _                     | nA               |
| Analog input common mode rejection ratio                                 | CMRR <sub>ADC</sub>       |                                                                                                 | _                    | 65   | _                     | dB               |
| Average active current                                                   | I <sub>ADC</sub>          | 1 MSamples/s, 12-bit, external reference                                                        | _                    | 351  | 500                   | μА               |
|                                                                          |                           | 10 kSamples/s 12-bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b00 | _                    | 67   | _                     | μА               |
|                                                                          |                           | 10 kSamples/s 12-bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b01 | _                    | 63   | _                     | μА               |
|                                                                          |                           | 10 kSamples/s 12-bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b10 | _                    | 64   | _                     | μА               |
| Current Consumption of internal voltage referene                         | I <sub>ADCREF</sub>       | Internal voltage reference                                                                      | _                    | 65   | 127                   | μА               |
| Input capacitance                                                        | C <sub>ADCIN</sub>        |                                                                                                 | _                    | 2    | _                     | pF               |
| Input ON resistance                                                      | R <sub>ADCIN</sub>        |                                                                                                 | 300                  | _    | 800                   | Ω                |
| Input RC filter resistance                                               | R <sub>ADCFILT</sub>      |                                                                                                 | _                    | 10   | _                     | kΩ               |
| Input RC filter/decoupling ca-<br>pacitance                              | C <sub>ADCFILT</sub>      |                                                                                                 | _                    | 250  | _                     | fF               |
| ADC Clock Frequency                                                      | f <sub>ADCCLK</sub>       |                                                                                                 | _                    | _    | 13                    | MHz              |
| Conversion time                                                          | t <sub>ADCCONV</sub>      | 6-bit                                                                                           | 7                    | _    | _                     | ADCCLK<br>Cycles |
|                                                                          |                           | 8-bit                                                                                           | 11                   | _    | _                     | ADCCLK<br>Cycles |
|                                                                          |                           | 12-bit                                                                                          | 13                   | _    | _                     | ADCCLK<br>Cycles |

| Parameter                                        | Symbol                  | Test Condition                                                    | Min | Тур | Max | Unit             |
|--------------------------------------------------|-------------------------|-------------------------------------------------------------------|-----|-----|-----|------------------|
| Acquisition time                                 | t <sub>ADCACQ</sub>     | Programmable                                                      | 1   | _   | 256 | ADCCLK<br>Cycles |
| Required acquisition time for VDD/3 reference    | t <sub>ADCACQVDD3</sub> |                                                                   | 2   | _   | _   | μs               |
| Startup time of reference generator and ADC core | t <sub>ADCSTART</sub>   | NORMAL mode                                                       | _   | 5   | _   | μs               |
| ator and ADC core                                |                         | KEEPADCWARM mode                                                  | _   | 1   | _   | μs               |
| Signal-to-Noise Ratio (SNR)                      | SNR <sub>ADC</sub>      | 1 MSamples/s, 12-bit, single-<br>ended, internal 1.25 V reference | _   | 59  | _   | dB               |
|                                                  |                         | 1 MSamples/s, 12-bit, single-ended, internal 2.5 V reference      | _   | 63  | _   | dB               |
|                                                  |                         | 1 MSamples/s, 12-bit, single-<br>ended, VDD reference             | _   | 65  | _   | dB               |
|                                                  |                         | 1 MSamples/s, 12-bit, differential, internal 1.25 V reference     | _   | 60  | _   | dB               |
|                                                  |                         | 1 MSamples/s, 12-bit, differential, internal 2.5 V reference      | _   | 65  | _   | dB               |
|                                                  |                         | 1 MSamples/s, 12-bit, differential, 5 V reference                 | _   | 54  | _   | dB               |
|                                                  |                         | 1 MSamples/s, 12-bit, differential, VDD reference                 | _   | 67  | _   | dB               |
|                                                  |                         | 1 MSamples/s, 12-bit, differential, 2xVDD reference               | _   | 69  | _   | dB               |
|                                                  |                         | 200 kSamples/s, 12-bit, single-ended, internal 1.25 V reference   | _   | 62  | _   | dB               |
|                                                  |                         | 200 kSamples/s, 12-bit, single-ended, internal 2.5 V reference    | _   | 63  | _   | dB               |
|                                                  |                         | 200 kSamples/s, 12-bit, single-ended, VDD reference               | _   | 67  | _   | dB               |
|                                                  |                         | 200 kSamples/s, 12-bit, differential, internal 1.25 V reference   | _   | 63  | _   | dB               |
|                                                  |                         | 200 kSamples/s, 12-bit, differential, internal 2.5 V reference    | _   | 66  | _   | dB               |
|                                                  |                         | 200 kSamples/s, 12-bit, differential, 5 V reference               | _   | 66  | _   | dB               |
|                                                  |                         | 200 kSamples/s, 12-bit, differential, VDD reference               | 63  | 66  | _   | dB               |
|                                                  |                         | 200 kSamples/s, 12-bit, differential, 2xVDD reference             | _   | 70  | _   | dB               |

| Parameter                                    | Symbol               | Test Condition                                                  | Min | Тур | Max | Unit |
|----------------------------------------------|----------------------|-----------------------------------------------------------------|-----|-----|-----|------|
| Signal-to-Noise And Distortion Ratio (SINAD) | SINAD <sub>ADC</sub> | 1 MSamples/s, 12-bit, single-ended, internal 1.25V reference    | _   | 58  | _   | dB   |
|                                              |                      | 1 MSamples/s, 12-bit, single-ended, internal 2.5 V reference    | _   | 62  | _   | dB   |
|                                              |                      | 1 MSamples/s, 12-bit, single-<br>ended, VDD reference           | _   | 64  | _   | dB   |
|                                              |                      | 1 MSamples/s, 12-bit, differential, internal 1.25 V reference   | _   | 60  | _   | dB   |
|                                              |                      | 1 MSamples/s, 12-bit, differential, internal 2.5 V reference    | _   | 64  | _   | dB   |
|                                              |                      | 1 MSamples/s, 12-bit, differential, 5 V reference               | _   | 54  | _   | dB   |
|                                              |                      | 1 MSamples/s, 12-bit, differential, VDD reference               | _   | 66  | _   | dB   |
|                                              |                      | 1 MSamples/s, 12-bit, differential, 2xVDD reference             | _   | 68  | _   | dB   |
|                                              |                      | 200 kSamples/s, 12-bit, single-ended, internal 1.25 V reference | _   | 61  | _   | dB   |
|                                              |                      | 200 kSamples/s, 12-bit, single-ended, internal 2.5 V reference  | _   | 65  | _   | dB   |
|                                              |                      | 200 kSamples/s, 12-bit, single-ended, VDD reference             | _   | 66  | _   | dB   |
|                                              |                      | 200 kSamples/s, 12-bit, differential, internal 1.25 V reference | _   | 63  | _   | dB   |
|                                              |                      | 200 kSamples/s, 12-bit, differential, internal 2.5 V reference  | _   | 66  | _   | dB   |
|                                              |                      | 200 kSamples/s, 12-bit, differential, 5V reference              | _   | 66  | _   | dB   |
|                                              |                      | 200 kSamples/s, 12-bit, differential, VDD reference             | 62  | 66  | _   | dB   |
|                                              |                      | 200 kSamples/s, 12-bit, differential, 2xVDD reference           | _   | 69  | _   | dB   |

| Parameter                                      | Symbol                 | Test Condition                                                    | Min                 | Тур   | Max | Unit              |
|------------------------------------------------|------------------------|-------------------------------------------------------------------|---------------------|-------|-----|-------------------|
| Spurious-Free Dynamic Range (SFDR)             | SFDR <sub>ADC</sub>    | 1 MSamples/s, 12-bit, single-<br>ended, internal 1.25 V reference | _                   | 64    | _   | dBc               |
|                                                |                        | 1 MSamples/s, 12-bit, single-<br>ended, internal 2.5 V reference  | _                   | 76    | _   | dBc               |
|                                                |                        | 1 MSamples/s, 12-bit, single-ended, VDD reference                 | _                   | 73    | _   | dBc               |
|                                                |                        | 1 MSamples/s, 12-bit, differential, internal 1.25 V reference     | _                   | 66    | _   | dBc               |
|                                                |                        | 1 MSamples/s, 12-bit, differential, internal 2.5 V reference      | _                   | 77    | _   | dBc               |
|                                                |                        | 1 MSamples/s, 12-bit, differential, VDD reference                 | _                   | 76    | _   | dBc               |
|                                                |                        | 1 MSamples/s, 12-bit, differential, 2xVDD reference               | _                   | 75    | _   | dBc               |
|                                                |                        | 1 MSamples/s, 12-bit, differential, 5 V reference                 | _                   | 69    | _   | dBc               |
|                                                |                        | 200 kSamples/s, 12-bit, single-ended, internal 1.25 V reference   | _                   | 75    | _   | dBc               |
|                                                |                        | 200 kSamples/s, 12-bit, single-ended, internal 2.5 V reference    | _                   | 75    | _   | dBc               |
|                                                |                        | 200 kSamples/s, 12-bit, single-ended, VDD reference               | _                   | 76    | _   | dBc               |
|                                                |                        | 200 kSamples/s, 12-bit, differential, internal 1.25 V reference   | _                   | 79    | _   | dBc               |
|                                                |                        | 200 kSamples/s, 12-bit, differential, internal 2.5 V reference    | _                   | 79    | _   | dBc               |
|                                                |                        | 200 kSamples/s, 12-bit, differential, 5 V reference               | _                   | 78    | _   | dBc               |
|                                                |                        | 200 kSamples/s, 12-bit, differential, VDD reference               | 68                  | 79    | _   | dBc               |
|                                                |                        | 200 kSamples/s, 12-bit, differential, 2xVDD reference             | _                   | 79    | _   | dBc               |
| Offset voltage                                 | V <sub>ADCOFFSET</sub> | After calibration, single-ended                                   | -4                  | 0.3   | 4   | mV                |
|                                                |                        | After calibration, differential                                   | _                   | 0.3   | _   | mV                |
| Thermometer output gradient                    | TGRAD <sub>ADCTH</sub> |                                                                   | _                   | -1.92 | _   | mV/°C             |
|                                                |                        |                                                                   | _                   | -6.3  | _   | ADC Co-<br>des/°C |
| Differential non-linearity (DNL)               | DNL <sub>ADC</sub>     | V <sub>DD</sub> = 3.0 V, external 2.5V reference                  | -1                  | ±0.7  | 4   | LSB               |
| Integral non-linearity (INL), End point method | INL <sub>ADC</sub>     | V <sub>DD</sub> = 3.0 V, external 2.5V reference                  | _                   | ±1.2  | ±3  | LSB               |
| Missing codes                                  | MC <sub>ADC</sub>      |                                                                   | 11.999 <sup>1</sup> | 12    | _   | bits              |

| Parameter | Symbol | Test Condition | Min | Тур | Max | Unit |
|-----------|--------|----------------|-----|-----|-----|------|
|           |        |                |     |     |     | 4    |

#### Note:

1. On the average every ADC will have one missing code, most likely to appear around 2048 +/- n\*512 where n can be a value in the set {-3, -2, -1, 1, 2, 3}. There will be no missing code around 2048, and in spite of the missing code the ADC will be monotonic at all times so that a response to a slowly increasing input will always be a slowly increasing output. Around the one code that is missing, the neighbor codes will look wider in the DNL plot. The spectra will show spurs on the level of -78dBc for a full-scale input for chips that have the missing code issue.

The integral non-linearity (INL) and differential non-linearity parameters are explained in the following two figures.



Figure 4.26. Integral Non-Linearity (INL)



Figure 4.27. Differential Non-Linearity (DNL)

## 4.10.1 Typical Performance



Figure 4.28. ADC Frequency Spectrum, VDD = 3 V, Temp = 25 °C



Figure 4.29. ADC Integral Linearity Error vs Code, VDD = 3 V, Temp = 25 °C



Figure 4.30. ADC Differential Linearity Error vs Code, VDD = 3 V, Temp = 25 °C



Figure 4.31. ADC Absolute Offset, Common Mode = VDD/2



Figure 4.32. ADC Dynamic Performance vs Temperature for all ADC References, VDD = 3 V



Figure 4.33. ADC Temperature Sensor Readout

# 4.11 Current Digital Analog Converter (IDAC)

Table 4.15. IDAC Range 0 Source

| Parameter                                     | Symbol             | Test Condition                      | Min | Тур   | Max | Unit  |
|-----------------------------------------------|--------------------|-------------------------------------|-----|-------|-----|-------|
| Active current with STEP-                     | I <sub>IDAC</sub>  | EM0, default settings               | _   | 11.7  | _   | μΑ    |
| SEL=0x10                                      |                    | Duty-cycled                         | _   | 10    | _   | nA    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                                     | _   | 0.84  | _   | μΑ    |
| Step size                                     | I <sub>STEP</sub>  |                                     | _   | 0.049 | _   | μΑ    |
| Current drop at high impedance load           | I <sub>D</sub>     | V <sub>IDAC_OUT</sub> = VDD - 100mV | _   | 0.73  | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | VDD = 3.0V, STEPSEL=0x10            | _   | 0.3   | _   | nA/°C |
| Voltage coefficient VC <sub>IDAC</sub>        |                    | T = 25°C, STEPSEL=0x10              | _   | 11.7  | _   | nA/V  |

Table 4.16. IDAC Range 0 Sink

| Parameter                                     | Symbol             | Test Condition                | Min | Тур   | Max | Unit  |
|-----------------------------------------------|--------------------|-------------------------------|-----|-------|-----|-------|
| Active current with STEP-<br>SEL=0x10         | I <sub>IDAC</sub>  | EM0, default settings         | _   | 13.7  |     | μA    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                               | _   | 0.84  | _   | μA    |
| Step size                                     | I <sub>STEP</sub>  |                               | _   | 0.050 | _   | μΑ    |
| Current drop at high impedance load           | I <sub>D</sub>     | V <sub>IDAC_OUT</sub> = 200mV | _   | 0.16  | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | VDD = 3.0V, STEPSEL=0x10      | _   | 0.2   | _   | nA/°C |
| Voltage coefficient                           | VC <sub>IDAC</sub> | T = 25°C, STEPSEL=0x10        | _   | 12.5  | 1   | nA/V  |

Table 4.17. IDAC Range 1 Source

| Parameter                                     | Symbol             | Test Condition                      | Min | Тур   | Max | Unit  |
|-----------------------------------------------|--------------------|-------------------------------------|-----|-------|-----|-------|
| Active current with STEP-                     | I <sub>IDAC</sub>  | EM0, default settings               | _   | 13.0  | _   | μΑ    |
| SEL=0x10                                      |                    | Duty-cycled                         | _   | 10    | _   | nA    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                                     | _   | 3.17  | _   | μΑ    |
| Step size                                     | I <sub>STEP</sub>  |                                     | _   | 0.097 |     | μA    |
| Current drop at high impedance load           | I <sub>D</sub>     | V <sub>IDAC_OUT</sub> = VDD - 100mV | _   | 0.79  | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | VDD = 3.0V, STEPSEL=0x10            | _   | 0.7   | _   | nA/°C |
| Voltage coefficient                           | VC <sub>IDAC</sub> | T = 25°C, STEPSEL=0x10              | _   | 38.4  | _   | nA/V  |

# Table 4.18. IDAC Range 1 Sink

| Parameter                                     | Symbol             | Test Condition                | Min | Тур   | Max | Unit  |
|-----------------------------------------------|--------------------|-------------------------------|-----|-------|-----|-------|
| Active current with STEP-<br>SEL=0x10         | I <sub>IDAC</sub>  | EM0, default settings         | _   | 17.9  | _   | μА    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                               | _   | 3.18  | _   | μΑ    |
| Step size                                     | I <sub>STEP</sub>  |                               | _   | 0.098 | _   | μΑ    |
| Current drop at high impedance load           | I <sub>D</sub>     | V <sub>IDAC_OUT</sub> = 200mV | _   | 0.20  | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | VDD = 3.0V, STEPSEL=0x10      | _   | 0.7   | _   | nA/°C |
| Voltage coefficient                           | VC <sub>IDAC</sub> | T = 25°C, STEPSEL=0x10        | _   | 40.9  | _   | nA/V  |

# Table 4.19. IDAC Range 2 Source

| Parameter                                     | Symbol             | Test Condition                      | Min | Тур   | Max | Unit  |
|-----------------------------------------------|--------------------|-------------------------------------|-----|-------|-----|-------|
| Active current with STEP-                     | I <sub>IDAC</sub>  | EM0, default settings               | _   | 16.2  | _   | μΑ    |
| SEL=0x10                                      |                    | Duty-cycled                         | _   | 10    | _   | nA    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                                     | _   | 8.40  | _   | μΑ    |
| Step size                                     | I <sub>STEP</sub>  |                                     | _   | 0.493 | _   | μΑ    |
| Current drop at high impedance load           | I <sub>D</sub>     | V <sub>IDAC_OUT</sub> = VDD - 100mV | _   | 1.26  | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | VDD = 3.0V, STEPSEL=0x10            | _   | 2.8   | _   | nA/°C |
| Voltage coefficient                           | VC <sub>IDAC</sub> | T = 25°C, STEPSEL=0x10              | _   | 96.6  | _   | nA/V  |

# Table 4.20. IDAC Range 2 Sink

| Parameter                                     | Symbol             | Test Condition                | Min | Тур   | Max | Unit  |
|-----------------------------------------------|--------------------|-------------------------------|-----|-------|-----|-------|
| Active current with STEP-<br>SEL=0x10         | I <sub>IDAC</sub>  | EM0, default settings         | _   | 28.4  | _   | μΑ    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                               | _   | 8.44  | _   | μА    |
| Step size                                     | I <sub>STEP</sub>  |                               | _   | 0.495 | _   | μΑ    |
| Current drop at high impedance load           | I <sub>D</sub>     | V <sub>IDAC_OUT</sub> = 200mV | _   | 0.55  | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | VDD = 3.0V, STEPSEL=0x10      | _   | 2.8   | _   | nA/°C |
| Voltage coefficient                           | VC <sub>IDAC</sub> | T = 25°C, STEPSEL=0x10        | _   | 94.4  | _   | nA/V  |

# Table 4.21. IDAC Range 3 Source

| Parameter                                     | Symbol             | Test Condition                      | Min | Тур   | Max | Unit  |
|-----------------------------------------------|--------------------|-------------------------------------|-----|-------|-----|-------|
| Active current with STEP-                     | I <sub>IDAC</sub>  | EM0, default settings               | _   | 18.3  | _   | μΑ    |
| SEL=0x10                                      |                    | Duty-cycled                         | _   | 10    | _   | nA    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                                     | _   | 34.03 | _   | μА    |
| Step size                                     | I <sub>STEP</sub>  |                                     | _   | 1.996 | _   | μΑ    |
| Current drop at high impedance load           | I <sub>D</sub>     | V <sub>IDAC_OUT</sub> = VDD - 100mV | _   | 3.18  | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | VDD = 3.0V, STEPSEL=0x10            | _   | 10.9  |     | nA/°C |
| Voltage coefficient                           | VC <sub>IDAC</sub> | T = 25°C, STEPSEL=0x10              | _   | 159.5 | _   | nA/V  |

# Table 4.22. IDAC Range 3 Sink

| Parameter                                     | Symbol             | Test Condition                | Min | Тур   | Max | Unit  |
|-----------------------------------------------|--------------------|-------------------------------|-----|-------|-----|-------|
| Active current with STEP-<br>SEL=0x10         | I <sub>IDAC</sub>  | EM0, default settings         | _   | 62.9  | _   | μА    |
| Nominal IDAC output current with STEPSEL=0x10 | I <sub>0x10</sub>  |                               | _   | 34.16 | _   | μА    |
| Step size                                     | I <sub>STEP</sub>  |                               | _   | 2.003 | _   | μΑ    |
| Current drop at high impedance load           | I <sub>D</sub>     | V <sub>IDAC_OUT</sub> = 200mV | _   | 1.65  | _   | %     |
| Temperature coefficient                       | TC <sub>IDAC</sub> | VDD = 3.0V, STEPSEL=0x10      | _   | 10.9  | _   | nA/°C |
| Voltage coefficient                           | VC <sub>IDAC</sub> | T = 25°C, STEPSEL=0x10        | _   | 148.6 | _   | nA/V  |

## Table 4.23. IDAC

| Parameter                                     | Symbol              | Test Condition | Min | Тур | Max | Unit |
|-----------------------------------------------|---------------------|----------------|-----|-----|-----|------|
| Start-up time, from enabled to output settled | t <sub>IDAC</sub> - |                | _   | 40  |     | μs   |



Figure 4.34. IDAC Source Current as a function of voltage on IDAC\_OUT



Figure 4.35. IDAC Sink Current as a function of voltage on IDAC\_OUT



Figure 4.36. IDAC Linearity

## 4.12 Analog Comparator (ACMP)

Table 4.24. ACMP

| Parameter                                         | Symbol                  | Test Condition                                                             | Min | Тур  | Max             | Unit |
|---------------------------------------------------|-------------------------|----------------------------------------------------------------------------|-----|------|-----------------|------|
| Input voltage range                               | V <sub>ACMPIN</sub>     |                                                                            | 0   | _    | V <sub>DD</sub> | V    |
| ACMP Common Mode voltage range                    | VACMPCM                 |                                                                            | 0   | _    | V <sub>DD</sub> | V    |
| Active current                                    | I <sub>ACMP</sub>       | BIASPROG=0b0000, FULL-<br>BIAS=0 and HALFBIAS=1 in<br>ACMPn_CTRL register  | _   | 0.1  | 0.4             | μΑ   |
|                                                   |                         | BIASPROG=0b1111, FULL-<br>BIAS= 0 and HALFBIAS=0 in<br>ACMPn_CTRL register | _   | 2.87 | 15              | μА   |
|                                                   |                         | BIASPROG=0b1111, FULL-<br>BIAS= 1 and HALFBIAS=0 in<br>ACMPn_CTRL register | _   | 195  | 520             | μА   |
| Current consumption of internal voltage reference | I <sub>ACMPREF</sub>    | Internal voltage reference off. Using external voltage reference           | _   | 0    | _               | μА   |
|                                                   |                         | Internal voltage reference                                                 | _   | 5    | _               | μA   |
| Offset voltage                                    | V <sub>ACMPOFFSET</sub> | BIASPROG= 0b1010, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | -12 | 0    | 12              | mV   |
| ACMP hysteresis                                   | V <sub>ACMPHYST</sub>   | Programmable                                                               | _   | 17   | _               | mV   |
| Capacitive Sense Internal Resistance              | R <sub>CSRES</sub>      | CSRESSEL=0b00 in<br>ACMPn_INPUTSEL                                         | _   | 39   | _               | kΩ   |
|                                                   |                         | CSRESSEL=0b01 in ACMPn_INPUTSEL                                            | _   | 71   | _               | kΩ   |
|                                                   |                         | CSRESSEL=0b10 in ACMPn_INPUTSEL                                            | _   | 104  | _               | kΩ   |
|                                                   |                         | CSRESSEL=0b11 in ACMPn_INPUTSEL                                            | _   | 136  | _               | kΩ   |
| Startup time                                      | tacmpstart              |                                                                            | _   | _    | 10              | μs   |

The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given in in the following equation. I<sub>ACMPREF</sub> is zero if an external voltage reference is used.

I<sub>ACMPTOTAL</sub> = I<sub>ACMP</sub> + I<sub>ACMPREF</sub>

14



Figure 4.37. ACMP Characteristics, Vdd = 3 V, Temp = 25 °C, FULLBIAS = 0, HALFBIAS = 1

## 4.13 Voltage Comparator (VCMP)

Table 4.25. VCMP

| Parameter                        | Symbol                  | Test Condition                                                   | Min      | Тур             | Max | Unit |
|----------------------------------|-------------------------|------------------------------------------------------------------|----------|-----------------|-----|------|
| Input voltage range              | V <sub>VCMPIN</sub>     |                                                                  | _        | $V_{DD}$        | _   | V    |
| VCMP Common Mode voltage range   | VVCMPCM                 |                                                                  | <u>—</u> | V <sub>DD</sub> | _   | V    |
| Active current                   | IVCMP                   | BIASPROG=0b0000 and HALF-BIAS=1 in VCMPn_CTRL register           | _        | 0.1             |     | μА   |
|                                  |                         | BIASPROG=0b1111 and HALF-BIAS=0 in VCMPn_CTRL register. LPREF=0. | _        | 14.7            | 35  | μА   |
| Startup time reference generator | t <sub>VCMPREF</sub>    | NORMAL                                                           | _        | 10              | _   | μs   |
| Offset voltage                   | V <sub>VCMPOFFSET</sub> | Single-ended                                                     | _        | 10              | _   | mV   |
|                                  |                         | Differential                                                     | _        | 10              | _   | mV   |
| VCMP hysteresis                  | V <sub>VCMPHYST</sub>   |                                                                  | _        | 17              | _   | mV   |
| Startup time                     | t <sub>VCMPSTART</sub>  |                                                                  | _        | _               | 10  | μs   |

The  $V_{DD}$  trigger level can be configured by setting the TRIGLEVEL field of the VCMP\_CTRL register in accordance with the following equation:

 $V_{
m DD\ Trigger\ Level}$  = 1.667V + 0.034 × TRIGLEVEL

Table 4.26. I2C Standard-mode (Sm)

| Parameter                                          | Symbol              | Min | Тур | Max                 | Unit |
|----------------------------------------------------|---------------------|-----|-----|---------------------|------|
| SCL clock frequency                                | f <sub>SCL</sub>    | 0   | _   | 100 <sup>1</sup>    | kHz  |
| SCL clock low time                                 | t <sub>LOW</sub>    | 4.7 | _   | _                   | μs   |
| SCL clock high time                                | t <sub>HIGH</sub>   | 4.0 | _   | _                   | μs   |
| SDA set-up time                                    | t <sub>SU,DAT</sub> | 250 | _   | _                   | ns   |
| SDA hold time                                      | t <sub>HD,DAT</sub> | 8   | _   | 3450 <sup>2,3</sup> | ns   |
| Repeated START condition set-up time               | t <sub>SU,STA</sub> | 4.7 | _   | _                   | μs   |
| (Repeated) START condition hold time               | t <sub>HD,STA</sub> | 4.0 | _   | _                   | μs   |
| STOP condition set-up time                         | t <sub>SU,STO</sub> | 4.0 | _   | _                   | μs   |
| Bus free time between a STOP and a START condition | t <sub>BUF</sub>    | 4.7 | _   | _                   | μs   |

#### Note:

- 1. For the minimum HFPERCLK frequency required in Standard-mode, see the I2C chapter in the EFM32ZG Reference Manual.
- 2. The maximum SDA hold time (t<sub>HD.DAT</sub>) needs to be met only when the device does not stretch the low time of SCL (t<sub>LOW</sub>).
- 3. When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((3450\*10<sup>-9</sup> [s] \* f<sub>HFPERCLK</sub> [Hz]) 5).

Table 4.27. I2C Fast-mode (Fm)

| Parameter                                          | Symbol              | Min | Тур | Max                | Unit |
|----------------------------------------------------|---------------------|-----|-----|--------------------|------|
| SCL clock frequency                                | f <sub>SCL</sub>    | 0   | _   | 400 <sup>1</sup>   | kHz  |
| SCL clock low time                                 | t <sub>LOW</sub>    | 1.3 | _   | _                  | μs   |
| SCL clock high time                                | t <sub>HIGH</sub>   | 0.6 | _   | _                  | μs   |
| SDA set-up time                                    | t <sub>SU,DAT</sub> | 100 | _   | _                  | ns   |
| SDA hold time                                      | t <sub>HD,DAT</sub> | 8   | _   | 900 <sup>2,3</sup> | ns   |
| Repeated START condition set-up time               | t <sub>SU,STA</sub> | 0.6 | _   | _                  | μs   |
| (Repeated) START condition hold time               | t <sub>HD,STA</sub> | 0.6 | _   | _                  | μs   |
| STOP condition set-up time                         | t <sub>SU,STO</sub> | 0.6 | _   | _                  | μs   |
| Bus free time between a STOP and a START condition | t <sub>BUF</sub>    | 1.3 | _   | _                  | μs   |

### Note:

- 1. For the minimum HFPERCLK frequency required in Fast-mode, see the I2C chapter in the EFM32ZG Reference Manual.
- 2. The maximum SDA hold time  $(t_{HD,DAT})$  needs to be met only when the device does not stretch the low time of SCL  $(t_{LOW})$ .
- 3. When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ( $(900*10^{-9} [s] * f_{HFPERCLK} [Hz]) 5$ ).

Table 4.28. I2C Fast-mode Plus (Fm+)

| Parameter                                          | Symbol              | Min  | Тур | Max               | Unit |
|----------------------------------------------------|---------------------|------|-----|-------------------|------|
| SCL clock frequency                                | f <sub>SCL</sub>    | 0    | _   | 1000 <sup>1</sup> | kHz  |
| SCL clock low time                                 | t <sub>LOW</sub>    | 0.5  | _   | _                 | μs   |
| SCL clock high time                                | t <sub>HIGH</sub>   | 0.26 | _   | _                 | μs   |
| SDA set-up time                                    | t <sub>SU,DAT</sub> | 50   | _   | _                 | ns   |
| SDA hold time                                      | t <sub>HD,DAT</sub> | 8    | _   | _                 | ns   |
| Repeated START condition set-up time               | t <sub>SU,STA</sub> | 0.26 | _   | _                 | μs   |
| (Repeated) START condition hold time               | t <sub>HD,STA</sub> | 0.26 | _   | _                 | μs   |
| STOP condition set-up time                         | t <sub>SU,STO</sub> | 0.26 | _   | _                 | μs   |
| Bus free time between a STOP and a START condition | t <sub>BUF</sub>    | 0.5  | _   | _                 | μs   |
|                                                    | -                   | -    |     |                   |      |

### Note:

# 4.15 Digital Peripherals

Table 4.29. Digital Peripherals

| Parameter      | Symbol              | Test Condition                      | Min | Тур  | Max | Unit   |
|----------------|---------------------|-------------------------------------|-----|------|-----|--------|
| USART current  | I <sub>USART</sub>  | USART idle current, clock enabled   | _   | 7.5  | _   | μΑ/MHz |
| LEUART current | I <sub>LEUART</sub> | LEUART idle current, clock enabled  | _   | 150  | _   | nA     |
| I2C current    | I <sub>I2C</sub>    | I2C idle current, clock enabled     | _   | 6.25 | _   | μA/MHz |
| TIMER current  | I <sub>TIMER</sub>  | TIMER_0 idle current, clock enabled | _   | 8.75 | _   | μA/MHz |
| PCNT current   | I <sub>PCNT</sub>   | PCNT idle current, clock enabled    | _   | 100  | _   | nA     |
| RTC current    | I <sub>RTC</sub>    | RTC idle current, clock enabled     | _   | 100  | _   | nA     |
| AES current    | I <sub>AES</sub>    | AES idle current, clock enabled     | _   | 2.5  | _   | μΑ/MHz |
| GPIO current   | I <sub>GPIO</sub>   | GPIO idle current, clock enabled    | _   | 5.31 | _   | μΑ/MHz |
| PRS current    | I <sub>PRS</sub>    | PRS idle current                    | _   | 2.81 | _   | μΑ/MHz |
| DMA current    | I <sub>DMA</sub>    | Clock enable                        | _   | 8.12 |     | μΑ/MHz |

<sup>1.</sup> For the minimum HFPERCLK frequency required in Fast-mode Plus, see the I2C chapter in the EFM32ZG Reference Manual.

### 5. Pin Definitions

**Note:** Please refer to the application note *AN0002 EFM32 Hardware Design Considerations* for guidelines on designing Printed Circuit Boards (PCBs) for the EFM32ZG.

### 5.1 EFM32ZG108 (QFN24)

#### **5.1.1 Pinout**

The EFM32ZG108 pinout is shown in the following figure and table. Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question.



Figure 5.1. EFM32ZG108 Pinout (top view, not to scale)

**Table 5.1. Device Pinout** 

| QFN24 P | Pin# and Name |                      | Pin Alternate                                                          | Functionality / Description    |                                             |
|---------|---------------|----------------------|------------------------------------------------------------------------|--------------------------------|---------------------------------------------|
| Pin #   | Pin Name      | Analog               | Timers                                                                 | Communication                  | Other                                       |
| 0       | VSS           | Ground.              |                                                                        |                                |                                             |
| 4       | DAG           |                      | TIMO 000 #0/4/4                                                        | LEU0_RX #4                     | PRS_CH0 #0                                  |
| 1       | PA0           |                      | TIM0_CC0 #0/1/4                                                        | I2C0_SDA #0                    | GPIO_EM4WU0                                 |
| 2       | IOVDD_0       | Digital IO powe      | er supply 0.                                                           |                                |                                             |
| 2       | DCO           | ACMPO CUO            | TIM0_CC1 #4                                                            | US1_TX #0                      | DDC 0112 #0                                 |
| 3       | PC0           | ACMP0_CH0            | PCNT0_S0IN #2                                                          | I2C0_SDA #4                    | PRS_CH2 #0                                  |
| 4       | DC4           | ACMPO CUI            | TIM0_CC2 #4                                                            | US1_RX #0                      | DDC C112 #0                                 |
| 4       | PC1           | ACMP0_CH1            | PCNT0_S1IN #2                                                          | I2C0_SCL #4                    | PRS_CH3 #0                                  |
| 5       | PB7           | LFXTAL_P             | TIM1_CC0 #3                                                            | US1_CLK #0                     |                                             |
| 6       | PB8           | LFXTAL_N             | TIM1_CC1 #3                                                            | US1_CS #0                      |                                             |
| 7       | RESETn        |                      | tive low. To apply an external r<br>nd let the internal pull-up ensure |                                | uired to only drive this pin low            |
| 8       | PB11          |                      | TIM1_CC2 #3                                                            |                                |                                             |
| 9       | AVDD_2        | Analog power s       | supply 2.                                                              |                                |                                             |
| 10      | PB13          | HFXTAL_P             |                                                                        | LEU0_TX #1                     |                                             |
| 11      | PB14          | HFXTAL_N             |                                                                        | LEU0_RX #1                     |                                             |
| 12      | AVDD_0        | Analog power s       | supply 0.                                                              |                                |                                             |
| 13      | PD6           |                      | TIM1_CC0 #4                                                            | US1_RX #2/3                    | ACMP0_O #2                                  |
| 13      | FD0           |                      | PCNT0_S0IN #3                                                          | I2C0_SDA #1                    | ACIVIFU_O #2                                |
| 14      | PD7           |                      | TIM1_CC1 #4                                                            | US1_TX #2/3                    | CMU CLK0 #2                                 |
| 14      | FD7           |                      | PCNT0_S1IN #3                                                          | I2C0_SCL #1                    | CINIO_CERO #2                               |
| 15      | VDD_DREG      | Power supply for     | or on-chip voltage regulator.                                          |                                |                                             |
| 16      | DECOUPLE      | Decouple output pin. | ut for on-chip voltage regulator.                                      | An external capacitance of siz | e C <sub>DECOUPLE</sub> is required at this |
| 47      | DOM           |                      | TIM1_CC1 #0                                                            | 1104 00 #0                     | DD0 0110 #0                                 |
| 17      | PC14          |                      | PCNT0_S1IN #0                                                          | US1_CS #3                      | PRS_CH0 #2                                  |
| 18      | PC15          |                      | TIM1_CC2 #0                                                            | US1_CLK #3                     | PRS_CH1 #2                                  |
|         |               |                      |                                                                        | US1_CLK #2                     | DDC CMCLK#0                                 |
| 19      | PF0           |                      | TIM0_CC0 #5                                                            | LEU0_TX #3                     | DBG_SWCLK#0                                 |
|         |               |                      |                                                                        | I2C0_SDA #5                    | BOOT_TX                                     |
|         |               |                      |                                                                        | US1_CS #2                      | DBG_SWDIO #0                                |
| 20      | PF1           |                      | TIM0_CC1 #5                                                            | LEU0_RX #3                     | GPIO_EM4WU3                                 |
|         |               |                      |                                                                        | I2C0_SCL #5                    | BOOT_RX                                     |
| 21      | PF2           |                      | TIM0_CC2 #5                                                            | LEU0_TX #4                     | GPIO_EM4WU4                                 |

| QFN24 P | in# and Name | Pin Alternate Functionality / Description |                                   |             |             |  |  |  |  |  |  |  |
|---------|--------------|-------------------------------------------|-----------------------------------|-------------|-------------|--|--|--|--|--|--|--|
| Pin#    | Pin Name     | Analog                                    | Analog Timers Communication Other |             |             |  |  |  |  |  |  |  |
| 22      | IOVDD_5      | Digital IO power                          | Digital IO power supply 5.        |             |             |  |  |  |  |  |  |  |
| 23      | PE12         |                                           | TIM1_CC2 #1                       | I2C0_SDA #6 | CMU_CLK1 #2 |  |  |  |  |  |  |  |
| 24      | DE42         |                                           |                                   | 1200 001 #6 | ACMP0_O #0  |  |  |  |  |  |  |  |
| 24      | FEIS         | PE13                                      |                                   | I2C0_SCL #6 | GPIO_EM4WU5 |  |  |  |  |  |  |  |

### 5.1.2 Alternate Functionality Pinout

A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the following table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

**Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0.

Table 5.2. Alternate functionality overview

| Alternate     |      |      |      | LOCATION | NC  |     |      |                                                                                                               |
|---------------|------|------|------|----------|-----|-----|------|---------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3        | 4   | 5   | 6    | Description                                                                                                   |
| ACMP0_CH0     | PC0  |      |      |          |     |     |      | Analog comparator ACMP0, channel 0.                                                                           |
| ACMP0_CH1     | PC1  |      |      |          |     |     |      | Analog comparator ACMP0, channel 1.                                                                           |
| ACMP0_O       | PE13 |      | PD6  |          |     |     |      | Analog comparator ACMP0, digital output.                                                                      |
| BOOT_RX       | PF1  |      |      |          |     |     |      | Bootloader RX.                                                                                                |
| BOOT_TX       | PF0  |      |      |          |     |     |      | Bootloader TX.                                                                                                |
| CMU_CLK0      |      |      | PD7  |          |     |     |      | Clock Management Unit, clock output number 0.                                                                 |
| CMU_CLK1      |      |      | PE12 |          |     |     |      | Clock Management Unit, clock output number 1.                                                                 |
|               |      |      |      |          |     |     |      | Debug-interface Serial Wire clock input.                                                                      |
| DBG_SWCLK     | PF0  |      |      |          |     |     |      | Note that this function is enabled to pin out of reset, and has a built-in pull down.                         |
|               |      |      |      |          |     |     |      | Debug-interface Serial Wire data input / output.                                                              |
| DBG_SWDIO     | PF1  |      |      |          |     |     |      | Note that this function is enabled to pin out of reset, and has a built-in pull up.                           |
| GPIO_EM4WU0   | PA0  |      |      |          |     |     |      | Pin can be used to wake the system up from EM4                                                                |
| GPIO_EM4WU3   | PF1  |      |      |          |     |     |      | Pin can be used to wake the system up from EM4                                                                |
| GPIO_EM4WU4   | PF2  |      |      |          |     |     |      | Pin can be used to wake the system up from EM4                                                                |
| GPIO_EM4WU5   | PE13 |      |      |          |     |     |      | Pin can be used to wake the system up from EM4                                                                |
| HFXTAL_N      | PB14 |      |      |          |     |     |      | High Frequency Crystal negative pin. Also used as external optional clock input pin.                          |
| HFXTAL_P      | PB13 |      |      |          |     |     |      | High Frequency Crystal positive pin.                                                                          |
| I2C0_SCL      |      | PD7  |      |          | PC1 | PF1 | PE13 | I2C0 Serial Clock Line input / output.                                                                        |
| I2C0_SDA      | PA0  | PD6  |      |          | PC0 | PF0 | PE12 | I2C0 Serial Data input / output.                                                                              |
| LEU0_RX       |      | PB14 |      | PF1      | PA0 |     |      | LEUART0 Receive input.                                                                                        |
| LEU0_TX       |      | PB13 |      | PF0      | PF2 |     |      | LEUART0 Transmit output. Also used as receive input in half duplex communication.                             |
| LFXTAL_N      | PB8  |      |      |          |     |     |      | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. |
| LFXTAL_P      | PB7  |      |      |          |     |     |      | Low Frequency Crystal (typically 32.768 kHz) positive pin.                                                    |
| PCNT0_S0IN    |      |      | PC0  | PD6      |     |     |      | Pulse Counter PCNT0 input number 0.                                                                           |
| PCNT0_S1IN    | PC14 |      | PC1  | PD7      |     |     |      | Pulse Counter PCNT0 input number 1.                                                                           |

| Alternate     |      |      |      | LOCATIO | DN  |     |   |                                                                                       |
|---------------|------|------|------|---------|-----|-----|---|---------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3       | 4   | 5   | 6 | Description                                                                           |
| PRS_CH0       | PA0  |      | PC14 |         |     |     |   | Peripheral Reflex System PRS, channel 0.                                              |
| PRS_CH1       |      |      | PC15 |         |     |     |   | Peripheral Reflex System PRS, channel 1.                                              |
| PRS_CH2       | PC0  |      |      |         |     |     |   | Peripheral Reflex System PRS, channel 2.                                              |
| PRS_CH3       | PC1  |      |      |         |     |     |   | Peripheral Reflex System PRS, channel 3.                                              |
| TIM0_CC0      | PA0  | PA0  |      |         | PA0 | PF0 |   | Timer 0 Capture Compare input / output channel 0.                                     |
| TIM0_CC1      |      |      |      |         | PC0 | PF1 |   | Timer 0 Capture Compare input / output channel 1.                                     |
| TIM0_CC2      |      |      |      |         | PC1 | PF2 |   | Timer 0 Capture Compare input / output channel 2.                                     |
| TIM1_CC0      |      |      |      | PB7     | PD6 |     |   | Timer 1 Capture Compare input / output channel 0.                                     |
| TIM1_CC1      | PC14 |      |      | PB8     | PD7 |     |   | Timer 1 Capture Compare input / output channel 1.                                     |
| TIM1_CC2      | PC15 | PE12 |      | PB11    |     |     |   | Timer 1 Capture Compare input / output channel 2.                                     |
| US1_CLK       | PB7  |      | PF0  | PC15    |     |     |   | USART1 clock input / output.                                                          |
| US1_CS        | PB8  |      | PF1  | PC14    |     |     |   | USART1 chip select input / output.                                                    |
|               |      |      |      |         |     |     |   | USART1 Asynchronous Receive.                                                          |
| US1_RX        | PC1  |      | PD6  | PD6     |     |     |   | USART1 Synchronous mode Master Input / Slave Output (MISO).                           |
| US1_TX        | PC0  |      | PD7  | PD7     |     |     |   | USART1 Asynchronous Transmit.Also used as receive input in half duplex communication. |
| _             |      |      |      |         |     |     |   | USART1 Synchronous mode Master Output / Slave Input (MOSI).                           |

# 5.1.3 GPIO Pinout Overview

The specific GPIO pins available in EFM32ZG110 is shown in the following table. Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port is indicated by a number from 15 down to 0.

Table 5.3. GPIO Pinout

| Port   | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin 9 | Pin 8 | Pin 7 | Pin 6 | Pin 5 | Pin 4 | Pin 3 | Pin 2 | Pin 1 | Pin 0 |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| Port A | -         | -         | -         | -         | -         | -         | -     | -     | -     | -     | -     | -     | -     | -     | -     | PA0   |
| Port B | -         | PB14      | PB13      | -         | PB11      | -         | -     | PB8   | PB7   | -     | -     | -     | -     | -     | -     | -     |
| Port C | PC15      | PC14      | -         | -         | -         | -         | -     | -     | -     | -     | -     | -     | -     | -     | PC1   | PC0   |
| Port D | -         | -         | -         | -         | -         | -         | -     | -     | PD7   | PD6   | -     | -     | -     | -     | -     | -     |
| Port E | _         | -         | PE13      | PE12      | -         | -         | -     | -     | -     | -     | -     | -     | -     | -     | -     | -     |
| Port F | -         | -         | -         | -         | -         | -         | -     | -     | -     | -     | -     | -     | -     | PF2   | PF1   | PF0   |

### 5.2 EFM32ZG110 (QFN24)

#### 5.2.1 Pinout

The EFM32ZG110 pinout is shown in the following figure and table. Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question.



Figure 5.2. EFM32ZG110 Pinout (top view, not to scale)

Table 5.4. Device Pinout

| QFN24 P | in# and Name |                 | Pin Alternate Functionality / Description |               |             |  |  |  |  |  |
|---------|--------------|-----------------|-------------------------------------------|---------------|-------------|--|--|--|--|--|
| Pin #   | Pin Name     | Analog          | Timers                                    | Communication | Other       |  |  |  |  |  |
| 0       | VSS          | Ground.         | round.                                    |               |             |  |  |  |  |  |
| 1       | PA0          |                 | TIMO CC0 #0/1/4                           | LEU0_RX #4    | PRS_CH0 #0  |  |  |  |  |  |
| '       | PAU          |                 | TIM0_CC0 #0/1/4                           | I2C0_SDA #0   | GPIO_EM4WU0 |  |  |  |  |  |
| 2       | IOVDD_0      | Digital IO powe | er supply 0.                              |               |             |  |  |  |  |  |
| 2       | 3 PC0 AC     | ACMPO CHO       | TIM0_CC1 #4                               | US1_TX #0     | PRS_CH2 #0  |  |  |  |  |  |
|         |              | ACMP0_CH0       | PCNT0_S0IN #2                             | I2C0_SDA #4   |             |  |  |  |  |  |

| QFN24 P | in# and Name | Pin Alternate Functionality / Description |                                                                                                                                                                                             |                                 |                                           |  |  |  |  |  |  |  |
|---------|--------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------|--|--|--|--|--|--|--|
| Pin #   | Pin Name     | Analog                                    | Timers                                                                                                                                                                                      | Communication                   | Other                                     |  |  |  |  |  |  |  |
| 4       | PC1          | ACMPO CHI                                 | TIM0_CC2 #4                                                                                                                                                                                 | US1_RX #0                       | DDC CU3 #0                                |  |  |  |  |  |  |  |
| 4       | PCI          | ACMP0_CH1                                 | PCNT0_S1IN #2                                                                                                                                                                               | I2C0_SCL #4                     | PRS_CH3 #0                                |  |  |  |  |  |  |  |
| 5       | PB7          | LFXTAL_P                                  | TIM1_CC0 #3                                                                                                                                                                                 | US1_CLK #0                      |                                           |  |  |  |  |  |  |  |
| 6       | PB8          | LFXTAL_N                                  | TIM1_CC1 #3                                                                                                                                                                                 | US1_CS #0                       |                                           |  |  |  |  |  |  |  |
| 7       | RESETn       |                                           | Reset input, active low. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. |                                 |                                           |  |  |  |  |  |  |  |
| 8       | PB11         | IDAC0_OUT                                 | TIM1_CC2 #3                                                                                                                                                                                 |                                 |                                           |  |  |  |  |  |  |  |
| 9       | AVDD_2       | Analog power s                            | supply 2.                                                                                                                                                                                   |                                 |                                           |  |  |  |  |  |  |  |
| 10      | PB13         | HFXTAL_P                                  |                                                                                                                                                                                             | LEU0_TX #1                      |                                           |  |  |  |  |  |  |  |
| 11      | PB14         | HFXTAL_N                                  |                                                                                                                                                                                             | LEU0_RX #1                      |                                           |  |  |  |  |  |  |  |
| 12      | AVDD_0       | Analog power s                            | supply 0.                                                                                                                                                                                   |                                 |                                           |  |  |  |  |  |  |  |
| 13      | PD6 AD       | ADC0_CH6                                  | TIM1_CC0 #4 US1_RX #2/3                                                                                                                                                                     |                                 | ACMP0_O #2                                |  |  |  |  |  |  |  |
| 13      | FD0          | ADCU_CITO                                 | PCNT0_S0IN #3                                                                                                                                                                               | I2C0_SDA #1                     | ACIVIFU_O #2                              |  |  |  |  |  |  |  |
| 14      | PD7          | TIM1_CC1 #4 I                             |                                                                                                                                                                                             | US1_TX #2/3                     | CMU_CLK0 #2                               |  |  |  |  |  |  |  |
| 14      | FD7          | ADCO_CIT                                  | PCNT0_S1IN #3                                                                                                                                                                               | I2C0_SCL #1                     | CMO_CLR0 #2                               |  |  |  |  |  |  |  |
| 15      | VDD_DREG     | Power supply f                            | or on-chip voltage regulator.                                                                                                                                                               |                                 |                                           |  |  |  |  |  |  |  |
| 16      | DECOUPLE     | Decouple outpo                            | ut for on-chip voltage regulator.                                                                                                                                                           | An external capacitance of size | C <sub>DECOUPLE</sub> is required at this |  |  |  |  |  |  |  |
| 17      | PC14         |                                           | TIM1_CC1 #0<br>PCNT0_S1IN #0                                                                                                                                                                | US1_CS #3                       | PRS_CH0 #2                                |  |  |  |  |  |  |  |
| 18      | PC15         |                                           | TIM1_CC2 #0                                                                                                                                                                                 | US1_CLK #3                      | PRS_CH1 #2                                |  |  |  |  |  |  |  |
|         |              |                                           |                                                                                                                                                                                             | US1_CLK #2                      | DDO OMOLICIO                              |  |  |  |  |  |  |  |
| 19      | PF0          |                                           | TIM0_CC0 #5                                                                                                                                                                                 | LEU0_TX #3                      | DBG_SWCLK #0                              |  |  |  |  |  |  |  |
|         |              |                                           |                                                                                                                                                                                             | I2C0_SDA #5                     | BOOT_TX                                   |  |  |  |  |  |  |  |
|         |              |                                           |                                                                                                                                                                                             | US1_CS #2                       | DBG_SWDIO #0                              |  |  |  |  |  |  |  |
| 20      | PF1          |                                           | TIM0_CC1 #5                                                                                                                                                                                 | LEU0_RX #3                      | GPIO_EM4WU3                               |  |  |  |  |  |  |  |
|         |              |                                           |                                                                                                                                                                                             | I2C0_SCL #5                     | BOOT_RX                                   |  |  |  |  |  |  |  |
| 21      | PF2          |                                           | TIM0_CC2 #5                                                                                                                                                                                 | LEU0_TX #4                      | GPIO_EM4WU4                               |  |  |  |  |  |  |  |
| 22      | IOVDD_5      | Digital IO power supply 5.                |                                                                                                                                                                                             |                                 |                                           |  |  |  |  |  |  |  |
| 23      | PE12         |                                           | TIM1_CC2 #1                                                                                                                                                                                 | I2C0_SDA #6                     | CMU_CLK1 #2                               |  |  |  |  |  |  |  |
| 24      | DE40         |                                           |                                                                                                                                                                                             | 1200 001 40                     | ACMP0_O #0                                |  |  |  |  |  |  |  |
| 24      | PE13         |                                           |                                                                                                                                                                                             | I2C0_SCL #6                     | GPIO_EM4WU5                               |  |  |  |  |  |  |  |

### 5.2.2 Alternate Functionality Pinout

A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the following table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

**Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0.

Table 5.5. Alternate functionality overview

| Alternate     |      |      |      | LOCATI | ON  |     |      |                                                                                                               |
|---------------|------|------|------|--------|-----|-----|------|---------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3      | 4   | 5   | 6    | Description                                                                                                   |
| ACMP0_CH0     | PC0  |      |      |        |     |     |      | Analog comparator ACMP0, channel 0.                                                                           |
| ACMP0_CH1     | PC1  |      |      |        |     |     |      | Analog comparator ACMP0, channel 1.                                                                           |
| ACMP0_O       | PE13 |      | PD6  |        |     |     |      | Analog comparator ACMP0, digital output.                                                                      |
| ADC0_CH6      | PD6  |      |      |        |     |     |      | Analog to digital converter ADC0, input channel number 6.                                                     |
| ADC0_CH7      | PD7  |      |      |        |     |     |      | Analog to digital converter ADC0, input channel number 7.                                                     |
| BOOT_RX       | PF1  |      |      |        |     |     |      | Bootloader RX.                                                                                                |
| BOOT_TX       | PF0  |      |      |        |     |     |      | Bootloader TX.                                                                                                |
| CMU_CLK0      |      |      | PD7  |        |     |     |      | Clock Management Unit, clock output number 0.                                                                 |
| CMU_CLK1      |      |      | PE12 |        |     |     |      | Clock Management Unit, clock output number 1.                                                                 |
|               |      |      |      |        |     |     |      | Debug-interface Serial Wire clock input.                                                                      |
| DBG_SWCLK     | PF0  |      |      |        |     |     |      | Note that this function is enabled to pin out of reset, and has a built-in pull down.                         |
|               |      |      |      |        |     |     |      | Debug-interface Serial Wire data input / output.                                                              |
| DBG_SWDIO     | PF1  |      |      |        |     |     |      | Note that this function is enabled to pin out of reset, and has a built-in pull up.                           |
| GPIO_EM4WU0   | PA0  |      |      |        |     |     |      | Pin can be used to wake the system up from EM4                                                                |
| GPIO_EM4WU3   | PF1  |      |      |        |     |     |      | Pin can be used to wake the system up from EM4                                                                |
| GPIO_EM4WU4   | PF2  |      |      |        |     |     |      | Pin can be used to wake the system up from EM4                                                                |
| GPIO_EM4WU5   | PE13 |      |      |        |     |     |      | Pin can be used to wake the system up from EM4                                                                |
| HFXTAL_N      | PB14 |      |      |        |     |     |      | High Frequency Crystal negative pin. Also used as external optional clock input pin.                          |
| HFXTAL_P      | PB13 |      |      |        |     |     |      | High Frequency Crystal positive pin.                                                                          |
| I2C0_SCL      |      | PD7  |      |        | PC1 | PF1 | PE13 | I2C0 Serial Clock Line input / output.                                                                        |
| I2C0_SDA      | PA0  | PD6  |      |        | PC0 | PF0 | PE12 | I2C0 Serial Data input / output.                                                                              |
| IDAC0_OUT     | PB11 |      |      |        |     |     |      | IDAC0 output.                                                                                                 |
| LEU0_RX       |      | PB14 |      | PF1    | PA0 |     |      | LEUART0 Receive input.                                                                                        |
| LEU0_TX       |      | PB13 |      | PF0    | PF2 |     |      | LEUART0 Transmit output. Also used as receive input in half duplex communication.                             |
| LFXTAL_N      | PB8  |      |      |        |     |     |      | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. |

| Alternate     |      |      | ı    | LOCATIO | ON  |     |   |                                                                                       |
|---------------|------|------|------|---------|-----|-----|---|---------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3       | 4   | 5   | 6 | Description                                                                           |
| LFXTAL_P      | PB7  |      |      |         |     |     |   | Low Frequency Crystal (typically 32.768 kHz) positive pin.                            |
| PCNT0_S0IN    |      |      | PC0  | PD6     |     |     |   | Pulse Counter PCNT0 input number 0.                                                   |
| PCNT0_S1IN    | PC14 |      | PC1  | PD7     |     |     |   | Pulse Counter PCNT0 input number 1.                                                   |
| PRS_CH0       | PA0  |      | PC14 |         |     |     |   | Peripheral Reflex System PRS, channel 0.                                              |
| PRS_CH1       |      |      | PC15 |         |     |     |   | Peripheral Reflex System PRS, channel 1.                                              |
| PRS_CH2       | PC0  |      |      |         |     |     |   | Peripheral Reflex System PRS, channel 2.                                              |
| PRS_CH3       | PC1  |      |      |         |     |     |   | Peripheral Reflex System PRS, channel 3.                                              |
| TIM0_CC0      | PA0  | PA0  |      |         | PA0 | PF0 |   | Timer 0 Capture Compare input / output channel 0.                                     |
| TIM0_CC1      |      |      |      |         | PC0 | PF1 |   | Timer 0 Capture Compare input / output channel 1.                                     |
| TIM0_CC2      |      |      |      |         | PC1 | PF2 |   | Timer 0 Capture Compare input / output channel 2.                                     |
| TIM1_CC0      |      |      |      | PB7     | PD6 |     |   | Timer 1 Capture Compare input / output channel 0.                                     |
| TIM1_CC1      | PC14 |      |      | PB8     | PD7 |     |   | Timer 1 Capture Compare input / output channel 1.                                     |
| TIM1_CC2      | PC15 | PE12 |      | PB11    |     |     |   | Timer 1 Capture Compare input / output channel 2.                                     |
| US1_CLK       | PB7  |      | PF0  | PC15    |     |     |   | USART1 clock input / output.                                                          |
| US1_CS        | PB8  |      | PF1  | PC14    |     |     |   | USART1 chip select input / output.                                                    |
|               |      |      |      |         |     |     |   | USART1 Asynchronous Receive.                                                          |
| US1_RX        | PC1  |      | PD6  | PD6     |     |     |   | USART1 Synchronous mode Master Input / Slave Output (MISO).                           |
| US1 TX        | PC0  |      | PD7  | PD7     |     |     |   | USART1 Asynchronous Transmit.Also used as receive input in half duplex communication. |
| 031_17        | 100  |      | רטו  | רטו     |     |     |   | USART1 Synchronous mode Master Output / Slave Input (MOSI).                           |

# 5.2.3 GPIO Pinout Overview

The specific GPIO pins available in EFM32ZG110 is shown in the following table. Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port is indicated by a number from 15 down to 0.

Table 5.6. GPIO Pinout

| Port   | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin 9 | Pin 8 | Pin 7 | Pin 6 | Pin 5 | Pin 4 | Pin 3 | Pin 2 | Pin 1 | Pin 0 |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| Port A | -         | -         | -         | -         | -         | -         | -     | -     | -     | -     | -     | -     | -     | -     | -     | PA0   |
| Port B | -         | PB14      | PB13      | -         | PB11      | -         | -     | PB8   | PB7   | -     | -     | -     | -     | -     | -     | -     |
| Port C | PC15      | PC14      | -         | -         | -         | -         | -     | -     | -     | -     | -     | -     | -     | -     | PC1   | PC0   |
| Port D | -         | -         | -         | -         | -         | -         | -     | -     | PD7   | PD6   | -     | -     | -     | -     | -     | -     |
| Port E | -         | -         | PE13      | PE12      | -         | -         | -     | -     | -     | -     | -     | -     | -     | -     | -     | -     |
| Port F | -         | -         | -         | -         | -         | -         | -     | -     | -     | -     | -     | -     | -     | PF2   | PF1   | PF0   |

# 5.3 EFM32ZG210 (QFN32)

### 5.3.1 Pinout

The EFM32ZG210 pinout is shown in the following figure and table. Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question.



Figure 5.3. EFM32ZG210 Pinout (top view, not to scale)

Table 5.7. Device Pinout

| QFN32 P | in# and Name |         | Pin Alternate   | Functionality / Description |             |
|---------|--------------|---------|-----------------|-----------------------------|-------------|
| Pin#    | Pin Name     | Analog  | Timers          | Communication               | Other       |
| 0       | VSS          | Ground. |                 |                             |             |
| 1       | PA0          |         | TIMO CCO #0/4/4 | LEU0_RX #4                  | PRS_CH0 #0  |
| '       | PAU          |         | TIM0_CC0 #0/1/4 | I2C0_SDA #0                 | GPIO_EM4WU0 |
| 2       | DA4          |         | TIMO CC4 #0/4   | 1200 001 #0                 | CMU_CLK1 #0 |
| 2       | PA1          |         | TIM0_CC1 #0/1   | I2C0_SCL #0                 | PRS_CH1 #0  |
| 3       | PA2          |         | TIM0_CC2 #0/1   |                             | CMU_CLK0 #0 |

| QFN32 P | in# and Name |                      | Pin Alternate                                                       | Functionality / Description                                   |                                           |
|---------|--------------|----------------------|---------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------|
| Pin #   | Pin Name     | Analog               | Timers                                                              | Communication                                                 | Other                                     |
| 4       | IOVDD_0      | Digital IO powe      | er supply 0.                                                        |                                                               |                                           |
| _       | 500          | 4.01400 0110         | TIM0_CC1 #4                                                         | US1_TX #0                                                     | DD0 0110 #0                               |
| 5       | PC0          | ACMP0_CH0            | PCNT0_S0IN #2                                                       | I2C0_SDA #4                                                   | PRS_CH2 #0                                |
|         | 504          | 4 OM DO OU 4         | TIM0_CC2 #4                                                         | US1_RX #0                                                     | DD0 0110 #0                               |
| 6       | PC1          | ACMP0_CH1            | PCNT0_S1IN #2                                                       | 12C0_SCL #4                                                   | PRS_CH3 #0                                |
| 7       | PB7          | LFXTAL_P             | TIM1_CC0 #3                                                         | US1_CLK #0                                                    |                                           |
| 8       | PB8          | LFXTAL_N             | TIM1_CC1 #3                                                         | US1_CS #0                                                     |                                           |
| 9       | RESETn       |                      | tive low. To apply an external rend let the internal pull-up ensure | eset source to this pin, it is requet that reset is released. | ired to only drive this pin low           |
| 10      | PB11         | IDAC0_OUT            | TIM1_CC2 #3                                                         |                                                               |                                           |
| 11      | AVDD_2       | Analog power s       | supply 2.                                                           |                                                               |                                           |
| 12      | PB13         | HFXTAL_P             |                                                                     | LEU0_TX #1                                                    |                                           |
| 13      | PB14         | HFXTAL_N             |                                                                     | LEU0_RX #1                                                    |                                           |
| 14      | IOVDD_3      | Digital IO powe      | er supply 3.                                                        |                                                               |                                           |
| 15      | AVDD_0       | Analog power s       | supply 0.                                                           |                                                               |                                           |
| 16      | PD4          | ADC0_CH4             |                                                                     | LEU0_TX #0                                                    |                                           |
| 17      | PD5          | ADC0_CH5             |                                                                     | LEU0_RX #0                                                    |                                           |
| 18      | PD6          | ADC0 CH6             | TIM1_CC0 #4                                                         | US1_RX #2/3                                                   | ACMP0_O #2                                |
| 10      | PD0          | ADCU_CH6             | PCNT0_S0IN #3                                                       | I2C0_SDA #1                                                   | ACIVIPO_O #2                              |
| 19      | PD7          | ADC0_CH7             | TIM1_CC1 #4                                                         | US1_TX #2/3                                                   | CMU_CLK0 #2                               |
| 19      | FD1          | ADC0_CIT             | PCNT0_S1IN #3                                                       | I2C0_SCL #1                                                   | CIVIO_CERO #2                             |
| 20      | VDD_DREG     | Power supply for     | or on-chip voltage regulator.                                       |                                                               |                                           |
| 21      | DECOUPLE     | Decouple output pin. | ut for on-chip voltage regulator.                                   | An external capacitance of size                               | C <sub>DECOUPLE</sub> is required at this |
|         |              |                      | TIM1_CC0 #0                                                         |                                                               |                                           |
| 22      | PC13         |                      | TIM1_CC2 #4                                                         |                                                               |                                           |
|         |              |                      | PCNT0_S0IN #0                                                       |                                                               |                                           |
| 23      | PC14         |                      | TIM1_CC1 #0                                                         | US1_CS #3                                                     | PRS_CH0 #2                                |
| 23      | PC14         |                      | PCNT0_S1IN #0                                                       | 031_03#3                                                      | PR3_CH0 #2                                |
| 24      | PC15         |                      | TIM1_CC2 #0                                                         | US1_CLK #3                                                    | PRS_CH1 #2                                |
|         |              |                      |                                                                     | US1_CLK #2                                                    | DBG_SWCLK#0                               |
| 25      | PF0          |                      | TIM0_CC0 #5                                                         | LEU0_TX #3                                                    | BOOT_TX                                   |
|         |              |                      |                                                                     | I2C0_SDA #5                                                   | BOO1_1X                                   |
|         |              |                      |                                                                     | US1_CS #2                                                     | DBG_SWDIO #0                              |
| 26      | PF1          |                      | TIM0_CC1 #5                                                         | LEU0_RX #3                                                    | GPIO_EM4WU3                               |
|         |              |                      |                                                                     | I2C0_SCL #5                                                   | BOOT_RX                                   |
| 27      | PF2          |                      | TIM0_CC2 #5                                                         | LEU0_TX #4                                                    | GPIO_EM4WU4                               |

| QFN32 P | in# and Name |                  | Pin Alternate Functionality / Description |               |             |  |  |  |  |  |  |
|---------|--------------|------------------|-------------------------------------------|---------------|-------------|--|--|--|--|--|--|
| Pin#    | Pin Name     | Analog           | Timers                                    | Communication | Other       |  |  |  |  |  |  |
| 28      | IOVDD_5      | Digital IO power | er supply 5.                              |               |             |  |  |  |  |  |  |
| 29      | PE10         |                  | TIM1_CC0 #1                               |               | PRS_CH2 #2  |  |  |  |  |  |  |
| 30      | PE11         |                  | TIM1_CC1 #1                               |               | PRS_CH3 #2  |  |  |  |  |  |  |
| 31      | PE12         |                  | TIM1_CC2 #1                               | I2C0_SDA #6   | CMU_CLK1 #2 |  |  |  |  |  |  |
| 20      | DE42         |                  |                                           | 1200 001 #0   | ACMP0_O #0  |  |  |  |  |  |  |
| 32      | 32 PE13      |                  |                                           | I2C0_SCL #6   | GPIO_EM4WU5 |  |  |  |  |  |  |

# 5.3.2 Alternate Functionality Pinout

A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the following table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

**Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0.

Table 5.8. Alternate functionality overview

| Alternate     |      |      |      | LOCATION | ON  |     |      |                                                                                       |
|---------------|------|------|------|----------|-----|-----|------|---------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3        | 4   | 5   | 6    | Description                                                                           |
| ACMP0_CH0     | PC0  |      |      |          |     |     |      | Analog comparator ACMP0, channel 0.                                                   |
| ACMP0_CH1     | PC1  |      |      |          |     |     |      | Analog comparator ACMP0, channel 1.                                                   |
| ACMP0_O       | PE13 |      | PD6  |          |     |     |      | Analog comparator ACMP0, digital output.                                              |
| ADC0_CH4      | PD4  |      |      |          |     |     |      | Analog to digital converter ADC0, input channel number 4.                             |
| ADC0_CH5      | PD5  |      |      |          |     |     |      | Analog to digital converter ADC0, input channel number 5.                             |
| ADC0_CH6      | PD6  |      |      |          |     |     |      | Analog to digital converter ADC0, input channel number 6.                             |
| ADC0_CH7      | PD7  |      |      |          |     |     |      | Analog to digital converter ADC0, input channel number 7.                             |
| BOOT_RX       | PF1  |      |      |          |     |     |      | Bootloader RX.                                                                        |
| BOOT_TX       | PF0  |      |      |          |     |     |      | Bootloader TX.                                                                        |
| CMU_CLK0      | PA2  |      | PD7  |          |     |     |      | Clock Management Unit, clock output number 0.                                         |
| CMU_CLK1      | PA1  |      | PE12 |          |     |     |      | Clock Management Unit, clock output number 1.                                         |
|               |      |      |      |          |     |     |      | Debug-interface Serial Wire clock input.                                              |
| DBG_SWCLK     | PF0  |      |      |          |     |     |      | Note that this function is enabled to pin out of reset, and has a built-in pull down. |
|               |      |      |      |          |     |     |      | Debug-interface Serial Wire data input / output.                                      |
| DBG_SWDIO     | PF1  |      |      |          |     |     |      | Note that this function is enabled to pin out of reset, and has a built-in pull up.   |
| GPIO_EM4WU0   | PA0  |      |      |          |     |     |      | Pin can be used to wake the system up from EM4                                        |
| GPIO_EM4WU3   | PF1  |      |      |          |     |     |      | Pin can be used to wake the system up from EM4                                        |
| GPIO_EM4WU4   | PF2  |      |      |          |     |     |      | Pin can be used to wake the system up from EM4                                        |
| GPIO_EM4WU5   | PE13 |      |      |          |     |     |      | Pin can be used to wake the system up from EM4                                        |
| HFXTAL_N      | PB14 |      |      |          |     |     |      | High Frequency Crystal negative pin. Also used as external optional clock input pin.  |
| HFXTAL_P      | PB13 |      |      |          |     |     |      | High Frequency Crystal positive pin.                                                  |
| I2C0_SCL      | PA1  | PD7  |      |          | PC1 | PF1 | PE13 | I2C0 Serial Clock Line input / output.                                                |
| I2C0_SDA      | PA0  | PD6  |      |          | PC0 | PF0 | PE12 | I2C0 Serial Data input / output.                                                      |
| IDAC0_OUT     | PB11 |      |      |          |     |     |      | IDAC0 output.                                                                         |
| LEU0_RX       | PD5  | PB14 |      | PF1      | PA0 |     |      | LEUART0 Receive input.                                                                |

| Alternate     |      |      |      | LOCATIO | ON   |     |   |                                                                                                               |
|---------------|------|------|------|---------|------|-----|---|---------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3       | 4    | 5   | 6 | Description                                                                                                   |
| LEU0_TX       | PD4  | PB13 |      | PF0     | PF2  |     |   | LEUART0 Transmit output. Also used as receive input in half duplex communication.                             |
| LFXTAL_N      | PB8  |      |      |         |      |     |   | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. |
| LFXTAL_P      | PB7  |      |      |         |      |     |   | Low Frequency Crystal (typically 32.768 kHz) positive pin.                                                    |
| PCNT0_S0IN    | PC13 |      | PC0  | PD6     |      |     |   | Pulse Counter PCNT0 input number 0.                                                                           |
| PCNT0_S1IN    | PC14 |      | PC1  | PD7     |      |     |   | Pulse Counter PCNT0 input number 1.                                                                           |
| PRS_CH0       | PA0  |      | PC14 |         |      |     |   | Peripheral Reflex System PRS, channel 0.                                                                      |
| PRS_CH1       | PA1  |      | PC15 |         |      |     |   | Peripheral Reflex System PRS, channel 1.                                                                      |
| PRS_CH2       | PC0  |      | PE10 |         |      |     |   | Peripheral Reflex System PRS, channel 2.                                                                      |
| PRS_CH3       | PC1  |      | PE11 |         |      |     |   | Peripheral Reflex System PRS, channel 3.                                                                      |
| TIM0_CC0      | PA0  | PA0  |      |         | PA0  | PF0 |   | Timer 0 Capture Compare input / output channel 0.                                                             |
| TIM0_CC1      | PA1  | PA1  |      |         | PC0  | PF1 |   | Timer 0 Capture Compare input / output channel 1.                                                             |
| TIM0_CC2      | PA2  | PA2  |      |         | PC1  | PF2 |   | Timer 0 Capture Compare input / output channel 2.                                                             |
| TIM1_CC0      | PC13 | PE10 |      | PB7     | PD6  |     |   | Timer 1 Capture Compare input / output channel 0.                                                             |
| TIM1_CC1      | PC14 | PE11 |      | PB8     | PD7  |     |   | Timer 1 Capture Compare input / output channel 1.                                                             |
| TIM1_CC2      | PC15 | PE12 |      | PB11    | PC13 |     |   | Timer 1 Capture Compare input / output channel 2.                                                             |
| US1_CLK       | PB7  |      | PF0  | PC15    |      |     |   | USART1 clock input / output.                                                                                  |
| US1_CS        | PB8  |      | PF1  | PC14    |      |     |   | USART1 chip select input / output.                                                                            |
|               |      |      |      |         |      |     |   | USART1 Asynchronous Receive.                                                                                  |
| US1_RX        | PC1  |      | PD6  | PD6     |      |     |   | USART1 Synchronous mode Master Input / Slave Output (MISO).                                                   |
| US1 TX        | PC0  |      | PD7  | PD7     |      |     |   | USART1 Asynchronous Transmit.Also used as receive input in half duplex communication.                         |
| 001_17        |      |      |      |         |      |     |   | USART1 Synchronous mode Master Output / Slave Input (MOSI).                                                   |

# 5.3.3 GPIO Pinout Overview

The specific GPIO pins available in EFM32ZG210 is shown in the following table. Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port is indicated by a number from 15 down to 0.

Table 5.9. GPIO Pinout

| Port   | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin 9 | Pin 8 | Pin 7 | Pin 6 | Pin 5 | Pin 4 | Pin 3 | Pin 2 | Pin 1 | Pin 0 |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| Port A | -         | -         | -         | -         | -         | -         | -     | -     | -     | -     | -     | -     | -     | PA2   | PA1   | PA0   |
| Port B | -         | PB14      | PB13      | -         | PB11      | -         | -     | PB8   | PB7   | -     | -     | -     | -     | -     | -     | -     |
| Port C | PC15      | PC14      | PC13      | -         | -         | -         | -     | -     | -     | -     | -     | -     | -     | -     | PC1   | PC0   |
| Port D | -         | -         | -         | -         | -         | -         | -     | -     | PD7   | PD6   | PD5   | PD4   | -     | -     | -     | -     |
| Port E | -         | -         | PE13      | PE12      | PE11      | PE10      | -     | -     | -     | -     | -     | -     | -     | -     | -     | -     |
| Port F | -         | -         | -         | -         | -         | -         | -     | -     | -     | -     | -     | -     | -     | PF2   | PF1   | PF0   |

# 5.4 EFM32ZG222 (TQFP48)

### 5.4.1 Pinout

The EFM32ZG222 pinout is shown in the following figure and table. Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question.



Figure 5.4. EFM32ZG222 Pinout (top view, not to scale)

Table 5.10. Device Pinout

| QFP      | 48 Pin# and Name |        | Pin Alternate Functi | onality / Description |             |
|----------|------------------|--------|----------------------|-----------------------|-------------|
| Pin<br># | Pin Name         | Analog | Timers               | Communication         | Other       |
| 1        | PA0              |        | TIMO CCO #0/4/4      | LEU0_RX #4            | PRS_CH0 #0  |
| '        | FAU              |        | TIM0_CC0 #0/1/4      | I2C0_SDA #0           | GPIO_EM4WU0 |
| 2        | PA1              |        | TIMO CC1 #0/1        | 1200 601 #0           | CMU_CLK1 #0 |
| 2        | PAI              |        | TIM0_CC1 #0/1        | I2C0_SCL #0           | PRS_CH1 #0  |
| 3        | PA2              |        | TIM0_CC2 #0/1        |                       | CMU_CLK0 #0 |

| QFP      | 48 Pin# and Name |                                     | Pin Alternate Functi                                        | onality / Description       |                                      |
|----------|------------------|-------------------------------------|-------------------------------------------------------------|-----------------------------|--------------------------------------|
| Pin<br># | Pin Name         | Analog                              | Timers                                                      | Communication               | Other                                |
| 4        | IOVDD_0          | Digital IO power supply 0.          |                                                             |                             |                                      |
| 5        | VSS              | Ground.                             |                                                             |                             |                                      |
| 6        | PC0              | ACMP0_CH0                           | TIM0_CC1 #4<br>PCNT0_S0IN #2                                | US1_TX #0<br>I2C0_SDA #4    | PRS_CH2 #0                           |
|          |                  |                                     | TIM0_CC2 #4                                                 | US1_RX #0                   |                                      |
| 7        | PC1              | ACMP0_CH1                           | PCNT0_S1IN #2                                               | 12C0_SCL #4                 | PRS_CH3 #0                           |
| 8        | PC2              | ACMP0_CH2                           |                                                             |                             |                                      |
| 9        | PC3              | ACMP0_CH3                           |                                                             |                             |                                      |
| 10       | PC4              | ACMP0_CH4                           |                                                             |                             |                                      |
| 11       | PB7              | LFXTAL_P                            | TIM1_CC0 #3                                                 | US1_CLK #0                  |                                      |
| 12       | PB8              | LFXTAL_N                            | TIM1_CC1 #3                                                 | US1_CS #0                   |                                      |
| 13       | PA8              |                                     |                                                             |                             |                                      |
| 14       | PA9              |                                     |                                                             |                             |                                      |
| 15       | PA10             |                                     |                                                             |                             |                                      |
| 16       | RESETn           |                                     | apply an external reset so<br>ternal pull-up ensure that re |                             | ed to only drive this pin low        |
| 17       | PB11             | IDAC0_OUT                           | TIM1_CC2 #3                                                 |                             |                                      |
| 18       | VSS              | Ground.                             |                                                             |                             |                                      |
| 19       | AVDD_1           | Analog power supply 1.              |                                                             |                             |                                      |
| 20       | PB13             | HFXTAL_P                            |                                                             | LEU0_TX #1                  |                                      |
| 21       | PB14             | HFXTAL_N                            |                                                             | LEU0_RX #1                  |                                      |
| 22       | IOVDD_3          | Digital IO power supply 3.          |                                                             |                             |                                      |
| 23       | AVDD_0           | Analog power supply 0.              |                                                             |                             |                                      |
| 24       | PD4              | ADC0_CH4                            |                                                             | LEU0_TX #0                  |                                      |
| 25       | PD5              | ADC0_CH5                            |                                                             | LEU0_RX #0                  |                                      |
|          |                  |                                     | TIM1_CC0 #4                                                 | US1_RX #2/3                 |                                      |
| 26       | PD6              | ADC0_CH6                            | PCNT0_S0IN #3                                               | I2C0_SDA #1                 | ACMP0_O #2                           |
|          |                  |                                     | TIM1_CC1 #4                                                 | US1_TX #2/3                 |                                      |
| 27       | PD7              | ADC0_CH7                            | PCNT0_S1IN #3                                               | I2C0_SCL #1                 | CMU_CLK0 #2                          |
| 28       | VDD_DREG         | Power supply for on-chip            | voltage regulator.                                          | I                           | I                                    |
| 29       | DECOUPLE         | Decouple output for on-ch this pin. | ip voltage regulator. An ext                                | ernal capacitance of size C | C <sub>DECOUPLE</sub> is required at |
| 30       | PC8              |                                     |                                                             |                             |                                      |
| 31       | PC9              |                                     |                                                             |                             | GPIO_EM4WU2                          |
| 32       | PC10             |                                     |                                                             |                             |                                      |
| 33       | PC11             |                                     |                                                             |                             |                                      |

| QFP      | 48 Pin# and Name |                            | Pin Alternate Functi                        | onality / Description                   |                                  |
|----------|------------------|----------------------------|---------------------------------------------|-----------------------------------------|----------------------------------|
| Pin<br># | Pin Name         | Analog                     | Timers                                      | Communication                           | Other                            |
| 34       | PC13             |                            | TIM1_CC0 #0<br>TIM1_CC2 #4<br>PCNT0_S0IN #0 |                                         |                                  |
| 35       | PC14             |                            | TIM1_CC1 #0<br>PCNT0_S1IN #0                | US1_CS #3                               | PRS_CH0 #2                       |
| 36       | PC15             |                            | TIM1_CC2 #0                                 | US1_CLK #3                              | PRS_CH1 #2                       |
| 37       | PF0              |                            | TIM0_CC0 #5                                 | US1_CLK #2<br>LEU0_TX #3<br>I2C0_SDA #5 | DBG_SWCLK #0<br>BOOT_TX          |
| 38       | PF1              |                            | TIM0_CC1 #5                                 | US1_CS #2<br>LEU0_RX #3<br>I2C0_SCL #5  | DBG_SWDIO #0 GPIO_EM4WU3 BOOT_RX |
| 39       | PF2              |                            | TIM0_CC2 #5                                 | LEU0_TX #4                              | GPIO_EM4WU4                      |
| 40       | PF3              |                            |                                             |                                         | PRS_CH0 #1                       |
| 41       | PF4              |                            |                                             |                                         | PRS_CH1 #1                       |
| 42       | PF5              |                            |                                             |                                         | PRS_CH2 #1                       |
| 43       | IOVDD_5          | Digital IO power supply 5. |                                             |                                         |                                  |
| 44       | VSS              | Ground.                    |                                             |                                         |                                  |
| 45       | PE10             |                            | TIM1_CC0 #1                                 |                                         | PRS_CH2 #2                       |
| 46       | PE11             |                            | TIM1_CC1 #1                                 |                                         | PRS_CH3 #2                       |
| 47       | PE12             |                            | TIM1_CC2 #1                                 | I2C0_SDA #6                             | CMU_CLK1 #2                      |
| 48       | PE13             |                            |                                             | I2C0_SCL #6                             | ACMP0_O #0<br>GPIO_EM4WU5        |

# 5.4.2 Alternate Functionality Pinout

A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the following table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

**Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0.

Table 5.11. Alternate functionality overview

| Alternate     |      |   | L    | OCATIO | N |   |   |                                                                                       |
|---------------|------|---|------|--------|---|---|---|---------------------------------------------------------------------------------------|
| Functionality | 0    | 1 | 2    | 3      | 4 | 5 | 6 | Description                                                                           |
| ACMP0_CH0     | PC0  |   |      |        |   |   |   | Analog comparator ACMP0, channel 0.                                                   |
| ACMP0_CH1     | PC1  |   |      |        |   |   |   | Analog comparator ACMP0, channel 1.                                                   |
| ACMP0_CH2     | PC2  |   |      |        |   |   |   | Analog comparator ACMP0, channel 2.                                                   |
| ACMP0_CH3     | PC3  |   |      |        |   |   |   | Analog comparator ACMP0, channel 3.                                                   |
| ACMP0_CH4     | PC4  |   |      |        |   |   |   | Analog comparator ACMP0, channel 4.                                                   |
| ACMP0_O       | PE13 |   | PD6  |        |   |   |   | Analog comparator ACMP0, digital output.                                              |
| ADC0_CH4      | PD4  |   |      |        |   |   |   | Analog to digital converter ADC0, input channel number 4.                             |
| ADC0_CH5      | PD5  |   |      |        |   |   |   | Analog to digital converter ADC0, input channel number 5.                             |
| ADC0_CH6      | PD6  |   |      |        |   |   |   | Analog to digital converter ADC0, input channel number 6.                             |
| ADC0_CH7      | PD7  |   |      |        |   |   |   | Analog to digital converter ADC0, input channel number 7.                             |
| BOOT_RX       | PF1  |   |      |        |   |   |   | Bootloader RX.                                                                        |
| BOOT_TX       | PF0  |   |      |        |   |   |   | Bootloader TX.                                                                        |
| CMU_CLK0      | PA2  |   | PD7  |        |   |   |   | Clock Management Unit, clock output number 0.                                         |
| CMU_CLK1      | PA1  |   | PE12 |        |   |   |   | Clock Management Unit, clock output number 1.                                         |
|               |      |   |      |        |   |   |   | Debug-interface Serial Wire clock input.                                              |
| DBG_SWCLK     | PF0  |   |      |        |   |   |   | Note that this function is enabled to pin out of reset, and has a built-in pull down. |
|               |      |   |      |        |   |   |   | Debug-interface Serial Wire data input / output.                                      |
| DBG_SWDIO     | PF1  |   |      |        |   |   |   | Note that this function is enabled to pin out of reset, and has a built-in pull up.   |
| GPIO_EM4WU0   | PA0  |   |      |        |   |   |   | Pin can be used to wake the system up from EM4                                        |
| GPIO_EM4WU2   | PC9  |   |      |        |   |   |   | Pin can be used to wake the system up from EM4                                        |
| GPIO_EM4WU3   | PF1  |   |      |        |   |   |   | Pin can be used to wake the system up from EM4                                        |
| GPIO_EM4WU4   | PF2  |   |      |        |   |   |   | Pin can be used to wake the system up from EM4                                        |
| GPIO_EM4WU5   | PE13 |   |      |        |   |   |   | Pin can be used to wake the system up from EM4                                        |
| HFXTAL_N      | PB14 |   |      |        |   |   |   | High Frequency Crystal negative pin. Also used as external optional clock input pin.  |
| HFXTAL_P      | PB13 |   |      |        |   |   |   | High Frequency Crystal positive pin.                                                  |

| Alternate     | LOCATION |      |      |      |      |     |      |                                                                                                               |
|---------------|----------|------|------|------|------|-----|------|---------------------------------------------------------------------------------------------------------------|
| Functionality | 0        | 1    | 2    | 3    | 4    | 5   | 6    | Description                                                                                                   |
| I2C0_SCL      | PA1      | PD7  |      |      | PC1  | PF1 | PE13 | I2C0 Serial Clock Line input / output.                                                                        |
| I2C0_SDA      | PA0      | PD6  |      |      | PC0  | PF0 | PE12 | I2C0 Serial Data input / output.                                                                              |
| IDAC0_OUT     | PB11     |      |      |      |      |     |      | IDAC0 output.                                                                                                 |
| LEU0_RX       | PD5      | PB14 |      | PF1  | PA0  |     |      | LEUART0 Receive input.                                                                                        |
| LEU0_TX       | PD4      | PB13 |      | PF0  | PF2  |     |      | LEUART0 Transmit output. Also used as receive input in half duplex communication.                             |
| LFXTAL_N      | PB8      |      |      |      |      |     |      | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. |
| LFXTAL_P      | PB7      |      |      |      |      |     |      | Low Frequency Crystal (typically 32.768 kHz) positive pin.                                                    |
| PCNT0_S0IN    | PC13     |      | PC0  | PD6  |      |     |      | Pulse Counter PCNT0 input number 0.                                                                           |
| PCNT0_S1IN    | PC14     |      | PC1  | PD7  |      |     |      | Pulse Counter PCNT0 input number 1.                                                                           |
| PRS_CH0       | PA0      | PF3  | PC14 |      |      |     |      | Peripheral Reflex System PRS, channel 0.                                                                      |
| PRS_CH1       | PA1      | PF4  | PC15 |      |      |     |      | Peripheral Reflex System PRS, channel 1.                                                                      |
| PRS_CH2       | PC0      | PF5  | PE10 |      |      |     |      | Peripheral Reflex System PRS, channel 2.                                                                      |
| PRS_CH3       | PC1      |      | PE11 |      |      |     |      | Peripheral Reflex System PRS, channel 3.                                                                      |
| TIM0_CC0      | PA0      | PA0  |      |      | PA0  | PF0 |      | Timer 0 Capture Compare input / output channel 0.                                                             |
| TIM0_CC1      | PA1      | PA1  |      |      | PC0  | PF1 |      | Timer 0 Capture Compare input / output channel 1.                                                             |
| TIM0_CC2      | PA2      | PA2  |      |      | PC1  | PF2 |      | Timer 0 Capture Compare input / output channel 2.                                                             |
| TIM1_CC0      | PC13     | PE10 |      | PB7  | PD6  |     |      | Timer 1 Capture Compare input / output channel 0.                                                             |
| TIM1_CC1      | PC14     | PE11 |      | PB8  | PD7  |     |      | Timer 1 Capture Compare input / output channel 1.                                                             |
| TIM1_CC2      | PC15     | PE12 |      | PB11 | PC13 |     |      | Timer 1 Capture Compare input / output channel 2.                                                             |
| US1_CLK       | PB7      |      | PF0  | PC15 |      |     |      | USART1 clock input / output.                                                                                  |
| US1_CS        | PB8      |      | PF1  | PC14 |      |     |      | USART1 chip select input / output.                                                                            |
|               |          |      |      |      |      |     |      | USART1 Asynchronous Receive.                                                                                  |
| US1_RX        | PC1      |      | PD6  | PD6  |      |     |      | USART1 Synchronous mode Master Input / Slave Output (MISO).                                                   |
| US1_TX        | PC0      |      | PD7  | PD7  |      |     |      | USART1 Asynchronous Transmit.Also used as receive input in half duplex communication.                         |
|               |          |      |      |      |      |     |      | USART1 Synchronous mode Master Output / Slave Input (MOSI).                                                   |

# 5.4.3 GPIO Pinout Overview

The specific GPIO pins available in EFM32ZG222 is shown in the following table. Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port is indicated by a number from 15 down to 0.

Table 5.12. GPIO Pinout

| Port   | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin 9 | Pin 8 | Pin 7 | Pin 6 | Pin 5 | Pin 4 | Pin 3 | Pin 2 | Pin 1 | Pin 0 |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| Port A | -         | -         | -         | -         | -         | PA10      | PA9   | PA8   | -     | -     | -     | -     | -     | PA2   | PA1   | PA0   |
| Port B | -         | PB14      | PB13      | -         | PB11      | -         | -     | PB8   | PB7   | -     | -     | -     | -     | -     | -     | -     |
| Port C | PC15      | PC14      | PC13      | -         | PC11      | PC10      | PC9   | PC8   | -     | -     | -     | PC4   | PC3   | PC2   | PC1   | PC0   |
| Port D | -         | -         | -         | -         | -         | -         | -     | -     | PD7   | PD6   | PD5   | PD4   | -     | -     | -     | -     |
| Port E | -         | -         | PE13      | PE12      | PE11      | PE10      | -     | -     | -     | -     | -     | -     | -     | -     | -     | -     |
| Port F | -         | -         | -         | -         | -         | -         | -     | -     | -     | -     | PF5   | PF4   | PF3   | PF2   | PF1   | PF0   |

# 6. QFN24 Package Specifications

# 6.1 QFN24 Package Dimensions



Figure 6.1. QFN24

### Note:

- 1. Dimensioning & tolerancing confirm to ASME Y14.5M-1994.
- 2. All dimensions are in millimeters. Angles are in degrees.
- 3. Dimension 'b' applies to metallized terminal and is measured between 0.25 mm and 0.30 mm from the terminal tip. Dimension L1 represents terminal full back from package edge up to 0.1 mm is acceptable.
- 4. Coplanarity applies to the exposed heat slug as well as the terminal.
- 5. Radius on terminal is optional.

Table 6.1. QFN (Dimensions in mm)

| Symbol | A    | A1   | A3           | b    | D           | Е           | D2   | E2   | е           | L    | L1   | aaa  | bbb  | ссс  | ddd  | eee  |
|--------|------|------|--------------|------|-------------|-------------|------|------|-------------|------|------|------|------|------|------|------|
| Min    | 0.80 | 0.00 |              | 0.25 |             |             | 3.50 | 3.50 |             | 0.35 | 0.00 |      |      |      |      |      |
| Nom    | 0.85 | _    | 0.203<br>REF | 0.30 | 5.00<br>BSC | 5.00<br>BSC | 3.60 | 3.60 | 0.65<br>BSC | 0.40 |      | 0.10 | 0.10 | 0.10 | 0.05 | 0.08 |
| Max    | 0.90 | 0.05 |              | 0.35 |             |             | 3.70 | 3.70 |             | 0.45 | 0.10 |      |      |      |      |      |

The QFN24 package uses Nickel-Palladium-Gold preplated leadframe.

All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb).

For additional Quality and Environmental information, please see: http://www.silabs.com/support/guality/pages/default.aspx.

# 6.2 QFN24 PCB Layout



Figure 6.2. QFN24 PCB Land Pattern

Table 6.2. QFN24 PCB Land Pattern Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) | Symbol | Pin Number | Symbol | Pin Number |
|--------|-----------|--------|------------|--------|------------|
| а      | 0.80      | P1     | 1          | P8     | 24         |
| b      | 0.30      | P2     | 6          | P9     | 0          |
| С      | 0.65      | P3     | 7          | -      | -          |
| d      | 5.00      | P4     | 12         | -      | -          |
| е      | 5.00      | P5     | 13         | -      | -          |
| f      | 3.60      | P6     | 18         | -      | -          |
| g      | 3.60      | P7     | 19         | -      | -          |



Figure 6.3. QFN24 PCB Solder Mask

Table 6.3. QFN24 PCB Solder Mask Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) |
|--------|-----------|
| а      | 0.92      |
| b      | 0.42      |
| С      | 0.65      |

| Symbol | Dim. (mm) |
|--------|-----------|
| d      | 5.00      |
| е      | 5.00      |
| f      | 3.72      |
| g      | 3.72      |



Figure 6.4. QFN24 PCB Stencil Design

Table 6.4. QFN24 PCB Stencil Design Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) |
|--------|-----------|
| а      | 0.60      |
| b      | 0.25      |
| С      | 0.65      |
| d      | 5.00      |
| е      | 5.00      |
| х      | 1.00      |
| у      | 1.00      |
| z      | 0.50      |

## Note:

- 1. The drawings are not to scale.
- 2. All dimensions are in millimeters.
- 3. All drawings are subject to change without notice.
- 4. The PCB Land Pattern drawing is in compliance with IPC-7351B.
- 5. Stencil thickness 0.125 mm.
- 6. For detailed pin-positioning, see Pin Definitions.

# 6.3 QFN24 Package Marking

In the illustration below package fields and position are shown.



Figure 6.5. Example Chip Marking (Top View)

# 7. QFN32 Package Specifications

# 7.1 QFN32 Package Dimensions



Figure 7.1. QFN32

### Note:

- 1. Dimensioning & tolerancing confirm to ASME Y14.5M-1994.
- 2. All dimensions are in millimeters. Angles are in degrees.
- 3. Dimension 'b' applies to metallized terminal and is measured between 0.25 mm and 0.30 mm from the terminal tip. Dimension L1 represents terminal full back from package edge up to 0.1 mm is acceptable.
- 4. Coplanarity applies to the exposed heat slug as well as the terminal.
- 5. Radius on terminal is optional.

Table 7.1. QFN32 (Dimensions in mm)

| Symbol | A    | A1   | A3           | b    | D           | E           | D2   | E2   | е           | L    | L1   | aaa  | bbb  | ссс  | ddd  | eee  |
|--------|------|------|--------------|------|-------------|-------------|------|------|-------------|------|------|------|------|------|------|------|
| Min    | 0.80 | 0.00 |              | 0.25 |             |             | 4.30 | 4.30 |             | 0.35 | 0.00 |      |      |      |      |      |
| Nom    | 0.85 | _    | 0.203<br>REF | 0.30 | 6.00<br>BSC | 6.00<br>BSC | 4.40 | 4.40 | 0.65<br>BSC | 0.40 |      | 0.10 | 0.10 | 0.10 | 0.05 | 0.08 |
| Max    | 0.90 | 0.05 |              | 0.35 |             |             | 4.50 | 4.50 |             | 0.45 | 0.10 |      |      |      |      |      |

The QFN32 package uses Nickel-Palladium-Gold preplated leadframe.

All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb).

For additional Quality and Environmental information, please see: http://www.silabs.com/support/guality/pages/default.aspx.

# 7.2 QFN32 PCB Layout



Figure 7.2. QFN32 PCB Land Pattern

Table 7.2. QFN32 PCB Land Pattern Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) | Symbol | Pin Number | Symbol | Pin Number |
|--------|-----------|--------|------------|--------|------------|
| а      | 0.80      | P1     | 1          | P6     | 24         |
| b      | 0.35      | P2     | 8          | P7     | 25         |
| С      | 0.65      | P3     | 9          | P8     | 32         |
| d      | 6.00      | P4     | 16         | P9     | 0          |
| е      | 6.00      | P5     | 17         |        |            |
| f      | 4.40      |        |            |        |            |
| g      | 4.40      |        |            |        |            |



Figure 7.3. QFN32 PCB Solder Mask

Table 7.3. QFN32 PCB Solder Mask Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) |
|--------|-----------|
| а      | 0.92      |
| b      | 0.47      |
| С      | 0.65      |
| d      | 6.00      |
| е      | 6.00      |
| f      | 4.52      |
| g      | 4.52      |



Figure 7.4. QFN32 PCB Stencil Design

Table 7.4. QFN32 PCB Stencil Design Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) |
|--------|-----------|
| а      | 0.70      |
| b      | 0.25      |
| С      | 0.65      |
| d      | 6.00      |
| е      | 6.00      |
| х      | 1.30      |
| у      | 1.30      |
| Z      | 0.50      |

## Note:

- 1. The drawings are not to scale.
- 2. All dimensions are in millimeters.
- 3. All drawings are subject to change without notice.
- 4. The PCB Land Pattern drawing is in compliance with IPC-7351B.
- 5. Stencil thickness 0.125 mm.
- 6. For detailed pin-positioning, see Pin Definitions.

# 7.3 QFN32 Package Marking

In the illustration below package fields and position are shown.



Figure 7.5. Example Chip Marking (Top View)

# 8. TQFP48 Package Specifications

# 8.1 TQFP48 Package Dimensions



Figure 8.1. TQFP48

### Note:

- 1. Dimensions and tolerance per ASME Y14.5M-1994
- 2. Control dimension: Millimeter
- 3. Datum plane AB is located at bottom of lead and is coincident with the lead where the lead exists from the plastic body at the bottom of the parting line.
- 4. Datums T, U and Z to be determined at datum plane AB.
- 5. Dimensions S and V to be determined at seating plane AC.
- 6. Dimensions A and B do not include mold protrusion. Allowable protrusion is 0.250 per side. Dimensions A and B do include mold mismatch and are determined at datum AB.
- 7. Dimension D does not include dambar protrusion. Dambar protrusion shall not cause the D dimension to exceed 0.350.
- 8. Minimum solder plate thickness shall be 0.0076.
- 9. Exact shape of each corner is optional.

Table 8.1. QFP48 (Dimensions in mm)

| DIM | MIN   | NOM       | MAX   | DIM | MIN   | NOM       | MAX   |
|-----|-------|-----------|-------|-----|-------|-----------|-------|
| А   | _     | 7.000 BSC | _     | M   | _     | 12DEG REF |       |
| A1  | _     | 3.500 BSC | _     | N   | 0.090 | _         | 0.160 |
| В   | _     | 7.000 BSC | _     | Р   | _     | 0.250 BSC | _     |
| B1  | _     | 3.500 BSC | _     | R   | 0.150 | _         | 0.250 |
| С   | 1.000 | _         | 1.200 | S   | _     | 9.000 BSC | _     |
| D   | 0.170 | _         | 0.270 | S1  | _     | 4.500 BSC | _     |
| E   | 0.950 | _         | 1.050 | V   | _     | 9.000 BSC | _     |
| F   | 0.170 | _         | 0.230 | V1  | _     | 4.500 BSC | _     |
| G   | _     | 0.500 BSC | _     | W   | _     | 0.200 BSC | _     |
| Н   | 0.050 | _         | 0.150 | AA  | _     | 1.000 BSC | _     |
| J   | 0.090 | _         | 0.200 |     |       |           |       |
| К   | 0.500 | _         | 0.700 |     |       |           |       |
| L   | 0DEG  | _         | 7DEG  |     |       |           |       |

The TQFP48 package is 7 by 7 mm in size and has a 0.5 mm pin pitch.

The TQFP48 package uses Nickel-Palladium-Gold preplated leadframe.

All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb).

For additional Quality and Environmental information, please see: http://www.silabs.com/support/quality/pages/default.aspx.

# 8.2 TQFP48 PCB Layout



Figure 8.2. TQFP48 PCB Land Pattern

Table 8.2. TQFP48 PCB Land Pattern Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) | Symbol | Pin Number | Symbol | Pin Number |
|--------|-----------|--------|------------|--------|------------|
| а      | 1.60      | P1     | 1          | P6     | 36         |
| b      | 0.30      | P2     | 12         | P7     | 37         |
| С      | 0.50      | P3     | 13         | P8     | 48         |
| d      | 8.50      | P4     | 24         |        |            |
| е      | 8.50      | P5     | 25         |        |            |



Figure 8.3. TQFP48 PCB Solder Mask

Table 8.3. TQFP48 PCB Solder Mask Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) |
|--------|-----------|
| а      | 1.72      |
| b      | 0.42      |
| С      | 0.50      |
| d      | 8.50      |
| е      | 8.50      |



Figure 8.4. TQFP48 PCB Stencil Design

Table 8.4. TQFP48 PCB Stencil Design Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) |
|--------|-----------|
| а      | 1.50      |
| b      | 0.20      |
| С      | 0.50      |
| d      | 8.50      |
| е      | 8.50      |

## Note:

- 1. The drawings are not to scale.
- 2. All dimensions are in millimeters.
- 3. All drawings are subject to change without notice.
- 4. The PCB Land Pattern drawing is in compliance with IPC-7351B.
- 5. Stencil thickness 0.125 mm.
- 6. For detailed pin-positioning, see Pin Definitions.

# 8.3 TQFP48 Package Marking

In the illustration below package fields and position are shown.



Figure 8.5. Example Chip Marking (Top View)

# 9. Chip Revision, Solder Information, Errata

# 9.1 Chip Revision

The revision of a chip can be determined from the "Revision" field in the package marking.

# 9.2 Soldering Information

The latest IPC/JEDEC J-STD-020 recommendations for Pb-Free reflow soldering should be followed.

## 9.3 Errata

See the errata document for description and resolution of device errata. This document is available in Simplicity Studio and online at: http://www.silabs.com/support/pages/document-library.aspx?p=MCUs--32-bit

# 10. Revision History

### Revision 2.20

November, 2021

· Changed 2. Ordering Information to reflect Tape and Reel packaging.

### Revision 2.10

### September, 2019

- · 1. Feature List:
  - · Added SysTick.
  - · Corrected bootloader type.
- · 2. Ordering Information Updated for release of revision B devices.
- 4.1.1 Typical Values Removed reference to simulation.
- · 4.1.2 Minimum and Maximum Values Removed reference to simulation.
- 4.2 Absolute Maximum Ratings Removed footnote about storage temperature and added max sink/source current per I/O pin.
- 4.10 Analog Digital Converter (ADC) Updated ADC input impedance.
- 6.2 QFN24 PCB Layout Corrected pin number for symbol P9.
- 7.2 QFN32 PCB Layout Corrected pin number for symbol P9.

### Revision 2.00

July, 2018

- · Consolidated all EFM32ZG data sheets:
  - EFM32ZG108
  - EFM32ZG110
  - EFM32ZG210
  - EFM32ZG222
- Added a Feature List section.
- 2. Ordering Information Added ordering code decoder.
- 3.3 Memory Map Separated the Memory Map into two figures one for core and code space listing and one for peripheral listing.
- 4.2 Absolute Maximum Ratings Updated preface.
- 4.7 Flash Added word write cycles between erase (WWC<sub>FLASH</sub>) specification.
- 7.2 QFN32 PCB Layout Corrected pin number for symbol P3 in Table 7.2 QFN32 PCB Land Pattern Dimensions (Dimensions in mm) on page 91.
- 9.2 Soldering Information Removed MSL information (Moisture Sensitivity Level). MSL information can be found in the Qual report that is available on the Silicon Labs website.
- · New formatting throughout.

### Revision 1.10

March 6th, 2015

- · This revision applies the following devices:
  - EFM32ZG108
  - EFM32ZG110
  - EFM32ZG210
  - EFM32ZG222
- For device with ADC, updated ADC data, updated temperature sensor graph and added clarification on conditions for INL<sub>ADC</sub> and DNL<sub>ADC</sub> parameters.
- Updated Max ESR<sub>HFXO</sub> value for Crystal Frequency of 24 MHz.
- · Updated current consumption.
- Updated LFXO and HFXO data.
- · Updated LFRCO and HFRCO data.
- · Updated ACMP data.
- · Updated VCMP data.
- · Updated Memory Map.
- · Added DMA current in Digital Peripherals section.
- · Added AUXHFRCO to block diagram and Electrical Characteristics.
- · For QFN24 and QFN32 packages, updated Package dimensions table.
- · Updated block diagram.

## **Revision 1.00**

July 2nd, 2014

- · This revision applies the following devices:
  - EFM32ZG108
  - EFM32ZG110
  - EFM32ZG210
  - EFM32ZG222
- Corrected single power supply voltage minimum value from 1.85V to 1.98V.
- · Removed "Preliminary" markings.
- · Updated current consumption.
- · Updated transition between energy modes.
- Updated power management data.
- · Updated GPIO data.
- · Updated LFXO, HFXO, HFRCO and ULFRCO data.
- · Updated LFRCO and HFRCO plots.
- · For devices with ADC, updated ADC data.
- · Updated ACMP data.

## Revision 0.61

November 21st, 2013

- · This revision applies the following devices:
  - EFM32ZG108
  - EFM32ZG110
  - EFM32ZG210
  - EFM32ZG222
- · Updated figures.
- · Updated errata-link.
- · Updated chip marking.
- · Added link to Environmental and Quality information.
- · For devices with IDAC, re-added missing DAC-data.

### Revision 0.60

## October 9th, 2013

- · This revision applies the following devices:
  - EFM32ZG108
  - EFM32ZG110
  - EFM32ZG210
  - EFM32ZG222
- · Added I2C characterization data.
- · For devices with IDAC, added IDAC characterization data.
- · Updated current consumption table and figures in Electrical characteristics section.
- For devices with ADC, corrected the ADC resolution from 12, 10 and 6 bit to 12, 8 and 6 bit.
- · Removed Environmental information.
- · Updated trademark, disclaimer and contact information.
- · Other minor corrections.

### Revision 0.50

## April 22nd, 2013

- · This revision applies the following devices:
  - EFM32ZG108
  - EFM32ZG110
  - EFM32ZG210
  - EFM32ZG222
- Updated HFCORE max frequency from 32 MHz to 24 MHz.
- · For EFM32ZG108, added DMA, AES and IDAC.
- · For EFM32ZG108, added DMA module.
- · Updated pinout.
- · Other minor corrections.

### Revision 0.40

### September 11th, 2012

- This revision applies the following devices:
  - EFM32ZG108
  - EFM32ZG110
  - EFM32ZG210
  - EFM32ZG222
- Updated CPU core from Cortex M0 to Cortex M0+.
- · Updated the HFRCO 1 MHz band typical value to 1.2 MHz.
- Updated the HFRCO 7 MHz band typical value to 6.6 MHz.
- Corrected operating voltage from 1.8 V to 1.85 V.
- · Other minor corrections.

# Revision 0.30

## July 16th, 2011

- · This revision applies the following devices:
  - EFM32ZG108
  - EFM32ZG110
  - EFM32ZG210
  - EFM32ZG222
- · Updated the Electrical Characteristics section.

## Revision 0.20

June 8th, 2011

- This revision applies the following devices:
  - EFM32ZG108
  - EFM32ZG110
  - EFM32ZG210
  - EFM32ZG222
- · Corrected all current values in Electrical Characteristics section.
- Updated Cortex M0 related items in the memory map.
- For EFM32ZG222, corrected pinout to 37.

## Revision 0.10

June 7th, 2011

- This revision applies the following devices:
  - EFM32ZG108
  - EFM32ZG110
  - EFM32ZG210
  - EFM32ZG222
- · Initial preliminary release.





**IoT Portfolio** www.silabs.com/IoT



**SW/HW** www.silabs.com/simplicity



**Quality** www.silabs.com/quality



**Support & Community** www.silabs.com/community

### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such unauthorized applications. Note: This content may contain offensive terminology that is now obsolete. Silicon Labs is replacing these term

### morniacion, visit www.snabs.com/about-us/melasive-ic

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Redpine Signals®, WiSeConnect, n-Link, ThreadArch®, EZLink®, EZRadio®, EZRadio®, Cecko®, Gecko®, Gecko OS, Gecko OS Studio, Precision32®, Simplicity Studio®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders.



**Trademark Information** 

Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA