











TLV3541, TLV3542, TLV3544

SBOS756-OCTOBER 2016

# TLV354x 200-MHz, Rail-to-Rail I/O, **CMOS Operational Amplifiers for Cost-Sensitive Systems**

#### **Features**

Wide-Bandwidth Amplifier for Cost-Sensitive Systems

Unity-Gain Bandwidth: 200 MHz High Slew Rate: 150 V/µs

Low Noise: 7.5 nV/√Hz

Rail-to-Rail I/O

High Output Current: > 100 mA **Excellent Video Performance:** 

 Diff Gain: 0.02%, Diff Phase: 0.09° 0.1-dB Gain Flatness: 40 MHz

Low Input Bias Current: 3 pA Quiescent Current: 5.2 mA

Thermal Shutdown

Supply Range: 2.5 V to 5.5 V

# **Applications**

High-Resolution ADC Driver Amplifiers

IR Touch

Low-Voltage, High-Frequency Signal Processing

Video Processing

**Base Transceiver Stations** 

Optical Networking, Tunable Lasers

Photodiode Transimpedance Amplifiers

**Barcode Scanners** 

Fast Current-Sensing Amplifiers

Ultrasound Imaging



Figure 1. Simplified Schematic

# 3 Description

The TLV3541, TLV3542 and TLV3544 are single-, dual-, and quad-channel, low-power (5.2-mA per channel), high-speed, unity-gain stable, rail-to-rail input/output operational amplifiers (op amps) designed for video and other applications that require wide bandwidth.

Consuming only 6.5 mA (maximum) of supply current, these devices feature 200-MHz gain-bandwidth product, 150-V/μs slew rate, and a low 7.5 nV/√Hz of input noise at f = 1 MHz. The combination of high bandwidth, high slew rate, and low noise make the TLV354x family suitable for low voltage, high-speed signal conditioning systems.

The TLV354x series of op amps are optimized for operation on single or dual supplies as low as 2.5 V (±1.25 V) and up to 5.5 V (±2.75 V). Common-mode input range extends beyond the supplies. The output swing is within 100 mV of the rails, and supports a wide dynamic range.

The TLV354x devices are specified from -40°C to +125°C. The TLV354x family can be used as a plugin replacement for many commercially available wide bandwidth op amps.

# Device Information(1)

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |
|-------------|------------|-------------------|--|
| TLV3541     | SOIC (8)   | 3.91 mm × 4.90 mm |  |
| 11203341    | SOT-23 (5) | 2.90 mm × 1.60 mm |  |
| TLV3542     | SOIC (8)   | 3.91 mm × 4.90 mm |  |
|             | VSSOP (8)  | 3.00 mm × 3.00 mm |  |
| TL\/2544    | SOIC (14)  | 8.65 mm × 3.91 mm |  |
| TLV3544     | TSSOP (14) | 5.00 mm × 4.40 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

www.ti.com

# **Table of Contents**

| 1 | Features 1                                                              | 8 Application and Implementation 19                     |
|---|-------------------------------------------------------------------------|---------------------------------------------------------|
| 2 | Applications 1                                                          | 8.1 Application Information                             |
| 3 | Description 1                                                           | 8.2 Typical Application                                 |
| 4 | Revision History2                                                       | 8.3 System Examples                                     |
| 5 | Pin Configuration and Functions                                         | 9 Power Supply Recommendations 21                       |
| 6 | Specifications5                                                         | 9.1 Input and ESD Protection21                          |
| • | 6.1 Absolute Maximum Ratings 5                                          | 10 Layout 22                                            |
|   | 6.2 ESD Ratings                                                         | 10.1 Layout Guidelines22                                |
|   | 6.3 Recommended Operating Conditions                                    | 10.2 Layout Example22                                   |
|   | 6.4 Thermal Information: TLV3541                                        | 11 Device and Documentation Support 23                  |
|   | 6.5 Thermal Information: TLV3542 6                                      | 11.1 Documentation Support23                            |
|   | 6.6 Thermal Information: TLV35446                                       | 11.2 Related Links                                      |
|   | 6.7 Electrical Characteristics: V <sub>S</sub> = 2.7 V to 5.5 V Single- | 11.3 Receiving Notification of Documentation Updates 23 |
|   | Supply 7                                                                | 11.4 Community Resources                                |
|   | 6.8 Typical Characteristics9                                            | 11.5 Trademarks                                         |
| 7 | Detailed Description                                                    | 11.6 Electrostatic Discharge Caution                    |
|   | 7.1 Overview                                                            | 11.7 Glossary                                           |
|   | 7.2 Functional Block Diagram 13                                         | 12 Mechanical, Packaging, and Orderable                 |
|   | 7.3 Feature Description                                                 | Information24                                           |
|   | 7.4 Device Functional Modes                                             |                                                         |

# 4 Revision History

| DATE         | REVISION | NOTES            |
|--------------|----------|------------------|
| October 2016 | *        | Initial release. |



# 5 Pin Configuration and Functions

TLV3541: DBV Package 5-Pin SOT-23 Top View



#### TLV3541: D Package 8-Pin SOIC Top View



(1) NC means no internal connection.

# Pin Functions: TLV3541

|      | PIN          |          | 1/0 | DESCRIPTION                                   |  |
|------|--------------|----------|-----|-----------------------------------------------|--|
| NAME | DBV (SOT-23) | D (SOIC) | I/O | DESCRIPTION                                   |  |
| -IN  | 4            | 2        | I   | Inverting input                               |  |
| +IN  | 3            | 3        | I   | Noninverting input                            |  |
| NC   | _            | 1, 5, 8  | _   | No internal connection (can be left floating) |  |
| OUT  | 1            | 6        | 0   | Output                                        |  |
| V-   | 2            | 4        | _   | Negative (lowest) supply                      |  |
| V+   | 5            | 7        | _   | Positive (highest) supply                     |  |

#### TLV3542: DGK and D Packages 8-Pin VSSOP, SOIC Top View



# Pin Functions: TLV3542

| PIN   |     | 1/0 | DESCRIPTION                   |  |
|-------|-----|-----|-------------------------------|--|
| NAME  | NO. | I/O | DESCRIPTION                   |  |
| -IN A | 2   | I   | Inverting input, channel A    |  |
| +IN A | 3   | I   | Noninverting input, channel A |  |
| –IN B | 6   | I   | Inverting input, channel B    |  |
| +IN B | 5   | 1   | loninverting input, channel B |  |
| OUT A | 1   | 0   | Output, channel A             |  |
| OUT B | 7   | 0   | Output, channel B             |  |
| V-    | 4   | _   | Negative (lowest) supply      |  |
| V+    | 8   | _   | Positive (highest) supply     |  |

# TLV3544: D and PW Packages 14-Pin SOIC, TSSOP Top View



# Pin Functions: TLV3544

|       | PIN      |               |     | THE UNIONOUS. TEVOOTT         |  |
|-------|----------|---------------|-----|-------------------------------|--|
|       |          | 0544          |     |                               |  |
|       | ILV      | 3544          | 1/0 | DESCRIPTION                   |  |
| NAME  | D (SOIC) | PW<br>(TSSOP) |     |                               |  |
| -IN A | 2        | 2             | I   | Inverting input, channel A    |  |
| –IN B | 6        | 6             | I   | Inverting input, channel B    |  |
| -IN C | 9        | 9             | I   | Inverting input, channel C    |  |
| –IN D | 13       | 13            | I   | Inverting input, channel D    |  |
| +IN A | 3        | 3             | I   | Noninverting input, channel A |  |
| +IN B | 5        | 5             | I   | Noninverting input, channel B |  |
| +IN C | 10       | 10            | I   | Noninverting input, channel C |  |
| +IN D | 12       | 12            | I   | Noninverting input, channel D |  |
| OUT A | 1        | 1             | 0   | Output, channel A             |  |
| OUT B | 7        | 7             | 0   | Output, channel B             |  |
| OUT C | 8        | 8             | 0   | Output, channel C             |  |
| OUT D | 14       | 14            | 0   | Output, channel D             |  |
| V-    | 11       | 11            | _   | Negative (lowest) supply      |  |
| V+    | 4        | 4             | _   | Positive (highest) supply     |  |



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                       | MIN          | MAX        | UNIT |
|-------------|---------------------------------------|--------------|------------|------|
|             | Supply voltage, V+ to V-              |              | 7.5        | V    |
| Voltage     | Signal input terminals (2)            | (V-) - (0.5) | (V+) + 0.5 | V    |
| Current     | Signal input terminals <sup>(2)</sup> | -10          | 10         | mA   |
|             | Output short circuit (3)              | Conti        | Continuous |      |
|             | Operating, T <sub>A</sub>             | -55          | 150        | °C   |
| Temperature | Junction, T <sub>J</sub>              | -65          | 150        | °C   |
|             | Storage, T <sub>stg</sub>             |              | 150        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | 1000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | 250   | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|       |                             | MIN | NOM MAX | UNIT |
|-------|-----------------------------|-----|---------|------|
| $V_S$ | Supply voltage, V- to V+    | 2.5 | 5.5     | V    |
|       | Specified temperature range | -40 | 125     | °C   |

<sup>(2)</sup> Input pins are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails must be current limited to 10 mA or less.

<sup>(3)</sup> Short-circuit to ground, one amplifier per package.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.4 Thermal Information: TLV3541

|                        |                                              | TLV      | TLV3541      |      |  |
|------------------------|----------------------------------------------|----------|--------------|------|--|
|                        | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DBV (SOT-23) | UNIT |  |
|                        |                                              | 8 PINS   | 5 PINS       |      |  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 123.8    | 216.3        | °C/W |  |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 68.7     | 84.3         | °C/W |  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 64.5     | 43.1         | °C/W |  |
| ΨЈΤ                    | Junction-to-top characterization parameter   | 23.0     | 3.8          | °C/W |  |
| ΨЈВ                    | Junction-to-board characterization parameter | 64.0     | 42.3         | °C/W |  |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A      | N/A          | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics (SPRA953).

# 6.5 Thermal Information: TLV3542

|                      |                                              | TLV      | TLV3542     |      |  |
|----------------------|----------------------------------------------|----------|-------------|------|--|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGK (VSSOP) | UNIT |  |
|                      |                                              | 8 PINS   | 8 PINS      |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 113.9    | 175.9       | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 60.4     | 67.8        | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 54.1     | 97.1        | °C/W |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 17.1     | 9.3         | °C/W |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 53.6     | 95.5        | °C/W |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A      | N/A         | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics (SPRA953).

# 6.6 Thermal Information: TLV3544

|                      |                                              | TLV      |            |      |
|----------------------|----------------------------------------------|----------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | PW (TSSOP) | UNIT |
|                      |                                              | 14 PINS  | 14 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 83.8     | 92.6       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 70.7     | 27.5       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 59.5     | 33.6       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 11.6     | 1.9        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 37.7     | 33.1       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A      | N/A        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics (SPRA953).



# 6.7 Electrical Characteristics: $V_S = 2.7 \text{ V}$ to 5.5 V Single-Supply

at  $T_A$  = 25°C,  $R_F$  = 0  $\Omega$ ,  $R_L$  = 1 k $\Omega$ , and connected to  $V_S$  / 2 (unless otherwise noted)

|                      | PARAMETER                            | TEST CONDITIONS                                                                               | MIN        | TYP                   | MAX        | UNIT               |
|----------------------|--------------------------------------|-----------------------------------------------------------------------------------------------|------------|-----------------------|------------|--------------------|
| OFFSET \             | /OLTAGE                              |                                                                                               |            |                       |            |                    |
| Vos                  | Input offset voltage                 | $V_S = 5 \text{ V, at } T_A = 25^{\circ}\text{C}$                                             |            | ±2                    | ±10        | mV                 |
| dV <sub>OS</sub> /dT | Input offset voltage vs temperature  | $V_S = 5 \text{ V}, \text{ at } T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$           |            | ±4.5                  |            | μV/°C              |
| PSRR                 | Input offset voltage vs power supply | $V_S = 2.7 \text{ V to } 5.5 \text{ V},$<br>$V_{CM} = (V_S / 2) - 0.55 \text{ V}$             | 60         | 70                    |            | dB                 |
| INPUT BIA            | AS CURRENT                           |                                                                                               |            |                       |            |                    |
| I <sub>B</sub>       | Input bias current                   |                                                                                               |            | 3                     |            | pА                 |
| los                  | Input offset current                 |                                                                                               |            | ±1                    |            | pА                 |
| NOISE                |                                      |                                                                                               |            |                       |            |                    |
| e <sub>n</sub>       | Input voltage noise density          | f = 1 MHz                                                                                     |            | 7.5                   |            | nV/√ <del>Hz</del> |
| i <sub>n</sub>       | Current noise density                | f = 1 MHz                                                                                     |            | 50                    |            | fA/√ <del>Hz</del> |
| INPUT VO             | LTAGE RANGE                          |                                                                                               |            |                       |            |                    |
| $V_{CM}$             | Common-mode voltage range            |                                                                                               | (V-) - 0.1 |                       | (V+) + 0.1 | V                  |
| 01400                |                                      | $V_S = 5.5 \text{ V}, -0.1 \text{ V} < V_{CM} < 3.5 \text{ V},$ at $T_A = 25^{\circ}\text{C}$ | 66         | 80                    |            | dB                 |
| CMRR                 | Common-mode rejection ratio          | $V_S = 5.5 \text{ V}, -0.1 \text{ V} < V_{CM} < 5.6 \text{ V},$ at $T_A = 25^{\circ}\text{C}$ | 56         | 68                    |            | dB                 |
| INPUT IMI            | PEDANCE                              |                                                                                               |            |                       | •          |                    |
|                      | Differential                         |                                                                                               |            | 10 <sup>13</sup>    2 |            | Ω    pF            |
|                      | Common-mode                          |                                                                                               |            | 10 <sup>13</sup>    2 |            | Ω    pF            |
| OPEN-LO              | OP GAIN                              |                                                                                               |            |                       | •          |                    |
| A <sub>OL</sub>      | Open-loop gain                       | $V_S = 5 \text{ V}, 0.3 \text{ V} < V_O < 4.7 \text{ V},$ at $T_A = 25^{\circ}\text{C}$       | 92         | 108                   |            | dB                 |
| FREQUEN              | ICY RESPONSE                         |                                                                                               |            |                       | •          |                    |
| f <sub>-3dB</sub>    | Small-signal bandwidth               | At G = +1, $V_O$ = 10 mV $R_F$ = 25 $\Omega$                                                  |            | 200                   |            | MHz                |
| Jub                  | <u> </u>                             | At G = +2, V <sub>O</sub> = 10 mV                                                             |            | 90                    |            | MHz                |
| GBW                  | Gain-bandwidth product               | G = +10                                                                                       |            | 100                   |            | MHz                |
| f <sub>0.1dB</sub>   | Bandwidth for 0.1-dB gain flatness   | At G = +2, V <sub>O</sub> = 10 mV                                                             |            | 40                    |            | MHz                |
| 0                    | Olemente                             | V <sub>S</sub> = 5 V, G = +1, 4-V step                                                        | 150        |                       |            | V / μs             |
| SR                   | Slew rate                            | V <sub>S</sub> = 5 V, G = +1, 2-V step                                                        |            | 130                   |            | V / μs             |
|                      | Rise-and-fall time                   | At G = +1, V <sub>O</sub> = 200 mV <sub>PP</sub> ,<br>10% to 90%                              | 2          |                       | ns         |                    |
|                      |                                      | At G = +1, $V_O$ = 2 $V_{PP}$ , 10% to 90%                                                    |            | 11                    |            | ns                 |
|                      | Cauling sime                         | 0.1%, V <sub>S</sub> = 5 V, G = +1,<br>2-V output step                                        | 30         |                       |            | ns                 |
|                      | Settling time                        | 0.01%, V <sub>S</sub> = 5 V, G = +1,<br>2-V output step                                       | 60         |                       |            | ns                 |
|                      | Overload recovery time               | $V_{IN} \times Gain = V_{S}$                                                                  |            | 5                     |            | ns                 |



# Electrical Characteristics: V<sub>S</sub> = 2.7 V to 5.5 V Single-Supply (continued)

at  $T_A = 25$ °C,  $R_F = 0 \Omega$ ,  $R_L = 1 k\Omega$ , and connected to  $V_S / 2$  (unless otherwise noted)

|                | PARAMETER                                  |                    | TEST CONDITIONS                                                                      | MIN             | TYP   | MAX      | UNIT |
|----------------|--------------------------------------------|--------------------|--------------------------------------------------------------------------------------|-----------------|-------|----------|------|
| FREQU          | JENCY RESPONSE, co                         | ntinued            |                                                                                      |                 |       |          |      |
|                | Harmonic                                   | Second<br>harmonic | At G = +1, f = 1 MHz, $V_O$ = 2 $V_{PP}$ , $R_L$ = 200 $\Omega$ , $V_{CM}$ = 1.5 $V$ |                 | -75   |          | dBc  |
|                | distortion                                 | Third harmonic     | At G = +1, f = 1 MHz, $V_O$ = 2 $V_{PP}$ , $R_L$ = 200 $\Omega$ , $V_{CM}$ = 1.5 $V$ |                 | -83   |          | dBc  |
|                | Differential gain er                       | ror                | NTSC, $R_L = 150 \Omega$                                                             |                 | 0.02% |          |      |
|                | Differential phase                         | error              | NTSC, $R_L = 150 \Omega$                                                             |                 | 0.09  |          | 0    |
|                | Channel-to-                                | TLV3542            | f = 5 MHz                                                                            |                 | -100  |          | dB   |
|                | channel crosstalk                          | TLV3544            | I = 5 IVINZ                                                                          |                 | -84   |          | dB   |
| OUTPL          | JT                                         |                    |                                                                                      |                 |       |          |      |
|                | Voltage output swi                         | ng from rail       | $V_S = 5 \text{ V}, R_L = 1 \text{ k}\Omega \text{ at } T_A = 25^{\circ}\text{C}$    |                 | 0.1   | 0.3      | V    |
| l <sub>o</sub> | Output current, sin quad <sup>(1)(2)</sup> | gle, dual,         | V <sub>S</sub> = 5 V                                                                 | 100             |       |          | mA   |
|                |                                            |                    | V <sub>S</sub> = 3 V                                                                 |                 | 50    |          | mA   |
|                | Closed-loop output                         | t impedance        | f < 100 kHz                                                                          |                 | 0.05  |          | Ω    |
| Ro             | Open-loop output i                         | resistance         |                                                                                      |                 | 35    |          | Ω    |
| POWE           | R SUPPLY                                   |                    |                                                                                      |                 |       |          |      |
| Vs             | Specified voltage r                        | ange               |                                                                                      | 2.7             |       | 5.5      | V    |
|                | Operating voltage                          | range              |                                                                                      | 2.5             |       | 5.5      | V    |
| IQ             | Quiescent current                          | (per amplifier)    | At $T_A = 25$ °C, $V_S = 5$ V, $I_O = 0$                                             |                 | 5.2   | 6.5      | mA   |
| TEMPE          | ERATURE RANGE                              |                    |                                                                                      |                 |       | *        |      |
|                | Specified range                            |                    |                                                                                      | -40             |       | 125      | °C   |
|                | Operating range (3                         | 5)                 |                                                                                      | <b>-</b> 55 150 |       | 150      | °C   |
|                | Storage range                              |                    |                                                                                      | -65             |       | 150      | °C   |
| THERM          | MAL SHUTDOWN                               |                    |                                                                                      |                 |       | <u>'</u> |      |
|                | Shutdown tempera                           | ture               |                                                                                      |                 | 160   |          | °C   |
|                | Reset from shutdo                          | wn                 |                                                                                      |                 | 140   |          | °C   |

<sup>(1)</sup> See typical characteristic curves, Output Voltage Swing vs Output Current (Figure 14 and Figure 15).

<sup>(2)</sup> Specified by design.

<sup>(3)</sup> Operating in this temperature range will not damage the part. However, degraded performance may be observed.



# 6.8 Typical Characteristics

at  $T_A$  = 25°C,  $V_S$  = 5 V, G = +1,  $R_F$  = 0  $\Omega$ ,  $R_L$  = 1 k $\Omega$ , and connected to  $V_S$  / 2, unless otherwise noted.



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

at  $T_A$  = 25°C,  $V_S$  = 5 V, G = +1,  $R_F$  = 0  $\Omega$ ,  $R_L$  = 1  $k\Omega$ , and connected to  $V_S$  / 2, unless otherwise noted.



 $C_L$  = 5.6 pF,  $R_S$  = 0  $\Omega$ 6 3 0  $C_{L} = 47 \text{ pF}, R_{S} = 140 \Omega$ -3 -6  $C_L = 100 \text{ pF}, R_S = 120 \Omega$ -9 -12 -15 10M 100M 1000M 100k 1M Frequency (Hz)  $G = +1, V_O = 10$  $mV_{pp}$ 

Figure 8. Recommended  $\ensuremath{R_{\text{S}}}$  vs Capacitive Load

Figure 9. Frequency Response vs Capacitive Load





Figure 10. Common-Mode Rejection Ratio and Power-Supply Rejection Ratio vs Frequency

Figure 11. Open-Loop Gain and Phase





Figure 13. Input Bias Current vs Temperature



# **Typical Characteristics (continued)**

at  $T_A$  = 25°C,  $V_S$  = 5 V, G = +1,  $R_F$  = 0  $\Omega$ ,  $R_L$  = 1 k $\Omega$ , and connected to  $V_S$  / 2, unless otherwise noted.



Figure 14. Output Voltage Swing vs Output Current for  $V_S = 3 \text{ V}$ 



Figure 15. Output Voltage Swing vs Output Current for  $V_S = 5 \text{ V}$ 



Figure 16. Closed-Loop Output Impedance vs Frequency



Figure 17. Maximum Output Voltage vs Frequency



Figure 18. Output Settling Time to 0.1%



Figure 19. Offset Voltage Production Distribution

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

at  $T_A$  = 25°C,  $V_S$  = 5 V, G = +1,  $R_F$  = 0  $\Omega$ ,  $R_L$  = 1 k $\Omega$ , and connected to  $V_S$  / 2, unless otherwise noted.





# 7 Detailed Description

# 7.1 Overview

The TLV354x is a CMOS, rail-to-rail I/O, high-speed, voltage-feedback operational amplifier designed for video, high-speed, and other applications. The device is available as a single, dual, or quad op amp.

The amplifier features a 100-MHz gain bandwidth and a 150-V/ $\mu$ s slew rate, but the amplifier is unity-gain stable and operates as a +1-V/V voltage follower.

# 7.2 Functional Block Diagram



# TEXAS INSTRUMENTS

#### 7.3 Feature Description

# 7.3.1 Operating Voltage

The TLV354x is specified over a power-supply range of 2.7 V to 5.5 V (±1.35 V to ±2.75 V). However, the supply voltage may range from 2.5 V to 5.5 V (±1.25 V to ±2.75 V). Supply voltages higher than 7.5 V (absolute maximum) can permanently damage the amplifier.

Parameters that vary over supply voltage or temperature are shown in the *Typical Characteristics* section.

# 7.3.2 Rail-to-Rail Input

The specified input common-mode voltage range of the TLV354x extends 100 mV beyond the supply rails. This extended range is achieved with a complementary input stage: an N-channel input differential pair in parallel with a P-channel differential pair, as shown in the *Functional Block Diagram*. The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 1.2 V to 100 mV above the positive supply, while the P-channel pair is on for inputs from 100 mV below the negative supply to approximately (V+) - 1.2 V. There is a small transition region, typically (V+) - 1.5 V to (V+) - 0.9 V, in which both pairs are on. This 600-mV transition region can vary  $\pm 500 \text{ mV}$  with process variation. Thus, the transition region ( with both input stages on) can range from (V+) - 2.0 V to (V+) - 1.5 V on the low end, up to (V+) - 0.9 V to (V+) - 0.4 V on the high end.

A double-folded cascode adds the signal from the two input pairs and presents a differential signal to the class AB output stage.

#### 7.3.3 Rail-to-Rail Output

A class AB output stage with common-source transistors is used to achieve rail-to-rail output. For high-impedance loads (>  $200~\Omega$ ), the output voltage swing is typically 100 mV from the supply rails. With  $10-\Omega$  loads, a useful output swing can be achieved while maintaining high open-loop gain. See the typical characteristic curves, *Output Voltage Swing vs Output Current* (Figure 14 and Figure 15).

#### 7.3.4 Output Drive

The TLV354x output stage can supply a continuous output current of ±100 mA and yet provide approximately 2.7 V of output swing on a 5-V supply, as shown in Figure 21. For maximum reliability, it is not recommended to run a continuous DC current in excess of ±100 mA. Refer to the typical characteristic curves, *Output Voltage Swing vs Output Current* (Figure 14 and Figure 15). For supplying continuous output currents greater than ±100 mA, the TLV354x may be operated in parallel, as shown in Figure 22.



Figure 21. Laser Diode Driver



# **Feature Description (continued)**

The TLV354x provides peak currents up to 200 mA, which corresponds to the typical short-circuit current. Therefore, an on-chip thermal shutdown circuit is provided to protect the TLV354x from dangerously high junction temperatures. At 160°C, the protection circuit shuts down the amplifier. Normal operation resumes when the junction temperature cools to below +140°C.



Figure 22. Parallel Operation

#### 7.3.5 Video

The TLV354x output stage is capable of driving standard back-terminated 75- $\Omega$  video cables, as shown in Figure 23. By back-terminating a transmission line, the device does not exhibit a capacitive load to its driver. A properly back-terminated 75- $\Omega$  cable does not appear as capacitance; the device presents a 150- $\Omega$  resistive load to the TLV354x output.



Figure 23. Single-Supply Video Line Driver

The TLV3542 can be used as an amplifier for RGB graphic signals, which have a voltage of zero at the video black level, by offsetting and AC-coupling the signal. See Figure 24.

Copyright © 2016, Texas Instruments Incorporated



# **Feature Description (continued)**



(1) Source video signal offsets 300 mV above ground to accommodate op amp swing-to-ground capability.

Figure 24. RGB Cable Driver



# Feature Description (continued)

## 7.3.6 Driving Analog-to-Digital Converters

The TLV354x series op amps offer 60 ns of settling time to 0.01%, making them a good choice for driving highand medium-speed sampling A/D converters and buffering reference circuits. The TLV354x series provide an effective means of buffering the A/D converter input capacitance and resulting charge injection while providing signal gain. For applications requiring high DC accuracy, TI recommends using the OPA350 series.

Figure 25 illustrates the TLV3541 driving an A/D converter. With the TLV3541 in an inverting configuration, a capacitor across the feedback resistor can filter high-frequency noise in the signal.



Figure 25. The TLV3541 in Inverting Configuration Driving the ADS7816

#### 7.3.7 Capacitive Load and Stability

The TLV354x series op amps can drive a wide range of capacitive loads. However, all op amps under certain conditions may become unstable. Op amp configuration, gain, and load value are just a few of the factors to consider when determining stability. An op amp in unity-gain configuration is most susceptible to the effects of capacitive loading. The capacitive load reacts with the device output resistance, along with any additional load resistance, to create a pole in the small-signal response that degrades the phase margin. Refer to the typical characteristic curve, *Frequency Response for Various C<sub>L</sub>* (Figure 7) for details.

The TLV354x topology enhances the ability to drive capacitive loads. In unity gain, these op amps perform well with large capacitive loads. Refer to the typical characteristic curves, *Recommended*  $R_S$  *vs Capacitive Load* (Figure 8) and *Frequency Response vs Capacitive Load* (Figure 9) for details.

One method of improving capacitive load drive in the unity-gain configuration is to insert a  $10-\Omega$  to  $20-\Omega$  resistor in series with the output, as shown in Figure 26. This configuration significantly reduces ringing with large capacitive loads. See the typical characteristic curve, *Frequency Response vs Capacitive Load* (Figure 9). However, if there is a resistive load in parallel with the capacitive load,  $R_S$  creates a voltage divider. This voltage division introduces a DC error at the output and slightly reduces output swing. This error may be insignificant. For instance, with  $R_L = 10~k\Omega$  and  $R_S = 20~\Omega$ , there is an error of approximately 0.2% at the output.



Figure 26. Series Resistor in Unity-Gain Configuration Improves Capacitive Load Drive

# TEXAS INSTRUMENTS

#### **Feature Description (continued)**

#### 7.3.8 Wideband Transimpedance Amplifier

Wide bandwidth, low input bias current, and low input voltage and current noise make the TLV354x a suitable wideband photodiode transimpedance amplifier for low-voltage, single-supply applications. Low-voltage noise is important because photodiode capacitance causes the effective noise gain of the circuit to increase at high frequency.

The key elements to a transimpedance design, as shown in Figure 27, are the expected diode capacitance (including the parasitic input common-mode and differential-mode input capacitance (2 + 2) pF for the TLV354x), the desired transimpedance gain  $(R_F)$ , and the Gain-Bandwidth Product (GBW) for the TLV354x (100 MHz, typical). With these three variables set, the feedback capacitor value  $(C_F)$  may be set to control the frequency response.



Figure 27. Transimpedance Amplifier

To achieve a flat, second-order, Butterworth frequency response, the feedback pole must be set as shown in Equation 1:

$$\frac{1}{2\pi R_F C_F} = \sqrt{\frac{GBP}{4\pi R_F C_D}} \tag{1}$$

Typical surface-mount resistors have a parasitic capacitance of approximately 0.2 pF that must be deducted from the calculated feedback capacitance value. Bandwidth is calculated by Equation 2:

$$f_{-3dB} = \sqrt{\frac{GBP}{2\pi R_F C_D}} Hz$$
 (2)

For even higher transimpedance bandwidth, the high-speed CMOS OPA355 (200-MHz GBW) or the OPA655 (400-MHz GBW) may be used.

#### 7.4 Device Functional Modes

The TLV354x has dual functional modes and is operational when the power-supply voltage is greater than 2.5 V (±1.25 V). The maximum power-supply voltage for the TLV354x is 5.5 V (±2.75 V). At +160°C, the protection circuit shuts down the amplifier. Normal operation resumes when the junction temperature cools to below +140°C.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TLV354x are wide bandwidth, low-noise, rail-to-rail input and output amplifiers. These devices operate from 2.5 V to 5.5 V, are unity-gain stable, and suitable for a wide range of general-purpose applications. The input common-mode voltage range includes both rails, and allows the TLV354x device to be used in any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes the device ideal for driving analog-to-digital converters (ADCs).

The TLV354x family of devices features a 200-MHz bandwidth and 150-V/µs slew rate with only 7.5 nV/√Hz of broadband noise.

## 8.2 Typical Application

A typical application for an operational amplifier is an inverting amplifier, as shown in Figure 28. An inverting amplifier takes a positive voltage on the input and outputs a signal inverted to the input, making a negative voltage of the same magnitude. In the same manner, the amplifier makes negative input voltages positive on the output. In addition, amplification can be added by selecting the input resistor R<sub>I</sub> and the feedback resistor R<sub>E</sub>.



Figure 28. Application Schematic

## 8.2.1 Design Requirements

The supply voltage must be chosen to be larger than the input voltage range and the desired output range. The limits of the input common-mode range ( $V_{CM}$ ) and the output voltage swing to the rails ( $V_O$ ) must be considered. For instance, this application scales a signal of  $\pm 0.5$  V (1 V) to  $\pm 1.8$  V (3.6 V). Setting the supply at  $\pm 2.5$  V is sufficient to accommodate this application.

#### 8.2.2 Detailed Design Procedure

Determine the gain required by the inverting amplifier using Equation 3 and Equation 4:

$$A_{V} = \frac{V_{OUT}}{V_{IN}} \tag{3}$$

$$A_{V} = \frac{1.8}{-0.5} = -3.6 \tag{4}$$

Copyright © 2016, Texas Instruments Incorporated

# **Typical Application (continued)**

When the desired gain is determined, select a value for  $R_I$  or  $R_F$ . Selecting a value in the kilo ohm range is desirable for general-purpose applications because the amplifier circuit uses currents in the milliamp range. This milliamp current range ensures the device does not draw too much current. The trade-off is that large resistors (100s of kilo ohms) draw the smallest current but generate the highest noise. Small resistors (100s of ohms) generate low noise but draw high current. This example uses 10 k $\Omega$  for  $R_I$ , meaning 36 k $\Omega$  is used for  $R_F$ . These values are determined by Equation 5:

$$A_{V} = -\frac{R_{F}}{R_{I}} \tag{5}$$

# 8.2.3 Application Curve



Figure 29. Inverting Amplifier Input and Output

#### 8.3 System Examples

When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. The simplest way to establish this limited bandwidth is to place an RC filter at the noninverting terminal of the amplifier, as shown in Figure 30.



$$\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \left(\frac{1}{1 + sR_1C_1}\right)$$

Figure 30. Single-Pole, Low-Pass Filter

20



# **System Examples (continued)**

If even more attenuation is needed, a multiple pole filter is required. The Sallen-Key filter can be used for this task, as shown in Figure 31. For best results, the amplifier must have a bandwidth that is eight to ten times the filter frequency bandwidth. Failure to follow this guideline can result in phase shift of the amplifier.



Figure 31. Two-Pole, Low-Pass, Sallen-Key Filter

# 9 Power Supply Recommendations

The TLV354x family is specified from 2.7 V to 5.5 V (±1.35 V to ±2.75 V), although the devices can operate from 2.5 V to 5.5 V (±1.25 V to ±2.75 V); many specifications apply from -40°C to +125°C. *Typical Characteristics* presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

# **CAUTION**

Supply voltages larger than 7.5 V can permanently damage the device. (See the *Absolute Maximum Ratings* table).

Place  $0.1-\mu F$  bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see *Layout Guidelines*.

## 9.1 Input and ESD Protection

The TLV354x family incorporates internal electrostatic discharge (ESD) protection circuits on all pins. In the case of input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes also provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA, as stated in the *Absolute Maximum Ratings* table. Figure 32 shows how a series input resistor can be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input, which must be kept to a minimum in noise-sensitive applications.



Figure 32. Input Current Protection

# TEXAS INSTRUMENTS

# 10 Layout

# 10.1 Layout Guidelines

For best operational performance of the device, use good printed circuit board (PCB) layout practices, including:

- Noise propagates into analog circuitry through the power pins of the circuit as a whole and the
  operational amplifier. Use bypass capacitors to reduce the coupled noise by providing low-impedance
  power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are typically devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicularly is much better than crossing in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keep R<sub>F</sub> and R<sub>G</sub> close to the inverting
  input to minimize parasitic capacitance, as shown in Figure 33.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

# 10.2 Layout Example





Figure 33. Operational Amplifier Board Layout for Noninverting Configuration

22 Submit Doo

# 11 Device and Documentation Support

# 11.1 Documentation Support

#### 11.1.1 Related Documentation

TI recommends using the following reference documents for the TLV354x device. All are available for download at www.ti.com unless otherwise noted.

- Handbook of Operational Amplifier Applications (SBOA092).
- Analog Engineer's Pocket Reference (SLYW038).

#### 11.2 Related Links

Table 1 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**Table 1. Related Links** 

| PARTS   | PRODUCT FOLDER SAMPLE & BUY |            | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|---------|-----------------------------|------------|---------------------|---------------------|---------------------|--|
| TLV3541 | Click here                  | Click here | Click here          | Click here          | Click here          |  |
| TLV3542 | Click here                  | Click here | Click here          | Click here          | Click here          |  |
| TLV3544 | Click here                  | Click here | Click here          | Click here          | Click here          |  |

# 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

# 11.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 11.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

www.ti.com



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com 21-Dec-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TLV3541IDBVR     | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | (6)<br>NIPDAU                 | Level-2-260C-1 YEAR | -40 to 125   | 17MD                    | Camalaa |
| TLV3541IDBVT     | ACTIVE | SOT-23       | DBV                | 5    | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 17MD                    | Samples |
| TLV3541IDR       | ACTIVE |              | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR |              | TL3541                  | Samples |
| TLV3542IDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAUAG   SN                 | Level-2-260C-1 YEAR |              | 18TE                    | Samples |
| TLV3542IDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green | NIPDAUAG   SN                 | Level-2-260C-1 YEAR |              | 18TE                    | Samples |
| TLV3542IDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR |              | TL3542                  | Samples |
| TLV3544IDR       | ACTIVE | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR |              | TLV3544A                | Samples |
| TLV3544IPWR      | ACTIVE | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TLV                     | Samples |
|                  |        | 1200.        |                    |      | _500           |              | 27.10                         |                     | 13.13.120    | 3544                    | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 21-Dec-2022

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLV3544:

Automotive: TLV3544-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com 17-May-2023

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV3541IDBVR | SOT-23          | DBV                | 5  | 3000 | 178.0                    | 9.0                      | 3.23       | 3.17       | 1.37       | 4.0        | 8.0       | Q3               |
| TLV3541IDBVT | SOT-23          | DBV                | 5  | 250  | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV3541IDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV3542IDGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV3542IDGKT | VSSOP           | DGK                | 8  | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV3542IDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV3544IDR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLV3544IPWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 17-May-2023



# \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV3541IDBVR | SOT-23       | DBV             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV3541IDBVT | SOT-23       | DBV             | 5    | 250  | 180.0       | 180.0      | 18.0        |
| TLV3541IDR   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| TLV3542IDGKR | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TLV3542IDGKT | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| TLV3542IDR   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| TLV3544IDR   | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| TLV3544IPWR  | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153





SMALL OUTLINE INTEGRATED CIRCUIT



- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE PACKAGE



PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated