TODO: BOM Z register X register → BUS\_0 → BUS\_1 → BUS\_2 → BUS\_3 → BUS\_4 → BUS\_5 → BUS\_5 BUS\_0C BUS\_1C BUS\_3C BUS\_3C BUS\_5C BUS\_5C <u>XI</u>C DΖΙ CLK< DCLK File: x-register.kicad\_sch File: Z register.kicad\_sch Y register CLKD CLKD ->BUS\_0 ->BUS\_1 ->BUS\_2 ->BUS\_3 ->BUS\_4 ->BUS\_5 ->BUS\_6 ->BUS\_7 DHLT YIC YOC built File: clock.kicad\_sch MAR → MILb → MIhb upgrade DCLK ⊳MO - MO - ABUS - 00 - ABUS - 01 - ABUS - 02 - ABUS - 03 - ABUS - 05 - ABUS - 10 - ABUS - 12 - ABUS - 15 --DCLR File: y-register.kicad\_sch A register - → BUS\_0 - → BUS\_1 - → BUS\_2 - → BUS\_3 - → BUS\_4 - → BUS\_6 - → BUS\_7 AIC-ALU A 0 A 1 A 2 A 3 A 4 A 5 A 6 A 7 CLKC CLRC -DCLK -DCLR <u>FI</u>< Σ0< Σ\_0< Σ\_1< CLR File: mar.kicad\_sch RAM File: a-register.kicad\_sch Σ\_2< →RO upgrade B register BUS\_0 ♦
BUS\_1 ♦
BUS\_3 ♦
BUS\_5 ♦
BUS\_5 ♦
BUS\_5 ♦
BUS\_7 ♦ ◇BUS\_0 ◇BUS\_1 ◇BUS\_2 ◇BUS\_3 ◇BUS\_4 ◇BUS\_5 ◇BUS\_6 ◇BUS\_6 DCLK DCLR BIC BOC File: alu.kicad\_sch File: b-register.kicad\_sch Instruction register File: ram.kicad\_sch ◇BUS\_0 built ◇BUS\_1 ◇BUS\_2 ◇BUS\_3 ◇BUS\_4 ◇BUS\_5 ◇BUS\_5 ◇BUS\_6 ◇BUS\_7 BUS\_0 ♦
BUS\_1 ♦
BUS\_2 ♦
BUS\_3 ♦
BUS\_5 ♦
BUS\_5 ♦
BUS\_6 ♦ 100 -DCLK -DCLR CLRD OVRDD File: inst-register.kicad\_ Control logic File: control.kicad\_sch CLR NON ♦<u>RI</u> ♦RO OVRD CLK ⇔HLT File: IO.kicad\_sch Sheet: / File: 8bit—computer.kicad\_sch Title: Size: A3 Rev: KiCad E.D.A. kicad (6.0.8) ld: 1/13























