# Introduction to Digital Systems Part III (Sequential Components) 2020/2021

Iterative vs. Sequential Circuits

Controlpath / Datapath Decomposition
of Computational Systems

#### **Lecture Contents**

- Iterative vs. Sequential circuits
  - Concepts
  - Examples
    - Adder
    - Comparator
    - Unsigned multiplier
- Controlpath Datapath decomposition of computational systems

Some figures and content extracted from: John F. Wakerly, "Digital Design – Principles and Practices", 4 ed., Pearson – Prentice Hall, 2006 (chapter 7). Reading chapter 8 (4<sup>th</sup> ed.) or chapter 11 (5<sup>th</sup> ed.) is highly recommended.

### Sequential vs. Iterative Circuits

<u>Iterative</u> circuit (built with several identical processing tiles/building blocks, typically combinatorial with parallel data input and output)



### Sequential vs. Iterative Circuits

<u>Sequential</u> circuit (serial data input and output with smaller set of processing tiles/building blocks and a memory element/register)



### Iterative vs. Sequential Adder

#### <u>Iterative / Combinatorial</u>



#### <u>Sequential</u>





### Iterative vs. Sequential Comparator

#### <u>Iterative / Combinatorial</u>



### Sequential Comparator



### **Sequential Comparator**



### **Unsigned Multiplication**

- Mutiplier architecture highly based on the paper and pencil algorithm
- Multiplication of two N
   bits operands requires a
   storage space of 2N bits
   for the result

## Combinational/Iterative/Parallel Unsigned Multiplier





 $16 \times 2$ -input AND gates

 $12 \times adders$ 



How many resources are required to build a 64 bit unsigned iterative multiplier?



 $A_1 \cdot B_0$ 

 $|A_1 \cdot B_1|$ 

## Iterative/Combinatorial/Parallel vs. Sequential Multiplier

- Iterative/Combinatorial/Parallel implementation
  - Computes the result in a combinatorial way
- Sequential implementation
  - Determines the result in several clock cycles
  - Considers a sub-set of operand bits in each clock cycle
    - 1 bit of the multiplier x 1 one bit of the multiplicand
    - 1 bit of the multiplier x the entire multiplicand
- Iterative/Combinatorial/Parallel vs. Sequential implementations are in general a compromise between
  - Performance
  - Operating frequency
  - Amount of implementation resources
  - Power consumption
  - Cost

### **Computational System**

- Datapath (execution unit)
  - Components
    - Functional
    - Routing
    - Storage
- Controlpath
  - Control unit
    - FSM(s)



- Controlpath datapath interconnection
  - Control signals (controlpath → datapath)
  - Status signals (controlpath ← datapath)
- <u>Datapath Controlpath partition is very useful to design non trivial digital systems</u>
- Example: let's build a sequential multiplier based on architectural approach...

### **Unsigned Multiplication**

- Algorithm takes advantage of the distributive property in relation to the addition, allowing the multiplication to be decomposed into a succession of sums of partial products
- Consider the following product, where M is the multiplicand and m is multiplier with 4 bits:

$$R = M \cdot m$$

```
 M \cdot m = M \cdot (m_3 \cdot 2^3 + m_2 \cdot 2^2 + m_1 \cdot 2^1 + m_0 \cdot 2^0)   M \cdot m = (M \cdot 2^3 \cdot m_3) + (M \cdot 2^2 \cdot m_2) + (M \cdot 2^1 \cdot m_1) + (M \cdot 2^0 \cdot m_0)   M \cdot m = ((M \cdot 2^3) \cdot m_3) + ((M \cdot 2^2) \cdot m_2) + ((M \cdot 2^1) \cdot m_1) + ((M \cdot 2^0) \cdot m_0)
```

### **Unsigned Multiplication**

```
M \cdot m = ((M \cdot 2^3) \cdot m_3) + ((M \cdot 2^2) \cdot m_2) + ((M \cdot 2^1) \cdot m_1) + ((M \cdot 2^0) \cdot m_0)
```

- Multiplying by two (or by a power of two) corresponds to shifting the number multiplied to the left (shift left) as many bits as the power of two involved
- On the other hand, if  $m_n$  is equal to "0", the corresponding partial product will also be zero, and if it is "1", the same partial product will be equal to the multiplying left to the left of n bits



## Sequential Algorithm of the Unsigned Multiplication of **N** bits Operands

**Begin** Operands: **N** bits Result = 0Result: **2N** bits i = 0True **False** Bit 0 do  $M^{er} = 1$ ? Result = Result + Multiplicand Multiplicand = Multiplicand << 1 Required registers: Multiplier = Multiplier >> 1 Result: 2N bits i = i + 1• Multiplier: N bits True Multiplicand: <u>2N</u> bits (why?) i < N? **False** End

### Architecture of a **N** bits Operands Sequential Unsigned Multiplier



- The Adder and the Multiplication and Result registers operate with 2N bits
- The clock signal is not represented (it is implied) and synchronizes
  - writes in the multiplying, multiplier and result registers
  - state transitions of the control unit



### Example with 4 bits of the Sequential Unsigned Multiplication

- With 4-bit operands, the result will have a maximum size of 8 bits
- For the implementation of a 4-bit multiplier, which applies the algorithm of the previous slide, the necessary registers are:
  - result: 8-bit register
  - multipland: 8 bit register
     (initially the most significant
     bits are set to 0000)
  - multiplier: 4-bit register

```
1 1 0 0
x 1 1 0 1
```

```
0 0 0 0 0 0 0 0 Initial result
+ 0 0 0 0 1 1 0 0
1.mdo.2<sup>0</sup>
+ 0 0 0 0 1 1 0 0
+ 0 0 0 0 1 1 0 0
+ 0 0 1 1 0 0 0 1.mdo.2<sup>1</sup>

0 0 1 1 0 0 0 0 1.mdo.2<sup>2</sup>

1 0 0 1 1 1 0 0 0 1.mdo.2<sup>3</sup>
```

1 0 0 1 1 1 0 0 Final result



### Sequential Multiplier Control Unit FSM



### Sequential Multiplier Control Unit



## Sequential Multiplier Detailed Controlpath+Datapath



#### Conclusion

- At the end of this lecture and corresponding lab, it is fundamental to:
  - Distinguish iterative from sequential circuits
  - Analyse and design small to medium complexity digital systems composed of a control unit and a datapath

Reading chapter 8 (4<sup>th</sup> ed.) or chapter 11 (5<sup>th</sup> ed.) of John F. Wakerly, "Digital Design – Principles and Practices", Pearson – Prentice Hall, is highly recommended.