## 8051 Microcontroller

## **Salient Features**

- (1). 8 bit microcontroller originally developed by Intel in 1980.
- (2). High-performance CMOS Technology.
- (3). Contains Total 40 pins.
- (4). Address bus is of 16 bit & data bus is of 8 bit.
- (5). 4K bytes internal ROM (program).
- (6). 128 bytes internal RAM (data).
- (7). Four 8-bit I/O ports.
- (8). Two 16-bit timers.
- (9). Serial interface Communication.
- (10). 64K external code & data memory space.
- (11). 210 bit-addressable locations.
- (12). Internal memory consists of on-chip ROM and on-chip data RAM.
- (13). 8051 implements a separate memory space for programs (code) and data.
- (14). Operating frequency is 24MHz-33MHz.
- (15). +5V Regulated DC power supply is required to operate.
- (16). It has four 8 bit ports, total 32 I/O lines.
- (17). RAM, ROM, I/O ports, one serial port and timers are all on-chip.
- (18). 6-interrupts (2 are external with 2 priority levels).
- (19). Low-power Idle and Power-down Modes.
- (20). Full duplex UART.
- (21). 8051 has 21 special function registers (SFRs).

## 8051 Block Diagram



## **Internal Architecture**

#### **Oscillator Circuit:-**

- (1). The 8051 requires an external oscillator circuit.
- (2). The oscillator circuit usually runs around 12MHz.
- (3). The crystal generates 12M pulses in one second.
- (4). The pulse is used to synchronize the system operation in a controlled pace.
- (5). An 8051 machine cycle consists of 12 crystal pulses (clock cycle).
- (6). Used for synchronizing internal operations.
- (7). Pins XTAL1 & XTAL2 have been used.
- (8). The length of machine cycle depends on the frequency of the crystal oscillator connected to 8051.

## Internal Memory

- (1). 8051 implements a separate memory space for programs (code) and data.
- (2). Both code and data may be internal, however, both expand using external components to a maximum of 64K code memory and 64K data memory.
- (3). Internal memory consists of on-chip ROM and on-chip data RAM.
- (4). On-chip RAM contains a rich arrangement of general purpose storage, bit addressable storage, register banks, and special function registers.
- (5). In the 8051, the registers and input/output ports are memory mapped and accessible like any other memory location.
- (6). In the 8051, the stack resides within the internal RAM, rather than in external RAM.

## Registers RAM memory space allocation in the 8051 Microcontroller





#### Register banks in the 8051 Microcontroller

| j | Bank 0 |   | Bank 1 |    | Bank 2 |            | Bank 3 |  |
|---|--------|---|--------|----|--------|------------|--------|--|
| 7 | R7     | F | R7     | 17 | R7     | 1 <b>F</b> | R7     |  |
| 6 | R6     | Е | R6     | 16 | R6     | 1E         | R6     |  |
| 5 | R5     | D | R5     | 15 | R5     | 1D         | R5     |  |
| 4 | R4     | C | R4     | 14 | R4     | 1C         | R4     |  |
| 3 | R3     | В | R3     | 13 | R3     | 1B         | R3     |  |
| 2 | R2     | A | R2     | 12 | R2     | 1A         | R2     |  |
| 1 | R1     | 9 | R1     | 11 | R1     | 19         | R1     |  |
| 0 | R0     | 8 | R0     | 10 | R0     | 18         | RO     |  |

|        | <b>RS1</b> ( <b>P</b> 3 | SW.4) RS0 (PSW.3) |
|--------|-------------------------|-------------------|
| Bank 0 | O                       | O                 |
| Bank 1 | 0                       | 1                 |
| Bank 2 | 1                       | 0                 |
| Bank 3 | 1                       | 1                 |

## **Special Function Registers**

- (1). ACC
- (2). B
- (3). PSW
- (4). SP
- (5). **DPTR**
- (5). IP
- (6). PMODE
- (7). PCON
- (8). TMODE
- (9). TCON etc.

## **Special Function Registers**

- (1). 8051 has 21 special function registers (SFRs) at the top of internal RAM from address 80H to FFH.
- (2). Most of the addresses from 80H to FFH are not defined, except for 21 of them.
- (3). Some SFR's are both bit-addressable and byte addressable, depending on the instruction accessing the register.
- (4). This area consists of a series of memory-mapped ports and registers.
- (5). All 8051 CPU registers, I/O ports, timers and other architecture components are accessible in 8051 C through SFRs

## **B** Register

- (1). B register or accumulator B is used along with the accumulator for multiply and divide operations.
- (2). MUL AB: multiplies 8 bit unsigned values in A and B. and leaves the 16 bit result in A (low byte) and B (high byte).
- (3). DIV AB: divided A by B, leaving the integer result in A and remainder in B.
- (4). B register is bit-addressable.

#### PSW (Program Status word) / Flag Register

RS0

Parity flag. Set/cleared by hardware each instuction cycle

to indicate an odd/even number of 1 bits in the accumulator.

OV

P

| 5          |       |                                            |
|------------|-------|--------------------------------------------|
|            |       |                                            |
| CY         | PSW.7 | Carry flag.                                |
| AC         | PSW.6 | Auxiliary carry flag.                      |
| F0         | PSW.5 | Available to the user for general purpose. |
| RS1        | PSW.4 | Register Bank selector bit 1.              |
| RS0        | PSW.3 | Register Bank selector bit 0.              |
| OV         | PSW.2 | Overflow flag.                             |
| <u>200</u> | PSW.1 | User-definable bit.                        |

RS1

F0

AC

PSW.0

| RS1 | RS0 | Register Bank | Address   | 2 |
|-----|-----|---------------|-----------|---|
| 0   | 0   | 0             | 00H - 07H |   |
| 0   | 1   | 1.            | 08H - 0FH |   |
| 1   | 0   | 2             | 10H - 17H |   |
| 1   | 1   | 3             | 18H - 1FH |   |

### **Stack Pointer**

- (1). Stack pointer (SP) is an 8-bit register at address 81H.
- (2). It contains the address of the data item currently on top of the stack.
- (3). Stack operations include pushing data on the stack andpopping data off the stack.
- (4). Pushing increments SP before writing the data
- (5). Popping from the stack reads the data and decrements the SP
- (6). 8051 stack is kept in the internal RAM
- (7). Depending on the initial value of the SP, stack can have different sizes
- (8). Example: MOV SP,#5FH
- (9). On 8051 this would limit the stack to 32 bytes since the uppermost address of on chip RAM is 7FH.

## Data pointer (DPTR)

- (1). Data pointer (DPTR): is used to access external data or code.
- (2). DPTR is a 16 bit register at addresses 82H (low byte) and 83H (high byte).
- (3). The data pointer is used in operations regarding external RAM and some instructions involving code memory.
- (4). Example: the following instructions write 55H into external RAM location 1000H:
- MOV A,#55H
- MOV DPTR,#1000H
- MOVX @DPTR,A

## I/O Ports

- (1). One of the major features of a microcontroller is the versatility built into the I/O circuits that connect the microcontroller to the outside world.
- (2). To be commercially viable, the 8051 had to incorporate as many I/O functions as were technically and economically possible.
- (3). One of the most useful features of the 8051 is four bidirectional I/O ports.
- (4). Each port has an 8-bit latch in the SFR space as mentioned earlier.
- (5). To reduce the overall package pin count, the 8051 employs multiple functions for each port.
- (6). Each port also has an output drive and an input buffer.
- (7). These ports can be used to general purpose I/O, as an address and data lines.
- (8). The four 8-bit I/O ports P0, P1, P2 and P3 each uses 8 pins

## I/O Ports



- (1). Port 0 is 8-bitbidirectional I/O port.
- (2). Port 0 pins can be used as high-impedance inputs.
- (3). Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory.
- (4). We r using pins no. from 32 to 39.
- (5). When used as an output the pin latches are programmed to 0.
- (5). When used as an input the pin latches are programmed to 1.

- (1). Port 1 is an 8-bit bidirectional I/O port.
- (2). We r using pins no. from 1 to 9.
- (3). Port 1 have no dual functions.
- (4). When used as an output the pin latches are programmed to 0.
- (5). When used as an input the pin latches are programmed to 1.

- (1). Port 2 is an 8-bit bidirectional I/O port.
- (2). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR).
- (3). When used as an output the pin latches are programmed to 0.
- (4). When used as an input the pin latches are programmed to 1.
- (5). We r using pins no. from 21 to 28.

- (1). Port 3 is an 8-bit bi-directional I/O port.
- (2). We r using pins no. from 10 to 17.
- RXD (P3.0): Serial input port,
- TXD (P3.1): Serial output port,
- INTO (P3.2): External interrupt,
- INT1 (P3.3): External interrupt,
- T0 T0 (P3.4): Timer 0 external input,
- T1 (P3.5): Timer 1 external input,
- WR (P3.6): External data memory write strobe,
- RD (P3.7): External data memory read strobe,

### **Timers and Counters**

- (1). Many microcontroller applications require the counting of external events, such as frequency of a pulse train, or the generation of precise internal time delays between actions.
- (2). Both of these tasks can be accomplished using software techniques.
- (3). The 8051 has two 16-bit registers that can be used as either timers or counters.
- (4). These two up counters are name T0 and T1 and are provided for general use of the programmer.
- (5). Each counter may be programmed to count internal clock pulses, act as a timer, or programmed to count external events as a counter.
- (6). The counters are divided into two 8-bit registers called the timer low (TL0, TL1) and timer high (TH0, TH1) bytes.

## **TCON (Timer/Counter Control Register)**

| 7             | 6               | 5                                                                                                                                                                    | 4                                                                                                                                                                                              | 3                 | 2                                  | 1                                  | 0            |  |
|---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------|------------------------------------|--------------|--|
| TF1           | TR1             | TFO                                                                                                                                                                  | TRo                                                                                                                                                                                            | IE1               | IT1                                | IEO                                | ITO          |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                          |                                                                                                                                                                                                |                   |                                    |                                    |              |  |
| 7             | TF1             |                                                                                                                                                                      | ardware wher                                                                                                                                                                                   |                   | ectors to interrow, when the t     | upt routine.<br>timer 1 registe    | r overflows. |  |
| 6             | TR1             | Clear to turn                                                                                                                                                        | Control Bit<br>off timer/cour<br>n timer/counte                                                                                                                                                |                   |                                    |                                    |              |  |
| 5             | TF0             |                                                                                                                                                                      | ardware wher                                                                                                                                                                                   |                   | ectors to interr<br>ow, when the t | upt routine.<br>timer 0 registe    | r overflows. |  |
| 4             | TRo             |                                                                                                                                                                      | Control Bit<br>off timer/cour<br>n timer/counte                                                                                                                                                |                   |                                    |                                    |              |  |
| 3             | IE1             |                                                                                                                                                                      | ardware wher                                                                                                                                                                                   |                   | rocessed if ed                     | lge-triggered (<br>n INT1# pin.    | see IT1).    |  |
| 2             | IT1             | Clear to sele                                                                                                                                                        | Interrupt 1 Type Control Bit Clear to select low level active (level triggered) for external interrupt 1 (INT1#). Set to select falling edge active (edge triggered) for external interrupt 1. |                   |                                    |                                    |              |  |
| 1             | IEO             | Interrupt 0 Edge Flag Cleared by hardware when interrupt is processed if edge-triggered (see IT0). Set by hardware when external interrupt is detected on INT0# pin. |                                                                                                                                                                                                |                   |                                    |                                    |              |  |
| 0             | ITO             | Clear to sele                                                                                                                                                        |                                                                                                                                                                                                | ctive (level trig |                                    | ernal interrupt<br>ternal interrup |              |  |

### **TMOD (Timer/Counter Control Register)**

| 7          | 6            | 5                                | 4                                                                                                                                                                                            | 3                                   | 2     | 1               | 0   |  |  |  |
|------------|--------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------|-----------------|-----|--|--|--|
| GATE1      | C/T1#        | M11                              | M01                                                                                                                                                                                          | GATE0                               | C/T0# | M10             | M00 |  |  |  |
| Bit Number | Bit Mnemonic | Description                      |                                                                                                                                                                                              |                                     |       |                 |     |  |  |  |
| 7          | GATE1        | Clear to enable timer 1          | mer 1 Gating Control Bit<br>ear to enable timer 1 whenever the TR1 bit is set.<br>It to enable timer 1 only while the INT1# pin is high and TR1 bit is set.                                  |                                     |       |                 |     |  |  |  |
| 6          | C/T1#        | Clear for timer operation        | ner 1 Counter/Timer Select Bit<br>ear for timer operation: timer 1 counts the divided-down system clock.<br>t for Counter operation: timer 1 counts negative transitions on external pin T1. |                                     |       |                 |     |  |  |  |
| 5          | M11          | Timer 1 Mode Select E            |                                                                                                                                                                                              |                                     |       |                 |     |  |  |  |
| 4          | M01          | 0 0 Mode<br>0 1 Mode<br>1 0 Mode | 1: 16-bit timer/coun                                                                                                                                                                         | timer/counter (TL1)                 |       | l1 at overflow. |     |  |  |  |
| 3          | GATE0        | Clear to enable timer 0          | Timer 0 Gating Control Bit Clear to enable timer 0 whenever the TR0 bit is set. Set to enable timer/counter 0 only while the INT0# pin is high and the TR0 bit is set.                       |                                     |       |                 |     |  |  |  |
| 2          | C/T0#        | Clear for timer operation        | Fimer 0 Counter/Timer Select Bit Clear for timer operation: timer 0 counts the divided-down system clock. Set for counter operation: timer 0 counts negative transitions on external pin T0. |                                     |       |                 |     |  |  |  |
| 1          | M10          | Timer 0 Mode Select E            |                                                                                                                                                                                              |                                     |       |                 |     |  |  |  |
| 0          | Moo          | 0 0 Mode<br>0 1 Mode<br>1 0 Mode | 1: 16-bit timer/coun<br>2: 8-bit auto-reload<br>3: TL0 is an 8-bit tir                                                                                                                       | timer/counter (TL0)<br>mer/counter. |       | 0 at overflow.  |     |  |  |  |

## **SCON (Serial Port Control Register)**

| 7             | 6               |                         | 5                                                                                                                                                                                                                                            | 4                                                           | 3                                                            | 2                  | 1                     | 0             |  |
|---------------|-----------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------|--------------------|-----------------------|---------------|--|
| FE/SM0        | SM1             |                         | SM2                                                                                                                                                                                                                                          | REN                                                         | TB8                                                          | RB8                | TI                    | RI            |  |
| Bit<br>Number | Bit<br>Mnemonic | Descript                | tion                                                                                                                                                                                                                                         |                                                             |                                                              |                    |                       |               |  |
| 7             | FE              | Clear to r<br>Set by ha | Framing Error bit (SMOD0=1)  Clear to reset the error state, not cleared by a valid stop bit.  Set by hardware when an invalid stop bit is detected.  SMOD0 must be set to enable access to the FE bit                                       |                                                             |                                                              |                    |                       |               |  |
|               | SMO             | Refer to                | erial port Mode bit 0 efer to SM1 for serial port mode selection. MOD0 must be cleared to enable access to the SM0 bit                                                                                                                       |                                                             |                                                              |                    |                       |               |  |
| 6             | SM1             | SMO<br>0<br>0           | rt Mode bit 1 SM1 Mode 0 0 1 1 0 2 1 3                                                                                                                                                                                                       | Description Shift Register 8-bit UART 9-bit UART 9-bit UART |                                                              | 16                 |                       |               |  |
| 5             | SM2             | Clear to d              | disable multipr                                                                                                                                                                                                                              | ocessor communic                                            | ommunication Enabl<br>cation feature.<br>ion feature in mode |                    | ually mode 1. This    | bit should be |  |
| 4             | REN             | Clear to d              | on Enable bit<br>disable serial r<br>nable serial rec                                                                                                                                                                                        |                                                             |                                                              |                    |                       |               |  |
| 3             | TB8             | o transmi               | it a logic 0 in th                                                                                                                                                                                                                           | bit to transmit in ne 9th bit.<br>in the 9th bit.           | modes 2 and 3.                                               |                    |                       |               |  |
| 2             | RB8             | Cleared by Set by ha    | Receiver Bit 8 / Ninth bit received in modes 2 and 3 Cleared by hardware if 9th bit received is a logic 0. Set by hardware if 9th bit received is a logic 1. In mode 1, if SM2 = 0, RB8 is the received stop bit. In mode 0 RB8 is not used. |                                                             |                                                              |                    |                       |               |  |
| 1             | TI              | Clear to a              | Transmit Interrupt flag Clear to acknowledge interrupt. Set by hardware at the end of the 8th bit time in mode 0 or at the beginning of the stop bit in the other modes.                                                                     |                                                             |                                                              |                    |                       |               |  |
| 0             | RI              | Clear to a              | Interrupt flag<br>acknowledge is<br>ardware at the                                                                                                                                                                                           | nterrupt.                                                   | time in mode 0, see                                          | Figure 2-26. and F | igure 2-27. in the of | ther modes.   |  |

## **PCON (Power Mode Control Register)**

| 7             | 6               | 5                                                                                        | 4                                                                                                      | 3                    | 2                    | 1            | 0   |  |
|---------------|-----------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------|----------------------|--------------|-----|--|
| SMOD1 SMOD0   |                 | -                                                                                        | POF                                                                                                    | GF1                  | GF0                  | PD           | IDL |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                              |                                                                                                        |                      |                      |              |     |  |
| 7             | SMOD1           | Serial port Mode bit Set to select double be                                             |                                                                                                        | 2 or 3.              |                      |              |     |  |
| 6             | SMOD0           | Serial port Mode bit 0<br>Cleared to select SM0<br>Set to select FE bit in               | bit in SCON registe                                                                                    | er.                  |                      |              |     |  |
| 5             | -               | Reserved<br>The value read from the                                                      | Reserved The value read from this bit is indeterminate. Do not set this bit.                           |                      |                      |              |     |  |
| 4             | POF             | Power-Off Flag<br>Cleared to recognize r<br>Set by hardware when                         |                                                                                                        | o its nominal voltag | e. Can also be set l | by software. |     |  |
| 3             | GF1             | Cleared by user for ge                                                                   | General purpose Flag Cleared by user for general purpose usage. Set by user for general purpose usage. |                      |                      |              |     |  |
| 2             | GF0             | Cleared by user for ge                                                                   | General purpose Flag Cleared by user for general purpose usage. Set by user for general purpose usage. |                      |                      |              |     |  |
| 1             | PD              | Power-Down mode bit Cleared by hardware when reset occurs. Set to enter power-down mode. |                                                                                                        |                      |                      |              |     |  |
| 0             | IDL             | Idle mode bit<br>Cleared by hardware v<br>Set to enter idle mode                         |                                                                                                        | set occurs.          |                      |              |     |  |

## Interrupts

- An interrupt is a special feature which Allows the 8051 to provide the illusion of "multitasking," although in reality the 8051 is only doing one thing at a time. The word "interrupt" can often be substituted with the word "event."
- An interrupt is triggered whenever corresponding event occurs. When the event
  occurs, the 8051 temporarily puts "on hold" the normal execution of the program and
  executes a special section of code referred to as an interrupt handler.
- Whenever any device needs its service, the device notifies the microcontroller by sending it an interrupt signal.
- There are total 5 interrupt sources in 8051 Microprocessor as follows.
  - (1). Timer Flag 0, (2). Timer Flag 1, (TF1 & TF2 are Timer Flag Interrupts).
  - (3). INT 0, (4). INT 1, (INT 0 & INT 1 are external interrupts).
  - (5). Serial Port Interrupt (RI or TI).

## Interrupts Priorities

# When the 8051 is powered up, the priorities are assigned according to the following

In reality, the priority scheme is nothing but an internal polling sequence in which the 8051 polls the interrupts in the sequence listed and responds accordingly

#### **Interrupt Priority Upon Reset**

| Highest To Lowest Priority |           |  |  |  |  |  |
|----------------------------|-----------|--|--|--|--|--|
| External Interrupt 0       | (INTO)    |  |  |  |  |  |
| Timer Interrupt 0          | (TF0)     |  |  |  |  |  |
| External Interrupt 1       | (INT1)    |  |  |  |  |  |
| Timer Interrupt 1          | (TF1)     |  |  |  |  |  |
| Serial Communication       | (RI + TI) |  |  |  |  |  |

#### **Interrupt Destinations**

|   | Interrupt | Address<br>(Hex) |
|---|-----------|------------------|
| 1 | IEO       | 0003H            |
| 2 | TFO       | 000BH            |
| 3 | IE1       | 0013H            |
| 4 | TF1       | 001BH            |
| 5 | SERIAL    | 0023H            |
|   |           | 26               |

## **Interrupt Priority (IP) SFR**

#### Interrupt Priority Register (Bit-addressable)

|     |      | PT2                                        | PS       | PT1      | PX1       | PT0 | PX0 |  |  |
|-----|------|--------------------------------------------|----------|----------|-----------|-----|-----|--|--|
|     | IP.7 | Reserv                                     | Reserved |          |           |     |     |  |  |
|     | IP.6 | Reserv                                     | Reserved |          |           |     |     |  |  |
| PT2 | IP.5 | Timer 2 interrupt priority bit (8052 only) |          |          |           |     |     |  |  |
| PS  | IP.4 | Serial                                     | port int | errupt p | riority l | oit |     |  |  |
| PT1 | IP.3 | Timer                                      | 1 interr | upt pric | ority bit |     |     |  |  |
| PX1 | IP.2 | External interrupt 1 priority bit          |          |          |           |     |     |  |  |
| PT0 | IP.1 | Timer 0 interrupt priority bit             |          |          |           |     |     |  |  |
| PX0 | IP.0 | Extern                                     | al inter | rupt 0 p | riority b | oit |     |  |  |

Priority bit=1 assigns high priority

Priority bit=0 assigns low priority

## Interrupt Enable (IE) SFR



# END OF SESSION