## PIC18F2455/2550/4455/4550

#### 11.0 TIMERO MODULE

The Timer0 module incorporates the following features:

- Software selectable operation as a timer or counter in both 8-bit or 16-bit modes
- · Readable and writable registers
- Dedicated 8-bit, software programmable prescaler
- Selectable clock source (internal or external)
- · Edge select for external clock
- · Interrupt on overflow

The T0CON register (Register 11-1) controls all aspects of the module's operation, including the prescale selection. It is both readable and writable.

A simplified block diagram of the Timer0 module in 8-bit mode is shown in Figure 11-1. Figure 11-2 shows a simplified block diagram of the Timer0 module in 16-bit mode.

#### REGISTER 11-1: TOCON: TIMERO CONTROL REGISTER

| R/W-1  | R/W-1  | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|--------|--------|-------|-------|-------|-------|-------|-------|
| TMR00N | T08BIT | T0CS  | T0SE  | PSA   | T0PS2 | T0PS1 | T0PS0 |
| bit 7  |        |       |       |       |       |       | bit 0 |

| Legend:           |                  |                       |                                    |  |  |  |
|-------------------|------------------|-----------------------|------------------------------------|--|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | U = Unimplemented bit, read as '0' |  |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown                 |  |  |  |

| bit 7   | TMR0ON: Timer0 On/Off Control bit                                                 |  |  |  |  |  |
|---------|-----------------------------------------------------------------------------------|--|--|--|--|--|
|         | 1 = Enables Timer0                                                                |  |  |  |  |  |
|         | 0 = Stops Timer0                                                                  |  |  |  |  |  |
| bit 6   | T08BIT: Timer0 8-Bit/16-Bit Control bit                                           |  |  |  |  |  |
|         | 1 = Timer0 is configured as an 8-bit timer/counter                                |  |  |  |  |  |
|         | 0 = Timer0 is configured as a 16-bit timer/counter                                |  |  |  |  |  |
| bit 5   | T0CS: Timer0 Clock Source Select bit                                              |  |  |  |  |  |
|         | 1 = Transition on T0CKI pin                                                       |  |  |  |  |  |
|         | 0 = Internal instruction cycle clock (CLKO)                                       |  |  |  |  |  |
| bit 4   | T0SE: Timer0 Source Edge Select bit                                               |  |  |  |  |  |
|         | 1 = Increment on high-to-low transition on T0CKI pin                              |  |  |  |  |  |
|         | 0 = Increment on low-to-high transition on T0CKI pin                              |  |  |  |  |  |
| bit 3   | PSA: Timer0 Prescaler Assignment bit                                              |  |  |  |  |  |
|         | 1 = TImer0 prescaler is NOT assigned. Timer0 clock input bypasses prescaler.      |  |  |  |  |  |
|         | 0 = Timer0 prescaler is assigned. Timer0 clock input comes from prescaler output. |  |  |  |  |  |
| bit 2-0 | T0PS2:T0PS0: Timer0 Prescaler Select bits                                         |  |  |  |  |  |
|         | 111 = 1:256 Prescale value                                                        |  |  |  |  |  |
|         | 110 = 1:128 Prescale value                                                        |  |  |  |  |  |
|         | 101 = 1:64 Prescale value                                                         |  |  |  |  |  |
|         | 100 = 1:32 Prescale value                                                         |  |  |  |  |  |
|         | 011 = 1:16 Prescale value                                                         |  |  |  |  |  |
|         | 010 = 1:8 Prescale value                                                          |  |  |  |  |  |
|         | 001 = 1:4 Prescale value                                                          |  |  |  |  |  |
|         | 000 = 1:2 Prescale value                                                          |  |  |  |  |  |

### PIC18F2455/2550/4455/4550

#### 11.1 Timer0 Operation

Timer0 can operate as either a timer or a counter; the mode is selected by clearing the ToCS bit (ToCON<5>). In Timer mode, the module increments on every clock by default unless a different prescaler value is selected (see **Section 11.3 "Prescaler"**). If the TMR0 register is written to, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register.

The Counter mode is selected by setting the T0CS bit (= 1). In Counter mode, Timer0 increments either on every rising or falling edge of pin RA4/T0CKI/C1OUT/RCV. The incrementing edge is determined by the Timer0 Source Edge Select bit, T0SE (T0CON<4>); clearing this bit selects the rising edge. Restrictions on the external clock input are discussed below.

An external clock source can be used to drive Timer0; however, it must meet certain requirements to ensure that the external clock can be synchronized with the

internal phase clock (Tosc). There is a delay between synchronization and the onset of incrementing the timer/counter.

# 11.2 Timer0 Reads and Writes in 16-Bit Mode

TMR0H is not the actual high byte of Timer0 in 16-bit mode. It is actually a buffered version of the real high byte of Timer0 which is not directly readable nor writable (refer to Figure 11-2). TMR0H is updated with the contents of the high byte of Timer0 during a read of TMR0L. This provides the ability to read all 16 bits of Timer0 without having to verify that the read of the high and low byte were valid, due to a rollover between successive reads of the high and low byte.

Similarly, a write to the high byte of Timer0 must also take place through the TMR0H Buffer register. The high byte is updated with the contents of TMR0H when a write occurs to TMR0L. This allows all 16 bits of Timer0 to be updated at once.

#### FIGURE 11-1: TIMER0 BLOCK DIAGRAM (8-BIT MODE)



#### FIGURE 11-2: TIMER0 BLOCK DIAGRAM (16-BIT MODE)



### PIC18F2455/2550/4455/4550

#### 11.3 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module. The prescaler is not directly readable or writable; its value is set by the PSA and T0PS2:T0PS0 bits (T0CON<3:0>) which determine the prescaler assignment and prescale ratio.

Clearing the PSA bit assigns the prescaler to the Timer0 module. When it is assigned, prescale values from 1:2 through 1:256, in power-of-2 increments, are selectable.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF TMR0, MOVWF TMR0, BSF TMR0, etc.) clear the prescaler count.

**Note:** Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count but will not change the prescaler assignment.

## 11.3.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control and can be changed "on-the-fly" during program execution.

#### 11.4 Timer0 Interrupt

The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h in 8-bit mode, or from FFFFh to 0000h in 16-bit mode. This overflow sets the TMR0IF flag bit. The interrupt can be masked by clearing the TMR0IE bit (INTCON<5>). Before reenabling the interrupt, the TMR0IF bit must be cleared in software by the Interrupt Service Routine.

Since Timer0 is shut down in Sleep mode, the TMR0 interrupt cannot awaken the processor from Sleep.

TABLE 11-1: REGISTERS ASSOCIATED WITH TIMERO

| Name    | Bit 7                     | Bit 6                 | Bit 5   | Bit 4   | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Reset<br>Values<br>on page |
|---------|---------------------------|-----------------------|---------|---------|--------|--------|--------|--------|----------------------------|
| TMR0L   | Timer0 Register Low Byte  |                       |         |         |        |        |        | 54     |                            |
| TMR0H   | Timer0 Register High Byte |                       |         |         |        |        |        | 54     |                            |
| INTCON  | GIE/GIEH                  | PEIE/GIEL             | TMR0IE  | INT0IE  | RBIE   | TMR0IF | INT0IF | RBIF   | 53                         |
| INTCON2 | RBPU                      | INTEDG0               | INTEDG1 | INTEDG2 | _      | TMR0IP | -      | RBIP   | 53                         |
| T0CON   | TMR00N                    | T08BIT                | T0CS    | T0SE    | PSA    | T0PS2  | T0PS1  | T0PS0  | 54                         |
| TRISA   | _                         | TRISA6 <sup>(1)</sup> | TRISA5  | TRISA4  | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 56                         |

**Legend:** — = unimplemented locations, read as '0'. Shaded cells are not used by Timer0.

**Note 1:** RA6 is configured as a port pin based on various primary oscillator modes. When the port pin is disabled, all of the associated bits read '0'.