#### Registers

| Register                  | Description                                                                                                                                                               |  |  |  |  |  |  |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| RØ                        | 16 bit, General Purpose                                                                                                                                                   |  |  |  |  |  |  |
| R1                        | 16 bit, General Purpose                                                                                                                                                   |  |  |  |  |  |  |
| R2                        | 16 bit, General Purpose                                                                                                                                                   |  |  |  |  |  |  |
| R3                        | 16 bit, General Purpose                                                                                                                                                   |  |  |  |  |  |  |
| R4                        | 16 bit, General Purpose                                                                                                                                                   |  |  |  |  |  |  |
| R5                        | 16 bit, General Purpose                                                                                                                                                   |  |  |  |  |  |  |
| R6                        | 16 bit, General Purpose                                                                                                                                                   |  |  |  |  |  |  |
| SP                        | 16 bit, Stack Pointer                                                                                                                                                     |  |  |  |  |  |  |
| PC                        | 16 bit, Program Counter                                                                                                                                                   |  |  |  |  |  |  |
| Status<br>I V S C Z AC AZ | Status Register I: Interrupt flag V, S, C, Z: Compare flags Z AC, AZ: Arithmetic flags (SR refers to the compare flags subset) (AR refers to the arithmetic flags subset) |  |  |  |  |  |  |

All registers are 16 bit. ALU operations are 16 bit. 8 bit operations are not natively supported except for extended loads and truncated stores. The Status Register is split into two sets, the SR set and the AR set. Instructions may update SR only or both SR and AR.

### **Condition Codes Summary**

| Encoding | Machine<br>Name | Alt Names | SR Flags       | Description                                                       |
|----------|-----------------|-----------|----------------|-------------------------------------------------------------------|
| 000      | eq              | z         | Z              | Equal than. Zero                                                  |
| 001      | ne              | nz        | !Z             | Not equal. Not zero                                               |
| 010      | uge             | hs, c     | С              | Unsigned greater than or equal. Carry                             |
| 011      | ult             | lo, nc    | !C             | Unsigned less than. Not carry                                     |
| 100      | ge              | -         | S == V         | Signed greater than or equal                                      |
| 101      | lt              | -         | S != V         | Signed less than                                                  |
| 110      | ugt             | hi        | C && !Z        | Unsigned greater than                                             |
| 111      | gt              | -         | (S == V) && !Z | Signed greater than                                               |
| -        | ule             | ls        | !C    Z        | Unsigned less than or equal<br>Implemented as the opposite of ugt |
| -        | le              | -         | (S != V)    Z  | Signed less than or equal<br>Implemented as the opposite of gt    |

### **Instruction Formats**

| Туре |            | E      | ncoding   |            |        | Description                         |
|------|------------|--------|-----------|------------|--------|-------------------------------------|
| Р    | opcode (5) |        | immed     | iate (11)  |        | Prefix                              |
| I1   | opcode (5) | immed  | iate (5)  | Rs (3)     | Rd (3) | Two registers with immediate        |
| I2   | opcode (5) |        | immediate | (8)        | Rd (3) | One register with immediate         |
| J    | opcode (7) | )      | c         | address (9 | )      | No registers with immediate address |
| R1   | opcode (7) | )      | Rn (3)    | Rs (3)     | Rd (3) | Three registers                     |
| R2   | opcode     | e (10) |           | Rs (3)     | Rd (3) | Zero, One or Two registers          |

## **Opcodes Summary**

| Туре |   |       |           |          |    |     | E           | nco | din            | g    |          |        | Description                                                                                         |
|------|---|-------|-----------|----------|----|-----|-------------|-----|----------------|------|----------|--------|-----------------------------------------------------------------------------------------------------|
| Р    | 1 | 1     | 1         | 1        | 0  |     |             |     | ac             | ıa a | aaa aaaa |        | Prefix, call immediate                                                                              |
| I1   | 1 | 1     | (00       | op<br>20 |    |     | k           | kkl | κk             |      | Rs       | Rd     | Load, Store, Lea, with register+immediate                                                           |
| 12   |   | (0101 | op<br>101 |          | .) |     |             | kl  | kkk            | kkk  | (k       | Rd     | Move, Compare, Add, Sub, And, Or, Load, Store, with immediate                                       |
| J    | 0 | 1     | 0         | 0        |    | СС  | сс          |     |                | а    | aaaa aaa | а      | Conditional branch                                                                                  |
| J    | 0 | 0     | 1         |          | 1  | 111 | 11          |     |                |      | aaaa aaa | a      | Unconditional branch                                                                                |
| R1   | 0 | 0     | 1         | (        |    | op  | op<br>1110) |     | Rn             |      | Rs       | Rd     | Three register ALU operation,<br>Load/store with register offset                                    |
|      | 0 | 0     | 0         | 1        |    | СС  |             |     | Rn             |      | Rs       | Rd     | Conditional select                                                                                  |
|      | 0 | 0     | 0         | 0        |    | СС  |             |     | 111            |      | xxx      | Rd     | Conditional set                                                                                     |
| R2   | 0 | 0     | 0         | 0        |    | ор  |             | (00 | op<br>(000110) |      | Rs/xxx   | Rd/xxx | Two register ALU operation, Move, Compare, Push/Pop, Jump/Call Indirect, Zero Operand Instructions, |
|      | 0 | 0     | 0         | 0        | 0  | 0   | 0           | 0   | 0              | 0    | 000      | 000    | NOP instruction, emulated through 'mov r0, r0'                                                      |

#### **Prefixed instructions**

The prefixed instructions are assembler emulated instructions that are made of core instructions preceded by a prefix instruction. The prefix instruction contains a 'p\_imm' 11 bit immediate field that expands the functionality of core instructions. The prefix instruction extends the immediate field 'imm' of the next instruction by replacing it with the result of the logical expression: (p\_imm << 5) | (imm & 0b11111), thus providing a full 16 bit immediate range to the prefixed instruction.

The following non exhaustive list shows several examples of prefix instruction transformations:

| Core Instruction    | Prefix                            | Prefixed<br>Instruction | Description                                                                                                   |  |  |  |  |  |  |  |
|---------------------|-----------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Arithmetic, Logic   | Arithmetic, Logic                 |                         |                                                                                                               |  |  |  |  |  |  |  |
| add Rd, K, Rd       | pfix_k                            | add Rd, #K, Rd          | Add with long immediate. The 8 bit embedded immediate is replaced by a 16 bit one                             |  |  |  |  |  |  |  |
| and Rd, K, Rd       | pfix_k                            | and Rd, #K, Rd          | And with long immediate. The 8 bit embedded immediate is replaced by a 16 bit one                             |  |  |  |  |  |  |  |
| lea Rs, K, Rd       | ea Rs, K, Rd pfix_k               |                         | Lea with long immediate. The 5 bit embedded immediate is replaced by a 16 bit one                             |  |  |  |  |  |  |  |
| Moves               | Moves                             |                         |                                                                                                               |  |  |  |  |  |  |  |
| mov K, Rd           | pfix_k                            | mov #K, Rd              | Copy K into Rd. The 8 bit embedded immediate is replaced by a 16 bit one                                      |  |  |  |  |  |  |  |
| Branching and subre | outines                           |                         |                                                                                                               |  |  |  |  |  |  |  |
| br%cc Label         | pfix_k                            | br%cc Label             | Conditional branch. Branch instruction reach is extended from 9 to 16 bit long offsets                        |  |  |  |  |  |  |  |
| call Label pfix_k   |                                   | call &Label             | Subroutine call. Call instruction reach is extended from 11 to 16 bit addresses                               |  |  |  |  |  |  |  |
| Memory              | Memory                            |                         |                                                                                                               |  |  |  |  |  |  |  |
| ld.w [Rs, K], Rd    | pfix_k                            | ld.w [Rs, #K], Rd       | Load word with immediate offset. The 5 embedded immediate is replaced by a 16 bit one                         |  |  |  |  |  |  |  |
| ld.w [A], Rd        | ld.w [A], Rd pfix_k ld.w [&A], Rd |                         | Load word with immediate absolute address. The 8 bit embedded immediate field is replaced by a 16 bit address |  |  |  |  |  |  |  |

### **Instructions Summary**

| Category          | Assembly Mnemonic                                                              | Description                         |  |  |  |  |  |  |
|-------------------|--------------------------------------------------------------------------------|-------------------------------------|--|--|--|--|--|--|
| Arithmetic, Logic |                                                                                |                                     |  |  |  |  |  |  |
|                   | add Rd, K, Rd<br>lea Rs, K, Rd<br>add Rs, Rn, Rd                               | Add                                 |  |  |  |  |  |  |
|                   | addc Rs, Rn, Rd                                                                | Add with carry                      |  |  |  |  |  |  |
| Arithmetic        | sub Rd, K, Rd<br>sub Rs, Rn, Rd                                                | Subtract                            |  |  |  |  |  |  |
| AI LUIMEULC       | subc Rs, Rn, Rd                                                                | Subtract with carry                 |  |  |  |  |  |  |
|                   | neg Rs, Rd                                                                     | Negate                              |  |  |  |  |  |  |
|                   | zext Rs, Rd                                                                    | Zero extend byte                    |  |  |  |  |  |  |
|                   | sext Rs, Rd                                                                    | Sign extend byte                    |  |  |  |  |  |  |
|                   | sextw Rs, Rd                                                                   | Sign extend word                    |  |  |  |  |  |  |
|                   | and Rd, K, Rd<br>and Rs, Rn, Rd                                                | Logical And                         |  |  |  |  |  |  |
| Logic             | or Rs, Rn, Rd                                                                  | Logical Or                          |  |  |  |  |  |  |
|                   | xor Rs, Rn, Rd                                                                 | Exclusive logical Or                |  |  |  |  |  |  |
|                   | not Rs, Rd                                                                     | Logical Not                         |  |  |  |  |  |  |
|                   | asr Rs, Rd                                                                     | Arithmetic shift right              |  |  |  |  |  |  |
| Shifts            | lsr Rs, Rd                                                                     | Logical shift right                 |  |  |  |  |  |  |
|                   | lsl Rs, Rd                                                                     | Logical shift left                  |  |  |  |  |  |  |
| Comparison        | cmp Rd, K<br>cmp Rd, Rs                                                        | Compare                             |  |  |  |  |  |  |
| Data moves        |                                                                                |                                     |  |  |  |  |  |  |
|                   | mov K, Rd<br>mov Rs, Rd                                                        | Move                                |  |  |  |  |  |  |
| Moves             | mov SP, Rd                                                                     | Move stack pointer                  |  |  |  |  |  |  |
|                   | bswap Rs, Rd                                                                   | Byte swap                           |  |  |  |  |  |  |
| Conditional moves | sel%cc Rs, Rn, Rd                                                              | Select                              |  |  |  |  |  |  |
| conditional moves | set%cc Rd                                                                      | Set                                 |  |  |  |  |  |  |
| Memory access     |                                                                                |                                     |  |  |  |  |  |  |
|                   | ld.w [Rs, K], Rd<br>ld.w [SP, K], Rd<br>ld.w [Rn, Rs], Rd<br>ld.w [&A], Rd     | Load word from memory               |  |  |  |  |  |  |
| Memory load       | ld.sb [Rs, K], Rd<br>ld.sb [Rn, Rs], Rd                                        | Load sign extended byte from memory |  |  |  |  |  |  |
|                   | ld.zb [Rs, K], Rd<br>ld.zb [SP, K], Rd<br>ld.zb [Rn, Rs], Rd<br>ld.zb [&A], Rd | Load zero extended byte from memory |  |  |  |  |  |  |
| M                 | st.w Rd, [Rs, K]<br>st.w Rd, [SP, K]<br>st.w Rd, [Rn, Rs]<br>st.w Rd, [&A]     | Store word to memory                |  |  |  |  |  |  |

| Category                | Assembly Mnemonic                                                          | Description            |  |  |  |  |  |
|-------------------------|----------------------------------------------------------------------------|------------------------|--|--|--|--|--|
| Memory Store            | st.b Rd, [Rs, K]<br>st.b Rd, [SP, K]<br>st.b Rd, [Rn, Rs]<br>st.b Rd, [&A] | Store byte to memory   |  |  |  |  |  |
| Stack access            | push Rd                                                                    | Push to stack          |  |  |  |  |  |
| Stack access            | pop Rd                                                                     | Pop from stack         |  |  |  |  |  |
| Program memory          | ld.w {Rs}, Rd                                                              | Program memory read    |  |  |  |  |  |
| Branching and subrout   | Branching and subroutines                                                  |                        |  |  |  |  |  |
| Branch instructions     | jmp Label<br>jmp Rd                                                        | Unconditional branch   |  |  |  |  |  |
|                         | br%cc Label                                                                | Conditional branch     |  |  |  |  |  |
| Subroutine instructions | call Label<br>call Rd                                                      | Call to subroutine     |  |  |  |  |  |
|                         | ret                                                                        | Return from subroutine |  |  |  |  |  |
| Interrupts              |                                                                            |                        |  |  |  |  |  |
|                         | dint                                                                       | Disable interrupt      |  |  |  |  |  |
| Interrupt               | eint                                                                       | Enable interrupt       |  |  |  |  |  |
| instructions            | reti                                                                       | Return from interrupt  |  |  |  |  |  |
|                         | halt                                                                       | Halts processor        |  |  |  |  |  |

# Instructions Summary, by opcode

| Туре                                                                                                             | 0pcode                                                                                             | Machine<br>Name | Assembly Mnemonic     | Description                                                                                         |  |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------|-----------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Prefix                                                                                                           | immediate                                                                                          |                 |                       |                                                                                                     |  |  |  |  |  |  |
|                                                                                                                  | 1                                                                                                  | pfix_k          | -                     | Prefix immediate                                                                                    |  |  |  |  |  |  |
| Р                                                                                                                | 0                                                                                                  | call            | call &Label           | Call immediate                                                                                      |  |  |  |  |  |  |
|                                                                                                                  |                                                                                                    |                 |                       | (*) Label is a 11 bit immediate extensible to a 16 bit word with the prefix instruction             |  |  |  |  |  |  |
| Load/st                                                                                                          | ore with                                                                                           | immediate       | offset                |                                                                                                     |  |  |  |  |  |  |
|                                                                                                                  | 000                                                                                                | lea_mr          | lea Rs, K, Rd         | Add zero-extended K to Rs and store result in Rd                                                    |  |  |  |  |  |  |
|                                                                                                                  | 001                                                                                                | movw_mr         | ld.w [Rs, K], Rd      | Load contents of word aligned memory address Rn+K into Rd.                                          |  |  |  |  |  |  |
|                                                                                                                  | 010                                                                                                | movzb_mr        | ld.zb [Rs, K], Rd     | Load zero-extended contents of byte memory address Rn+K into Rd                                     |  |  |  |  |  |  |
| I1                                                                                                               | 011                                                                                                | movsb_mr        | ld.sb [Rs, K], Rd     | Load zero-extended contents of byte memory address Rn+K into Rd                                     |  |  |  |  |  |  |
|                                                                                                                  | 100                                                                                                | movw_rm         | st.w Rd, [Rs, K]      | Store Rd in word aligned memory address Rn+K                                                        |  |  |  |  |  |  |
|                                                                                                                  | 101                                                                                                | movb_rm         | st.b Rd, [Rs, K]      | Store byte truncated Rd in byte memory address Rn+K                                                 |  |  |  |  |  |  |
|                                                                                                                  | 110                                                                                                | -               | -                     | Not Available                                                                                       |  |  |  |  |  |  |
|                                                                                                                  | 111                                                                                                | -               | -                     | Not Available                                                                                       |  |  |  |  |  |  |
|                                                                                                                  | (*) K is a 5 bit immediate in the range 03 extensible to a 16 bit word with the prefix instruction |                 |                       |                                                                                                     |  |  |  |  |  |  |
| Move, C                                                                                                          | Compare, Ad                                                                                        | dd, Sub, A      | nd, Load, Store, with | immediate                                                                                           |  |  |  |  |  |  |
|                                                                                                                  | 01010                                                                                              | mov_kr          | mov K, Rd             | Copy sign-extended K into Rd                                                                        |  |  |  |  |  |  |
|                                                                                                                  | 01011                                                                                              | cmp_rk          | cmp Rd, K             | Compare Rd with sign-extended K and update SR flags                                                 |  |  |  |  |  |  |
|                                                                                                                  | 01100                                                                                              | add_kr          | add Rd, K, Rd         | Add zero-extended K to Rd and store result in Rd, update SR, AR                                     |  |  |  |  |  |  |
|                                                                                                                  | 01101                                                                                              | sub_kr          | sub Rd, K, Rd         | Subtract zero-extended K from Rd and store in Rd, update SR, AR                                     |  |  |  |  |  |  |
|                                                                                                                  | 01110                                                                                              | and_kr          | and Rd, K, Rd         | Logical AND zero-extended K with Rd and store result in Rd, update SR                               |  |  |  |  |  |  |
|                                                                                                                  | 01111                                                                                              | movw_ar         | ld.w [&A], Rd         | Load contents of word aligned memory address A into Rd (                                            |  |  |  |  |  |  |
|                                                                                                                  | 10000                                                                                              | movzb_ar        | ld.zb [&A], Rd        | Load zero-extended contents of byte memory address A into Rd                                        |  |  |  |  |  |  |
| I2                                                                                                               | 10001                                                                                              | movw_ra         | st.w Rd, [&A]         | Store Rd in word aligned memory address A                                                           |  |  |  |  |  |  |
|                                                                                                                  | 10010                                                                                              | movb_ra         | st.b Rd, [&A]         | Store lower byte of Rd in byte memory address A                                                     |  |  |  |  |  |  |
|                                                                                                                  | 10011                                                                                              | lea_qr          | lea SP, K, Rd         | Add zero-extended K to SP and store result in Rd                                                    |  |  |  |  |  |  |
|                                                                                                                  | 10100                                                                                              | movw_qr         | ld.w [SP, K], Rd      | Load contents of word aligned memory address SP+K into Rd.                                          |  |  |  |  |  |  |
|                                                                                                                  | 10101                                                                                              | movzb_qr        | ld.zb [SP, K], Rd     | Load zero-extended contents of byte memory address SP+K into Rd                                     |  |  |  |  |  |  |
|                                                                                                                  | 10110                                                                                              | movw_qs         | st.w Rd, [SP, K]      | Store Rd in word aligned memory address SP+K                                                        |  |  |  |  |  |  |
|                                                                                                                  | 10111                                                                                              | movb_qs         | st.b Rd, [SP, K]      | Store byte truncated Rd in byte memory address SP+K                                                 |  |  |  |  |  |  |
| (*) K is a 8 bit immediate in the range 0255, or -128+1. extendable to a 16 bit word with the prefix instruction |                                                                                                    |                 |                       |                                                                                                     |  |  |  |  |  |  |
| Conditi                                                                                                          | onal bran                                                                                          | ch, Uncond      | itional branch        |                                                                                                     |  |  |  |  |  |  |
|                                                                                                                  | %cc                                                                                                | br_ck           | br%cc Label           | Conditional PC relative branch if %cc matches SR flags, otherwise proceed with the next instruction |  |  |  |  |  |  |

| Туре    | 0pcode     | Machine<br>Name | Assembly Mnemonic  | Description                                                                            |
|---------|------------|-----------------|--------------------|----------------------------------------------------------------------------------------|
| J       |            | jmp_k           | jmp Label          | PC relative unconditional branch to Label                                              |
|         |            |                 |                    | (*) Label is a 9 bit immediate extensible to a 16 bit word with the prefix instruction |
| Three r | egister Al | LU operati      | on                 |                                                                                        |
|         | 0000       | add_rrr         | add Rs, Rn, Rd     | Rd = Rs + Rn, update SR, AR                                                            |
|         | 0001       | adc_rrr         | addc Rs, Rn, Rd    | Rd = Rs + (Rn+AC), update SR, AR                                                       |
|         | 0010       | sub_rrr         | sub Rs, Rn, Rd     | Rd = Rs - Rn, update SR, AR                                                            |
| R1      | 0011       | subc_rrr        | subc Rs, Rn, Rd    | S                                                                                      |
| KI      | 0100       | or_rrr          | or Rs, Rn, Rd      | Rd = Rs   Rn, update SR                                                                |
|         | 0101       | and_rrr         | and Rs, Rn, Rd     | Rd = Rs & Rn, update SR                                                                |
|         | 0110       | xor_rrr         | xor Rs, Rn, Rd     | Rd = Rs ^ Rn, update SR                                                                |
|         | 0111       | cmp_rr          | cmp Rs, Rn         | Compare Rs with Rn and update SR flags                                                 |
| Load/st | ore with n | register o      | ffset              |                                                                                        |
|         | 1000       | -               | -                  | Reserved                                                                               |
|         | 1001       | movw_nr         | ld.w [Rs, Rn], Rd  | Load contents of word aligned memory at Rs+Rn into Rd                                  |
|         | 1010       | movzb_nr        | ld.zb [Rs, Rn], Rd | Load zero-extended contents of byte memory at Rs+Rn into Rd                            |
| R1      | 1011       | movsb_nr        | ld.sb [Rs, Rn], Rd | Load sign-extended contents of byte memory address Rs+Rn into Rd                       |
|         | 1100       | movw_rn         | st.w Rd, [Rs, Rn]  | Store Rd in word aligned memory address Rs+Rn                                          |
|         | 1101       | movb_rn         | st.b Rd, [Rs, Rn]  | Store byte truncated Rd in byte memory address Rn+Rs                                   |
|         | 1110       | -               | -                  | Reserved                                                                               |
|         | 1111       | -               | -                  | Not Available                                                                          |
| Conditi | onal seled | ct              |                    |                                                                                        |
| R1      | %cc        | sel_crrr        | sel%cc Rs, Rn, Rd  | Conditional select. Copy Rs to Rd if %cc matches SR flags, otherwise copy Rn to Rd     |
| Conditi | onal set   |                 |                    |                                                                                        |
| R2      | %cc        | set_cr          | set%cc Rd          | Conditional set. Move 1 to Rd if %cc matches SR flags, otherwise move 0 to Rd          |
| Two reg | ister Move | e, Compare      | , ALU operation    |                                                                                        |
|         | 000_000    | mov_rr          | mov Rs, Rd         | Copy Rs to Rd                                                                          |
|         | 001_000    | -               | -                  | Reserved                                                                               |
|         | 010_000    | zext_rr         | zext Rs, Rd        | Move zero-extended Rs low byte to Rd                                                   |
| חם      | 011_000    | sext_rr         | sext Rs, Rd        | Move sign-extended Rs low byte to Rd                                                   |
| R2      | 100_000    | bswap_rr        | bswap Rs, Rd       | Move the swapped bytes of Rs to Rd                                                     |
|         | 101_000    | sextw_rr        | sextw Rs, Rd       | Sets Rd to all ones if Rs is negative, or zero otherwise                               |
|         | 110_000    | -               | -                  | Reserved                                                                               |
|         | 111_000    | movw_pr         | ld.w {Rs}, Rd      | Load Program Memory                                                                    |
| Two Reg | ister ALU  | Operation       |                    |                                                                                        |
|         | 000_001    | lsr_rr          | lsr Rs, Rd         | Rd = Rs >> 1                                                                           |
|         | 001_001    | lsl_rr          | lsl Rs, Rd         | Rd = Rs << 1                                                                           |
|         | 010_001    | asr_rr          | asr Rs, Rd         | Rd = Rs >> 1 (arithmetic shift right)                                                  |
| D2      | 011_001    | -               | -                  | Reserved                                                                               |
| R2      | 100_001    | -               | -                  | Reserved                                                                               |
|         | 101_001    | neg_rr          | neg Rs, Rd         | Rd = -Rs, update SR, AR                                                                |

| Туре    | 0pcode               | Machine<br>Name | Assembly Mnemonic | Description                                       |
|---------|----------------------|-----------------|-------------------|---------------------------------------------------|
|         | 110_001              | not_rr          | not Rs, Rd        | Rd = ~Rs, update SR                               |
|         | 111_001              | -               | -                 | Reserved                                          |
| Reserve | ed                   |                 |                   |                                                   |
| R2      | 000_010.<br>.111_010 | -               | -                 | Reserved                                          |
| KΖ      | 000_011.<br>.111_011 | -               | -                 | Reserved                                          |
| Branch/ | 'Call indir          | ect             |                   |                                                   |
|         | 000_100              | jmp_r           | jmp Rd            | Jump to Rd                                        |
|         | 001_100              | call_r          | call Rd           | Subroutine call to Rd                             |
|         | 010_100              | push_r          | push Rd           | Decrement SP and store Rd onto the stack          |
| R2      | 011_100              | pop_r           | pop Rd            | Load Rd from the stack and increment SP           |
| KZ      | 100_100              | -               | -                 | Reserved                                          |
|         | 101_100              | -               | -                 | Reserved                                          |
|         | 110_100              | mov_tr          | mov SR, Rd        | Copy Status Register to Rd (Not implemented)      |
|         | 111_100              | mov_rt          | mov Rd, SR        | Restore Status Register from Rd (Not implemented) |
| Reserve | ed                   |                 |                   |                                                   |
| R2      | 000_101.<br>.111_101 | -               | -                 | Reserved                                          |
| Zero Op | erand Inst           | ructions        |                   |                                                   |
|         | 000_110              | ret             | ret               | Return from subroutine                            |
|         | 001_110              | reti            | reti              | Return from interrupt                             |
|         | 010_110              | dint            | dint              | Disable interrups                                 |
| R2      | 011_110              | eint            | eint              | Enable interrupts                                 |
| NΔ      | 100_110              | halt            | halt              | Halts processor and sets it into program mode     |
|         | 101_110              | -               | -                 | Reserved                                          |
|         | 110_110              | -               | -                 | Reserved                                          |
|         | 111_110              |                 |                   | Reserved                                          |
| Not Ava | ilable               |                 |                   |                                                   |
| R2      | 000_111.<br>.111_111 | -               | -                 | Not Available                                     |