## Instruction Encodings

00 01

(1)

op: 3 bit opcode for the instruction type

adt adt

the destination register.

(1) (1) (1)

adf

(1)

М

00

Αi

1

0

type

S fn

110

(1)

**111** adt

|    | 000 | cmp | (1) | cmp | -   | срс | -   | (1) | -   | (1) | -   | cmp | ртх | срс | nıt | cmp | -   | срс | -   | _  | - |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|---|
| ор | 001 | mov | mov | mov | set | sef | sel | j  | - |
|    | 010 | add | add | add | dad | adc | dac | b+ | - |
|    | 011 | sub | sub | sub | rsb | sbc | dsc | b- | - |
|    | 100 | and | and | and | or  | xor | mvl | -  | - |
|    | 101 | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | (1) | sr1 | rr1 | sr4 | rr4 | (1) | (1) | (1) | (1) | -  | - |

(1)

(\*) J-Type instructions are regular I-Type instructions that change their name when used with the PC as

sbt

1

10 11 00 01

R

10

sl1 rl1

sbf adt adf

10 11

sl4 rl4

sbt

sbf

Ι

11

10 11 00 01

00 01

(1)

(1) (1) (1)

adt adf

sbf

bt+ bf+

sbt

11

10 11

bthf-

jl

(1) (1) (1)

fn: 2 bit function code, for M-Type instructions this is an address register

sbt sbf adt adf

ZΡ

01

11 00 01

0

10

s : 1 bit field indicating that the instruction is a memory store

<sup>(1)</sup> Instruction slot not available, will cause undocumented behaviour.