# BeagleBone Al System Reference Manual (SRM)

(BB Al Image)

## THIS DOCUMENT



This work is licensed under a Creative Commons Attribution-ShareAlike 4.0 International License

All derivative works are to be attributed to Jason Kridner of BeagleBoard.org.

Supply comments and errors via https://github.com/beagleboard/beaglebone-ai/issues.

All information in this document is subject to change without notice.

For an up to date version of this document refer to:

https://github.com/beagleboard/beaglebone-ai/wiki/System-Reference-Manual

## BeagleBone Al Design

REGULATORY AND COMPLIANCE INFORMATION

WARNINGS, RESTRICTIONS, AND DISCLAIMERS

**WARRANTY** 

**Table of Contents (insert here)** 

#### 1.0 Introduction

Built on the proven BeagleBoard.org® open source Linux approach, BeagleBone® AI fills the gap between small SBCs and more powerful industrial computers. Based on the Texas Instruments AM5729, developers have access to the powerful SoC with the ease of BeagleBone® Black header and mechanical compatibility. BeagleBone® AI makes it easy to explore how artificial intelligence (AI) can be used in every-day life via TI C66x digital-signal-processor (DSP) cores and embedded-vision-engine (EVE) cores supported through an optimized TIDL machine learning OpenCL API with pre-installed tools. Focused on everyday automation in industrial, commercial and home applications.

# 2.0 Change History

#### 2.1 Document Change History

### 2.2 Board changes

#### 2.2.1 Rev A0

Initial prototype revision. Not taken to production.

## 2.2.2 Rev A1

Second round prototype.

- · Fixed size of mounting holes.
- · Added LED for WiFi status.
- · Added microHDMI.
- · Changed eMMC voltage from 3.3V to 1.8V to support HS200.
- · Changed eMMC from 4GB to 16GB.
- Changed serial debug header from 6-pin 100mil pitch to 3-pin 1.5mm pitch.
- Switched expansion header from UART4 to UART5. The UART4 pins were used for the microHDMI.

#### 2.2.3 Rev A1a

Pilot run.

· Added pull-down resistor on serial debug header RX line.

### 2.2.4 Rev A2

Proposed changes.

- Moved microSD card cage closer to microHDMI to fit cases better.
- Connected AM5729 ball AB10 to to P9.13 to provide a GPIO.
- HDMI hot-plug detection fixes planned (TBD).

## 3.0 Connecting Up Your BeagleBone Al

- 3.1 What's In the Box
- 3.2 Main Connection Scenarios
- 3.3 Tethered to a PC
- 3.4 Standalone w/Display and Keyboard/Mouse

## 4.0 BeagleBone Al Overview

- 4.1 BeagleBone Compatibility (Do we want this?)
- 4.2 BeagleBone Al Features

## **Main Processor Features**

- Dual 1.5GHz ARM® Cortex®-A15 with out-of-order speculative issue 3-way superscalar execution pipeline for the fastest execution of existing 32-bit code
- 2 466x Floating-Point VLIW DSP supported by OpenCL
- 4 Embedded Vision Engines (EVEs) supported by TIDL machine learning library
- 2x Dual-Core Programmable Real-Time Unit (PRU) subsystems (4 PRUs total) for ultra low-latency control and software generated peripherals
- 2x Dual ARM® Cortex®-M4 co-processors for real-time control
- IVA-HD subsystem with support for 4K @ 15fps H.264 encode/decode and other codecs @ 1080p60
- · Vivante® GC320 2D graphics accelerator
- Dual-Core PowerVR® SGX544™ 3D GPU

### Communications

- · BeagleBone Black header and mechanical compatibility
- · 16-bit LCD interfaces
- 4+ UARTs
- · 2 I2C ports
- 2 SPI ports
- · Lots of PRU I/O pins

#### Memory

- 1GB RAM
- · 16GB on-board eMMC flash

#### Connectors

- · USB Type-C connector for power and SuperSpeed dual-role controller
- · Gigabit Ethernet
- 802.11ac 2.4/5GHz WiFi

## Out of Box Software

· Zero-download out of box software environment

## 4.3 Board Component Locations

# 5.0 BeagleBone Al High Level Specification

| Block Diagram                                                                                                                                                                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Processor                                                                                                                                                                          |
| DSP                                                                                                                                                                                |
| EVEs                                                                                                                                                                               |
| PRUs                                                                                                                                                                               |
| Graphics Accelerator                                                                                                                                                               |
| Memory                                                                                                                                                                             |
|                                                                                                                                                                                    |
| Power                                                                                                                                                                              |
| Connectivity                                                                                                                                                                       |
| 6.0 Detailed Hardware Design                                                                                                                                                       |
| This section provides a detailed description of the Hardware design. This can be useful for interfacing, writing drivers, or using it to help modify specifics of your own design. |
| Figure ? below is the high level block diagram of the board.                                                                                                                       |
| (Block Diagram Picture)                                                                                                                                                            |
| Figure ?. BeagleBone Al Block Diagram                                                                                                                                              |
| 6.1 Power Section                                                                                                                                                                  |
| Figure ? is the high level block diagram of the power section of the board.                                                                                                        |
| (Block Diagram for Power)                                                                                                                                                          |
| 6.1.1 TPS6590377 PMIC                                                                                                                                                              |
| (Info from Datasheet)                                                                                                                                                              |
| (Block Diagram from Datasheet)                                                                                                                                                     |
| (2.65% 2.agram nom 2.aab.166%)                                                                                                                                                     |
| 6.1.2 USB-C Power                                                                                                                                                                  |
| Figure 23 below shows how the USB-C power input is connected to the TPS6590377.                                                                                                    |
| (Schematic screenshoot)                                                                                                                                                            |
|                                                                                                                                                                                    |

6.1.3 Power Button

#### 6.1.4

### 7.0 Connectors

#### 7.1 Expansion Connectors

The expansion interface on the board is comprised of two 46 pin connectors. All signals on the expansion headers are 3.3V unless otherwise indicated

NOTE: Do not connect 5V logic level signals to these pins or the board will be damaged.

**NOTE**: DO NOT APPLY VOLTAGE TO ANY I/O PIN WHEN POWER IS NOT SUPPLIED TO THE BOARD. IT WILL DAMAGE THE PROCESSOR AND VOID THE WARRANTY.

#### NO PINS ARE TO BE DRIVEN UNTIL AFTER THE SYS\_RESET LINE GOES HIGH.

Figure? shows the location of the expansion connectors.

Insert Figure Here

The location and spacing of the expansion headers are the same as on the BeagleBone Black.

#### 7.1.1 Connector P8

**Table ?** shows the pinout of the **P8** expansion header. Other signals can be connected to this connector based on setting the pin mux on the processor, but this is the default settings on power up. The SW is responsible for setting the default function of each pin. There are some signals that have not been listed here. Refer to the processor documentation for more information on these pins and detailed descriptions of all of the pins listed. In some cases there may not be enough signals to complete a group of signals that may be required to implement a total interface.

The PROC column is the pin number on the processor.

The **PIN** column is the pin number on the expansion header.

The MODE columns are the mode setting for each pin. Setting each mode to align with the mode column will give that function on that pin.

**NOTE**: DO NOT APPLY VOLTAGE TO ANY I/O PIN WHEN POWER IS NOT SUPPLIED TO THE BOARD. IT WILL DAMAGE THE PROCESSOR AND VOID THE WARRANTY.

### NO PINS ARE TO BE DRIVEN UNTIL AFTER THE SYS\_RESET LINE GOES HIGH.

Table ? Expansion Header P8 Pinout

| PIN | PROC | NAME           | MODE0        | MODE1        | MODE2        | MODE3         | MODE4         |
|-----|------|----------------|--------------|--------------|--------------|---------------|---------------|
| 1   |      | GND            |              |              |              |               |               |
| 2   |      | GND            |              |              |              |               |               |
| 3   | AB8  | AB8_MMC3_DATA6 | mmc3_dat6    | spi4_d0      | uart10_ctsn  |               | vin2b_de1     |
| 4   | AB5  | AB5_MMC3_DATA7 | mmc3_dat7    | spi4_cs0     | uart10_rtsn  |               | vin2b_clk1    |
| 5   | AC9  | AC9_MMC3_DATA2 | mmc3_dat2    | spi3_cs0     | uart5_ctsn   |               | vin2b_d3      |
| 6   | AC3  | AC3_MMC3_DATA3 | mmc3_dat3    | spi3_cs1     | uart5_rtsn   |               | vin2b_d2      |
| 7   | G14  | G14_TIMER11    | mcasp1_axr14 | mcasp7_aclkx | mcasp7_aclkr |               |               |
| 8   | F14  | F14_TIMER12    | mcasp1_axr15 | mcasp7_fsx   | mcasp7_fsr   |               |               |
| 9   | E17  | E17_TIMER14    | xref_clk1    | mcasp2_axr9  | mcasp1_axr5  | mcasp2_ahclkx | mcasp6_ahclkx |
| 10  | A13  | A13_TIMER10    | mcasp1_axr13 | mcasp7_axr1  |              |               |               |
| 11  | AH4  | AH4_GPIO3_11   | vin1a_d7     |              |              | vout3_d0      | vout3_d16     |
| 12  | AG6  | AG6_GPIO3_10   | vin1a_d6     |              |              | vout3_d1      | vout3_d17     |
| 13  | D3   | D3_EHRPWM2B    | vin2a_d10    |              |              | mdio_mclk     | vout2_d13     |
| 14  | D5   | D5 GPIO4 13    | vin2a d12    |              |              | rgmii1 txc    | vout2 d11     |

| PIN      | PROC | NAME           | MODE0        | MODE1           | MODE2      | MODE3        | MODE4        |
|----------|------|----------------|--------------|-----------------|------------|--------------|--------------|
| 15       | D1   | GPIO4_3        | vin2a_d2     |                 |            |              | vout2_d21    |
|          | A3   |                | vin2a_d19    |                 | vin2b_d4   | rgmii1_rxctl | vout2_d4     |
| 16       | B4   | B4_GPIO4_29    | vin2a_d21    |                 | vin2b_d2   | rgmii1_rxd2  | vout2_d2     |
| 17       | A7   | A7_GPIO8_18    | vout1_d18    |                 | emu4       | vin4a_d2     | vin3a_d2     |
| 18       | F5   | F5_GPIO4_9     | vin2a_d8     |                 |            |              | vout2_d15    |
| 19       | E6   | E6_EHRPWM2A    | vin2a_d9     |                 |            |              | vout2_d14    |
| 20       | AC4  | AC4_MMC3_CMD   | mmc3_cmd     | spi3_sclk       |            |              | vin2b_d6     |
| 21       | AD4  | AD4_MMC3_CLK   | mmc3_clk     |                 |            |              | vin2b_d7     |
| 22       | AD6  | AD6_MMC3_DATA5 | mmc3_dat5    | spi4_d1         | uart10_txd |              | vin2b_d0     |
| 23       | AC8  | AC8_MMC3_DATA4 | mmc3_dat4    | spi4_sclk       | uart10_rxd |              | vin2b_d1     |
| 24       | AC6  | AC6_MMC3_DATA1 | mmc3_dat1    | spi3_d0         | uart5_txd  |              | vin2b_d4     |
| 25       | AC7  | AC7_MMC3_DATA0 | mmc3_dat0    | spi3_d1         | uart5_rxd  |              | vin2b_d5     |
| 26       | B3   | B3_GPIO4_28    | vin2a_d20    |                 | vin2b_d3   | rgmii1_rxd3  | vout2_d3     |
| 27       | E11  | LCD_VSYNC      | vout1_vsync  |                 |            | vin4a_vsync0 | vin3a_vsync0 |
|          | A8   | _              | vout1_d19    |                 | emu15      | vin4a_d3     | vin3a_d3     |
| 28       | D11  | LCD_CLK        | vout1_clk    |                 |            | vin4a_fld0   | vin3a_fld0   |
|          | C9   | _              | vout1 d20    |                 | emu16      | vin4a_d4     | vin3a_d4     |
| 29       | C11  | LCD_HSYNC      | vout1_hsync  |                 |            | vin4a_hsync0 | vin3a_hsync( |
|          | A9   |                | vout1_d21    |                 | emu17      | vin4a_d5     | vin3a_d5     |
| 30       | B10  | LCD DE         | vout1_de     |                 |            | vin4a_de0    | vin3a_de0    |
|          | B9   | 102_51         | vout1_d22    |                 | emu18      | vin4a_d6     | vin3a_d6     |
| 31       | C8   | LCD_DATA14     | vout1_d14    |                 | emu13      | vin4a_d14    | vin3a_d14    |
| <u>.</u> | G16  | 200_5/(////    | mcasp4_axr0  |                 | spi3_d0    | uart8_ctsn   | uart4_rxd    |
| 32       | C7   | LCD DATA15     | vout1_d15    |                 | emu14      | vin4a_d15    | vin3a_d15    |
| 02       | D17  | LOD_D/(I/(IO   | mcasp4_axr1  |                 | spi3_cs0   | uart8_rtsn   | uart4_txd    |
| 33       | C6   | LCD_DATA13     | vout1_d13    |                 | emu12      | vin4a d13    | vin3a_d13    |
| 00       | AF9  | LOD_D/(I/(IO   | vin1a_fld0   | vin1b_vsync1    | CITICILE   | VIII-44_410  | vout3_clk    |
| 34       | D8   | LCD_DATA11     | vout1_d11    | viii1b_voyilo1  | emu10      | vin4a_d11    | vin3a_d11    |
| U-T      | G6   | LOD_DAIATI     | vin2a_vsync0 |                 | Cilia io   | vin2b_vsync1 | vout2_vsync  |
| 35       | A5   | LCD DATA12     | vout1_d12    |                 | emu11      | vin4a_d12    | vin3a_d12    |
| 33       | AD9  | LOD_DATA12     | vin1a_de0    | vin1b_hsync1    | emun       | vout3_d17    | vout3_de     |
| 26       | D7   | LCD DATA10     |              | VIIIID_IISYIICI | emu3       |              |              |
| 36       |      | LCD_DATA10     | vout1_d10    |                 | emus       | vin4a_d10    | vin3a_d10    |
| 27       | F2   | LCD DATAO      | vin2a_d0     |                 | uarte mud  | vin 40 d0    | vout2_d23    |
| 37       | E8   | LCD_DATA8      | vout1_d8     | mason 1 for     | uart6_rxd  | vin4a_d8     | vin3a_d8     |
| 00       | A21  | LOD DATAO      | mcasp4_fsx   | mcasp4_fsr      | spi3_d1    | uart8_txd    | i2c4_scl     |
| 38       | D9   | LCD_DATA9      | vout1_d9     | magan 4 - sell  | uart6_txd  | vin4a_d9     | vin3a_d9     |
| 00       | C18  | EO LOD DATAS   | mcasp4_aclkx | mcasp4_aclkr    | spi3_sclk  | uart8_rxd    | i2c4_sda     |
| 39       | F8   | F8_LCD_DATA6   | vout1_d6     |                 | emu8       | vin4a_d22    | vin3a_d22    |
| 40       | E7   | E7_LCD_DATA7   | vout1_d7     |                 | emu9       | vin4a_d23    | vin3a_d23    |
| 41       | E9   | E9_LCD_DATA4   | vout1_d4     |                 | emu6       | vin4a_d20    | vin3a_d20    |
| 42       | F9   | F9_LCD_DATA5   | vout1_d5     |                 | emu7       | vin4a_d21    | vin3a_d21    |
| 43       | F10  | F10_LCD_DATA2  | vout1_d2     |                 | emu2       | vin4a_d18    | vin3a_d18    |
| 44       | G11  | G11_LCD_DATA3  | vout1_d3     |                 | emu5       | vin4a_d19    | vin3a_d19    |
| 45       | F11  | LCD_DATA0      | vout1_d0     |                 | uart5_rxd  | vin4a_d16    | vin3a_d16    |
|          | B7   |                | vout1_d16    |                 | uart7_rxd  | vin4a_d0     | vin3a_d0     |
| 46       | G10  | LCD_DATA1      | vout1_d1     |                 | uart5_txd  | vin4a_d17    | vin3a_d17    |
|          | A10  |                | vout1_d23    |                 | emu19      | vin4a_d7     | vin3a_d7     |

| PIN | PROC | MODE5 | MODE6 | MODE7 | MODE8 | MODE9 | MODE10 |  |
|-----|------|-------|-------|-------|-------|-------|--------|--|
| 1   |      |       |       |       |       |       |        |  |
| 2   |      |       |       |       |       |       |        |  |

| PIN | PROC | MODE5      | MODE6           | MODE7      | MODE8      | MODE9        | MODE10                      |
|-----|------|------------|-----------------|------------|------------|--------------|-----------------------------|
| 3   | AB8  |            |                 |            |            | vin5a_hsync0 | ehrpwm3_tripzone_input      |
| 4   | AB5  |            |                 |            |            | vin5a_vsync0 | eCAP3_in_PWM3_out           |
| 5   | AC9  |            |                 |            |            | vin5a_d3     | eQEP3_index                 |
| 6   | AC3  |            |                 |            |            | vin5a_d2     | eQEP3_strobe                |
| 7   | G14  |            |                 | vin6a_d9   |            |              | timer11                     |
| 8   | F14  |            |                 | vin6a_d8   |            |              | timer12                     |
| 9   | E17  |            |                 | vin6a_clk0 |            |              | timer14                     |
| 10  | A13  |            |                 | vin6a_d10  |            |              | timer10                     |
| 11  | AH4  |            |                 |            |            |              | eQEP2B_in                   |
| 12  | AG6  |            |                 |            |            |              | eQEP2A_in                   |
| 13  | D3   |            |                 |            |            | kbd_col7     | ehrpwm2B                    |
| 14  | D5   |            |                 |            | mii1_rxclk | kbd_col8     | eCAP2_in_PWM2_out           |
| 15  | D1   | emu12      |                 |            | uart10_rxd | kbd_row6     | eCAP1_in_PWM1_out           |
|     | A3   |            | vin3a_d11       |            | mii1_txer  |              | ehrpwm3_tripzone_input      |
| 16  | B4   | vin3a_fld0 | vin3a_d13       |            | mii1_col   |              |                             |
| 17  | A7   | obs11      | obs27           |            |            |              | pr2_edio_data_in2           |
| 18  | F5   | emu18      |                 |            | mii1_rxd3  | kbd_col5     | eQEP2_strobe                |
| 19  | E6   | emu19      |                 |            | mii1_rxd0  | kbd_col6     | ehrpwm2A                    |
| 20  | AC4  |            |                 |            |            | vin5a_d6     | eCAP2_in_PWM2_out           |
| 21  | AD4  |            |                 |            |            | vin5a_d7     | ehrpwm2_tripzone_input      |
| 22  | AD6  |            |                 |            |            | vin5a_d0     | ehrpwm3B                    |
| 23  | AC8  |            |                 |            |            | vin5a_d1     | ehrpwm3A                    |
| 24  | AC6  |            |                 |            |            | vin5a_d4     | eQEP3B_in                   |
| 25  | AC7  |            |                 |            |            | vin5a_d5     | eQEP3A_in                   |
| 26  | B3   | vin3a de0  | vin3a d12       |            | mii1_rxer  | _            | eCAP3_in_PWM3_out           |
| 27  | E11  | _          | _               |            | spi3_sclk  |              |                             |
|     | A8   | obs12      | obs28           |            | . –        |              | pr2_edio_data_in3           |
| 28  | D11  |            |                 |            | spi3_cs0   |              |                             |
|     | C9   | obs13      | obs29           |            | . –        |              | pr2_edio_data_in4           |
| 29  | C11  |            |                 |            | spi3_d0    |              |                             |
|     | A9   | obs14      | obs30           |            | . –        |              | pr2_edio_data_in5           |
| 30  | B10  |            |                 |            | spi3_d1    |              |                             |
|     | B9   | obs15      | obs31           |            | · <u>-</u> |              | pr2_edio_data_in6           |
| 31  | C8   | obs9       | obs25           |            |            |              | pr2_uart0_txd               |
|     | G16  |            | vout2_d18       |            | vin4a_d18  | vin5a_d13    |                             |
| 32  | C7   | obs10      | obs26           |            |            |              | pr2_ecap0_ecap_capin_apwm_o |
|     | D17  |            | vout2_d19       |            | vin4a_d19  | vin5a_d12    |                             |
| 33  | C6   | obs8       | obs24           |            | _          | _            | pr2_uart0_rxd               |
|     | AF9  | uart7_txd  |                 | timer15    | spi3_d1    | kbd_row1     | eQEP1B_in                   |
| 34  | D8   | obs6       | obs22           | obs_dmarq2 | . –        | _            | pr2_uart0_cts_n             |
|     | G6   | emu9       |                 | uart9_txd  | spi4_d1    | kbd_row3     | ehrpwm1A                    |
| 35  | A5   | obs7       | obs23           | _          |            | _            | pr2_uart0_rts_n             |
|     | AD9  | uart7_rxd  |                 | timer16    | spi3_sclk  | kbd row0     | eQEP1A_in                   |
| 36  | D7   | obs5       | obs21           | obs_irq2   |            | _            | pr2_edio_sof                |
|     | F2   | emu10      |                 | uart9_ctsn | spi4_d0    | kbd_row4     | ehrpwm1B                    |
| 37  | E8   |            |                 |            |            | _            | pr2_edc_sync1_out           |
|     | A21  |            | vout2_d17       |            | vin4a_d17  | vin5a_d14    | ,                           |
| 38  | D9   |            | <del></del> · · |            | <u></u>    | <u>-</u>     | pr2_edio_latch_in           |
| -   | C18  |            | vout2_d16       |            | vin4a_d16  | vin5a_d15    |                             |
| 39  | F8   | obs4       | obs20           |            |            | - 2          | pr2_edc_latch1_in           |
| 40  | E7   |            |                 |            |            |              | pr2_edc_sync0_out           |
| 41  | E9   | obs2       | obs18           |            |            |              | pr1_ecap0_ecap_capin_apwm_o |

| PIN | PROC | MODE5 | MODE6 | MODE7      | MODE8    | MODE9 | MODE10            |
|-----|------|-------|-------|------------|----------|-------|-------------------|
| 42  | F9   | obs3  | obs19 |            |          |       | pr2_edc_latch0_in |
| 43  | F10  | obs0  | obs16 | obs_irq1   |          |       | pr1_uart0_rxd     |
| 44  | G11  | obs1  | obs17 | obs_dmarq1 |          |       | pr1_uart0_txd     |
| 45  | F11  |       |       |            | spi3_cs2 |       | pr1_uart0_cts_n   |
|     | B7   |       |       |            |          |       | pr2_edio_data_in0 |
| 46  | G10  |       |       |            |          |       | pr1_uart0_rts_n   |
|     | A10  |       |       |            | spi3_cs3 |       | pr2_edio_data_in7 |

| PIN | PROC | MODE11                      | MODE12            | MODE13             | MODE14            |
|-----|------|-----------------------------|-------------------|--------------------|-------------------|
| 1   |      |                             |                   |                    |                   |
| 2   |      |                             |                   |                    |                   |
| 3   | AB8  | pr2_mii1_rxd1               | pr2_pru0_gpi10    | pr2_pru0_gpo10     | gpio1_24          |
| 4   | AB5  | pr2_mii1_rxd0               | pr2_pru0_gpi11    | pr2_pru0_gpo11     | gpio1_25          |
| 5   | AC9  | pr2_mii_mr1_clk             | pr2_pru0_gpi6     | pr2_pru0_gpo6      | gpio7_1           |
| 6   | AC3  | pr2_mii1_rxdv               | pr2_pru0_gpi7     | pr2_pru0_gpo7      | gpio7_2           |
| 7   | G14  | pr2_mii0_rxdv               | pr2_pru1_gpi16    | pr2_pru1_gpo16     | gpio6_5           |
| 8   | F14  | pr2_mii0_rxd3               | pr2_pru0_gpi20    | pr2_pru0_gpo20     | gpio6_6           |
| 9   | E17  | pr2_mii1_crs                | pr2_pru1_gpi6     | pr2_pru1_gpo6      | gpio6_18          |
| 10  | A13  | pr2_mii_mr0_clk             | pr2_pru1_gpi15    | pr2_pru1_gpo15     | gpio6_4           |
| 11  | AH4  |                             | pr1_pru0_gpi4     | pr1_pru0_gpo4      | gpio3_11          |
| 12  | AG6  |                             | pr1_pru0_gpi3     | pr1_pru0_gpo3      | gpio3_10          |
| 13  | D3   | pr1_mdio_mdclk              | pr1_pru1_gpi7     | pr1_pru1_gpo7      | gpio4_11          |
| 14  | D5   | pr1_mii1_txd1               | pr1_pru1_gpi9     | pr1_pru1_gpo9      | gpio4_13          |
| 15  | D1   | pr1_ecap0_ecap_capin_apwm_o | pr1_edio_data_in7 | pr1_edio_data_out7 | gpio4_3           |
|     | А3   | pr1_mii1_rxd0               | pr1_pru1_gpi16    | pr1_pru1_gpo16     | gpio4_27          |
| 16  | B4   | pr1_mii1_rxlink             | pr1_pru1_gpi18    | pr1_pru1_gpo18     | gpio4_29          |
| 17  | A7   | pr2_edio_data_out2          | pr2_pru0_gpi15    | pr2_pru0_gpo15     | gpio8_18          |
| 18  | F5   | pr1_mii1_txd3               | pr1_pru1_gpi5     | pr1_pru1_gpo5      | gpio4_9           |
| 19  | E6   | pr1_mii1_txd2               | pr1_pru1_gpi6     | pr1_pru1_gpo6      | gpio4_10          |
| 20  | AC4  | pr2_mii1_txd2               | pr2_pru0_gpi3     | pr2_pru0_gpo3      | gpio6_30          |
| 21  | AD4  | pr2_mii1_txd3               | pr2_pru0_gpi2     | pr2_pru0_gpo2      | gpio6_29          |
| 22  | AD6  | pr2_mii1_rxd2               | pr2_pru0_gpi9     | pr2_pru0_gpo9      | gpio1_23          |
| 23  | AC8  | pr2_mii1_rxd3               | pr2_pru0_gpi8     | pr2_pru0_gpo8      | gpio1_22          |
| 24  | AC6  | pr2_mii1_txd0               | pr2_pru0_gpi5     | pr2_pru0_gpo5      | gpio7_0           |
| 25  | AC7  | pr2_mii1_txd1               | pr2_pru0_gpi4     | pr2_pru0_gpo4      | gpio6_31          |
| 26  | В3   | pr1_mii1_rxer               | pr1_pru1_gpi17    | pr1_pru1_gpo17     | gpio4_28          |
| 27  | E11  |                             | pr2_pru1_gpi17    | pr2_pru1_gpo17     | gpio4_23          |
|     | A8   | pr2_edio_data_out3          | pr2_pru0_gpi16    | pr2_pru0_gpo16     | gpio8_19          |
| 28  | D11  |                             | 1 _1 _01          | 1 _1 _01           | gpio4_19          |
|     | C9   | pr2_edio_data_out4          | pr2_pru0_gpi17    | pr2_pru0_gpo17     | gpio8_20          |
| 29  | C11  | . = = =                     | 1 _1 _01          | 1 _1 _01           | gpio4_22          |
|     | A9   | pr2_edio_data_out5          | pr2_pru0_gpi18    | pr2_pru0_gpo18     | gpio8_21          |
| 30  | B10  |                             | , _, _01          | 1                  | gpio4_20          |
|     | B9   | pr2_edio_data_out6          | pr2_pru0_gpi19    | pr2_pru0_gpo19     | gpio8_22          |
| 31  | C8   |                             | pr2_pru0_gpi11    | pr2_pru0_gpo11     | gpio8_14          |
|     | G16  |                             | , —, —or          | 1 —1 —91           | 51 · · · <u>_</u> |
| 32  | C7   |                             | pr2_pru0_gpi12    | pr2_pru0_gpo12     | gpio8_15          |
|     | D17  |                             | pr2_pru1_gpi0     | pr2_pru1_gpo0      | 31- 3-2           |
| 33  | C6   |                             | pr2_pru0_gpi10    | pr2_pru0_gpo10     | gpio8_13          |
| -   | AF9  |                             | t- —i—3i          | 1- —I—ØI           | gpio3_1           |
| 34  | D8   |                             | pr2_pru0_gpi8     | pr2_pru0_gpo8      | gpio8_11          |

| PIN | PROC | MODE11             | MODE12            | MODE13             | MODE14   |
|-----|------|--------------------|-------------------|--------------------|----------|
|     | G6   | pr1_uart0_rts_n    | pr1_edio_data_in4 | pr1_edio_data_out4 | gpio4_0  |
| 35  | A5   |                    | pr2_pru0_gpi9     | pr2_pru0_gpo9      | gpio8_12 |
|     | AD9  |                    |                   |                    | gpio3_0  |
| 36  | D7   |                    | pr2_pru0_gpi7     | pr2_pru0_gpo7      | gpio8_10 |
|     | F2   | pr1_uart0_rxd      | pr1_edio_data_in5 | pr1_edio_data_out5 | gpio4_1  |
| 37  | E8   |                    | pr2_pru0_gpi5     | pr2_pru0_gpo5      | gpio8_8  |
|     | A21  |                    |                   |                    |          |
| 38  | D9   |                    | pr2_pru0_gpi6     | pr2_pru0_gpo6      | gpio8_9  |
|     | C18  |                    |                   |                    |          |
| 39  | F8   |                    | pr2_pru0_gpi3     | pr2_pru0_gpo3      | gpio8_6  |
| 40  | E7   |                    | pr2_pru0_gpi4     | pr2_pru0_gpo4      | gpio8_7  |
| 41  | E9   |                    | pr2_pru0_gpi1     | pr2_pru0_gpo1      | gpio8_4  |
| 42  | F9   |                    | pr2_pru0_gpi2     | pr2_pru0_gpo2      | gpio8_5  |
| 43  | F10  |                    | pr2_pru1_gpi20    | pr2_pru1_gpo20     | gpio8_2  |
| 44  | G11  |                    | pr2_pru0_gpi0     | pr2_pru0_gpo0      | gpio8_3  |
| 45  | F11  |                    | pr2_pru1_gpi18    | pr2_pru1_gpo18     | gpio8_0  |
|     | B7   | pr2_edio_data_out0 | pr2_pru0_gpi13    | pr2_pru0_gpo13     | gpio8_16 |
| 46  | G10  |                    | pr2_pru1_gpi19    | pr2_pru1_gpo19     | gpio8_1  |
|     | A10  | pr2_edio_data_out7 | pr2_pru0_gpi20    | pr2_pru0_gpo20     | gpio8_23 |

Notes regarding the resistors on muxed pins.

#### 7.1.2 Connector P9

**Table ?** lists the signals on connector **P9**. Other signals can be connected to this connector based on setting the pin mux on the processor, but this is the default settings on power up.

There are some signals that have not been listed here. Refer to the processor documentation for more information on these pins and detailed descriptions of all of the pins listed. In some cases there may not be enough signals to complete a group of signals that may be required to implement a total interface.

The **PROC** column is the pin number on the processor.

The PIN column is the pin number on the expansion header.

The **MODE** columns are the mode setting for each pin. Setting each mode to align with the mode column will give that function on that pin. NOTES:

In the table are the following notations:

PWR\_BUT is a 5V level as pulled up internally by the TPS6590377. It is activated by pulling the signal to GND.

(Actually, on BeagleBone AI, I believe PWR\_BUT is pulled to 3.3V, but activation is still done by pulling the signal to GND. Also, a quick grounding of PWR\_BUT will trigger a system event where shutdown can occur, but there is no hardware power-off function like on Beagle-Bone Black via this signal. It does, however, act as a hardware power-on.)

NOTE: DO NOT APPLY VOLTAGE TO ANY I/O PIN WHEN POWER IS NOT SUPPLIED TO THE BOARD. IT WILL DAMAGE THE PROCESSOR AND VOID THE WARRANTY.

NO PINS ARE TO BE DRIVEN UNTIL AFTER THE SYS\_RESET LINE GOES HIGH.

(On BeagleBone Black, SYS\_RESET was a bi-directional signal, but it is only an output from BeagleBone AI to capes on BeagleBone AI.)

## Table ?. Expansion Header P9 Pinout

(Please update the table to look reasonable on both web pages and in PDF.)

GND 1 2 **GND** 3 AB8 AB8 | mmc3 spi4 ( uart1( vin2b vin5a ehrpwn pr2 mi pr2 prl pr2 prl gpio1 24 4 AB5 vin2b AB5 | mmc3 spi4 ( uart10 vin5a eCAP3 pr2 mi pr2 pr1 pr2 pr1 gpio1 25 5 AC9 AC9 | mmc3 spi3 ( uart5 vin2b vin5a eQEP3 pr2 mil pr2 pr1 pr2 pr1 gpio7 1 6 AC3 AC3 | mmc3 spi3 ( uart5 vin2b vin5a eQEP3 pr2 mil pr2 prl pr2 prl gpio7 2 7 G14 G14\_ mcasi mcasi mcasi vin6a timer11 pr2\_mi pr2\_prl pr2\_prl gpio6\_5 F14 8 F14 7 mcasi mcasi mcasi vin6a timer12 pr2\_mi pr2\_prt pr2\_prt gpio6\_6 9 E17 E17\_7 xref\_c mcasi mcasi mcasi mcasi timer14 pr2 mil pr2 pr1 pr2 pr1 gpio6 18 vin6a 10 A13 A13 Timcası mcası vin6a timer10 pr2\_mi pr2\_prt pr2\_prt gpio6\_4 11 AH4 AH4\_ vin1a eQEP2 vout3 vout3 pr1\_pri\_pri\_pri\_gpio3\_11 12 AG6 AG6\_ vin1a vout3 vout3 eQEP2 pr1\_pri pr1\_pri gpio3\_10 D3 kbd\_c ehrpwn pr1\_mc pr1\_prt pr1\_prt gpio4\_11 13 D3\_E vin2a mdio\_ vout2 14 D5 D5\_G vin2a rgmii1 vout2 mii1\_i kbd\_c eCAP2 pr1\_mii pr1\_pri pr1\_pri gpio4\_13 D1 GPIO vin2a 15 vout2 emu1: uart1( kbd\_r eCAP1 pr1\_ec pr1\_ed pr1\_ed gpio4\_3ut7 АЗ vin2a vin2b rgmii1 vout2 vin3a mii1 1 ehrpwn pr1 mi pr1 prl prl prl gpio4 27 B4 B4 G vin2a 16 vin2b rgmii1 vout2 vin3a vin3a mii1\_c pr1\_mi pr1\_prl pr1\_prl gpio4\_29 17 **A7** A7 G vout1 emu4 vin4a vin3a obs11 obs27 pr2 ed pr2 ed pr2 pr1 pr2 pr1 gpio8 18 18 F5 F5 G vin2a vout2 emu1 mii1\_i kbd\_c eQEP2 pr1\_mi pr1\_pri pr1\_pri gpio4\_9 19 emu1 F<sub>6</sub> E6 E vin2a vout2 mii1 ı kbd c ehrpwn pr1 mii pr1 pr1 pr1 pr1 gpio4 10 20 AC4 AC4\_ mmc3 spi3\_s vin2b vin5a eCAP2 pr2 mil pr2 pr1 pr2 pr1 gpio6 30 21 AD4 AD4 mmc3 vin2b vin5a ehrpwn pr2 mi pr2 pr1 pr2 pr1 gpio6 29 22 AD<sub>6</sub> AD6 mmc3 spi4 ( uart10 vin2b vin5a\_ ehrpwn pr2\_mi pr2\_prt pr2\_prt gpio1\_23 23 AC8 AC8 mmc3 spi4 : uart1( vin2b vin5a ehrpwn pr2 mi pr2 prl pr2 prl gpio1 22 vin5a\_eQEP3\_pr2\_mii pr2\_pri\_pr2\_pri\_gpio7\_0 24 AC6 AC6\_ mmc3 spi3\_c uart5\_ vin2b vin5a eQEP3 pr2\_mi pr2\_prl pr2\_prl gpio6\_31 25 AC7 AC7 mmc3 spi3 ( uart5 vin2b ВЗ 26 B3\_G vin2a vin2b rgmii1 vout2 vin3a vin3a mii1 ı eCAP3 pr1\_mi pr1\_prt pr1\_prt gpio4\_28 LCD\_ vout1 27 E11 vin4a vin3a spi3\_: pr2\_pri\_pr2\_pri\_gpio4\_23 **8A** vout1 emu1: vin4a\_ vin3a\_ obs12 obs28 pr2\_ed\_pr2\_pri\_pr2\_pri\_gpio8\_19 LCD\_ vout1 28 D11 vin4a vin3a spi3\_c gpio4\_19 C9 vout1 emu1 vin4a vin3a obs13 obs29 pr2\_ed pr2\_ed pr2\_prl\_pr2\_prl\_gpio8\_20 29 C11 LCD\_ vout1 vin4a vin3a spi3\_( gpio4 22 Α9 emu1 vin4a vin3a obs14 obs30 vout1 pr2\_ed\_pr2\_ed\_pr2\_pri\_pr2\_pri\_gpio8\_21 30 B<sub>10</sub> LCD\_ vout1 vin4a vin3a spi3\_( gpio4\_20 **B9** vout1 emu1: vin4a vin3a obs15 obs31 pr2 ed pr2 ed pr2 pr1 pr2 pr1 gpio8 222 31 C8 LCD\_ vout1 emu1: vin4a\_ vin3a\_ obs9 obs25 pr2\_ua pr2\_pri pr2\_pri gpio8\_14 G16 mcası spi3 ( uart8 uart4 vout2 vin4a vin5a 32 LCD\_ vout1 C7 emu1 vin4a vin3a obs10 obs26 pr2\_prl pr2\_prl gpio8\_15 pr2\_eca D17 mcası spi3 ( uart8 uart4 vout2 vin4a vin5a pr2 prl pr2 prl 33 C6 LCD vout1 emu1: vin4a vin3a obs8 obs24 pr2 ua pr2\_prl pr2\_prl gpio8\_13 AF9 vin1a vin1b uart7 timer1 spi3\_( kbd\_r eQEP1 gpio3\_1 vout3 34 D8 LCD vout1 emu1 vin4a vin3a obs6 obs22 obs c pr2\_ua pr2\_pri pr2\_pri gpio8\_11 G6 vin2a vin2b vout2 emu9 uart9 spi4\_( kbd\_r ehrpwn pr1\_ua pr1\_ed pr1\_ed gpio4\_0ut4 35 A5 LCD\_ vout1 emu1 vin4a vin3a obs7 obs23 pr2\_ua pr2\_pri\_pr2\_pri\_gpio8\_12 vin1a vin1b AD9 timer1 spi3\_: kbd\_r eQEP1 vout3 vout3 uart7 gpio3\_0 obs21 obs ii 36 D7 LCD\_ vout1 vin4a vin3a obs5 pr2 ed pr2\_pri\_pr2\_pri\_gpio8\_10 F2 vin2a vout2 emu1 uart9\_ spi4\_( kbd\_r ehrpwn pr1\_ua pr1\_ed pr1\_ed gpio4\_but5 37 E8 LCD\_ vout1 uart6\_ vin4a\_ vin3a pr2\_ed pr2 prl pr2 prl gpio8 8 A21 mcasi spi3\_( uart8\_ i2c4\_( vout2 vin4a\_ vin5a\_ mcası 38 D9 LCD vout1 uart6 vin4a vin3a pr2\_ed pr2 prl pr2 prl gpio8 9 C18 mcası spi3\_: uart8\_ i2c4\_ vout2 vin4a vin5a 39 F8 F8 L( vout1 emu8 vin4a vin3a obs4 obs20 pr2 ed pr2 prl pr2 prl gpio8 6

BeagleBone AI SRM 10.0 PICTURES

| PIN | PROC | NAME  | MODI               | MODE | MODI         | MODI   | MODI  | MODI | MODI  | MODI   | MODI   | MODI | MODE.  | MODE   | MODE    | MODE    | MODE    |
|-----|------|-------|--------------------|------|--------------|--------|-------|------|-------|--------|--------|------|--------|--------|---------|---------|---------|
| 40  | E7   | E7_L( | vout1              |      | emu9         | vin4a_ | vin3a |      |       |        |        |      | pr2_ed |        | pr2_prı | pr2_prı | gpio8_7 |
| 41  | E9   | E9_L( | vout1              |      | emu6         | vin4a_ | vin3a | obs2 | obs18 |        |        |      | pr1_ec |        | pr2_prı | pr2_prı | gpio8_4 |
| 42  | F9   | F9_L( | vout1              |      | emu7         | vin4a_ | vin3a | obs3 | obs19 |        |        |      | pr2_ed |        | pr2_prı | pr2_prı | gpio8_5 |
| 43  | F10  | F10_L | vout1              |      | emu2         | vin4a_ | vin3a | obs0 | obs16 | obs_iı |        |      | pr1_ua |        | pr2_prı | pr2_prı | gpio8_2 |
| 44  | G11  | G11_I | vout1              |      | emu5         | vin4a_ | vin3a | obs1 | obs17 | obs_c  |        |      | pr1_ua |        | pr2_prı | pr2_prı | gpio8_3 |
| 45  | F11  | LCD_  | vout1              |      | uart5_       | vin4a_ | vin3a |      |       |        | spi3_c |      | pr1_ua |        | pr2_prı | pr2_prı | gpio8_0 |
|     | B7   |       | vout1              |      | $uart7_{\_}$ | vin4a_ | vin3a |      |       |        |        |      | pr2_ed | pr2_ed | pr2_prı | pr2_prı | gpio8_1 |
| 46  | G10  | LCD_  | vout1 <sub>.</sub> |      | uart5_       | vin4a_ | vin3a |      |       |        |        |      | pr1_ua |        | pr2_prı | pr2_prı | gpio8_1 |
|     | A10  |       | vout1              |      | emu1         | vin4a_ | vin3a |      |       |        | spi3_( |      | pr2_ed | pr2_ed | pr2_prı | pr2_prı | gpio8_2 |

# 8.0 Cape Board Support

# 9.0 BeagleBone Al Mechanical

## 10.0 Pictures

BeagleBone Al Back of Board Image

BeagleBone AI SRM 10.0 PICTURES



BeagleBone AI SRM 11.0 SUPPORT INFORMATION



# 11.0 Support Information