# VIENNA UNIVERSITY OF TECHNOLOGY

## IMPLEMENTATION REPORT

# Laboratory integrated circuits - $\mu$ C Frequency Modulation

Group 4

Luke Maher - 1225441 Jonas Ferdigg - 1226597

# 1 Introduction

Our task was to implement a microcontroller that is able to perform frequency modulation on the Xilinx Spartan 3A Starter Kit FPGA board. The processor should be able to read from the onboard ADC and to write data to the DAC. The microcontroller is based on the Von Neumann Architecture as suggested in the assignment document.

# 2 Implementation

#### 2.1 Instruction set

We chose 22 to be our instruction bit width, as it was sufficient for our requirements. We distinguish between three types of instructions:

R-Type

| Operation Code | Destination Register | Source Register | Function Code |
|----------------|----------------------|-----------------|---------------|
| 6 bit          | 5 bit                | 5 bit           | 6 bit         |

I-Type

| V 1            |                      |           |  |  |  |
|----------------|----------------------|-----------|--|--|--|
| Operation Code | Destination Register | Immediate |  |  |  |
| 6 bit          | 5 bit                | 11 bit    |  |  |  |

J-Type

| Operation Code | Jump Address |  |  |  |
|----------------|--------------|--|--|--|
| 6 bit          | 16 bit       |  |  |  |

Our instruction set consists of the following instructions:

| Operation | Op-Code  | Type | Func-Code |
|-----------|----------|------|-----------|
| ADC_IN    | 0b000001 | R    | 0b000000  |
| MUL       | 0b000010 | R    | samt      |
| SIN       | 0b000011 | R    | 0b000000  |
| MOV       | 0b000100 | R    | 0b000000  |
| ADD       | 0b000101 | R    | 0b000000  |
| SUB       | 0b000110 | R    | 0b000000  |
| INC       | 0b000111 | R    | 0b000000  |
| CP        | 0b001000 | R    | 0b000000  |
| DAC_OUT   | 0b001001 | R    | 0b000000  |
| AND       | 0b001010 | R    | 0b000000  |
| OR        | 0b001011 | R    | 0b000000  |
| XOR       | 0b001100 | R    | 0b000000  |
| SLL       | 0b001101 | R    | 0b000000  |
| SRL       | 0b001110 | R    | 0b000000  |
| SRA       | 0b001111 | R    | 0b000000  |
| WAIT      | 0b111111 | R    | 0b000000  |
| MOVI      | 0b010100 | I    | N/A       |
| ADDI      | 0b010101 | I    | N/A       |
| ANDI      | 0b011010 | I    | N/A       |
| ORI       | 0b011011 | I    | N/A       |
| XORI      | 0b011100 | I    | N/A       |
| SLLI      | 0b011101 | I    | N/A       |
| SRLI      | 0b011110 | I    | N/A       |
| SRAI      | 0b011111 | I    | N/A       |
| JMP       | 0b100000 | J    | N/A       |
| JC        | 0b100001 | J    | N/A       |
| JNC       | 0b100010 | J    | N/A       |
| JZ        | 0b100011 | J    | N/A       |
| JNZ       | 0b100100 | J    | N/A       |
| JN        | 0b100101 | J    | N/A       |
| JNN       | 0b100110 | J    | N/A       |

As this instruction set is very similar to many common assembly instrucion sets, it is very intuitive for a programmer to use it.

To translate our pseudo assembly code into binary, we wrote a translater script in python.

## 2.2 Registers

We settled for an amount of 25 registers. This is more than enough to fit our needs:

| Register | Reg-Code | Symbol |
|----------|----------|--------|
| Reg0     | 0b00001  | r0     |
| Reg1     | 0b00010  | r1     |
| Reg2     | 0b00011  | r2     |
| Reg3     | 0b00100  | r3     |
| Reg4     | 0b00101  | r4     |
| Reg5     | 0b00110  | r5     |
| Reg6     | 0b00111  | r6     |
| Reg7     | 0b01000  | r7     |
| Reg8     | 0b01001  | r8     |
| Reg9     | 0b01010  | r9     |
| Reg10    | 0b01011  | r10    |
| Reg11    | 0b01100  | r11    |
| Reg12    | 0b01101  | r12    |
| Reg13    | 0b01110  | r13    |
| Reg14    | 0b01111  | r14    |
| Reg15    | 0b10000  | r15    |
| Reg16    | 0b10001  | r16    |
| Reg17    | 0b10010  | r17    |
| Reg18    | 0b10011  | r18    |
| Reg19    | 0b10100  | r19    |
| Reg20    | 0b10101  | r20    |
| RegY_L   | 0b10110  | y_L    |
| RegY_H   | 0b10111  | y_H    |
| RegZ_L   | 0b11000  | $z_L$  |
| RegZ_H   | 0b11001  | z_H    |

The registers  $RegY_{-}L$ ,  $RegY_{-}H$ ,  $RegZ_{-}L$ ,  $RegZ_{-}H$  were planned to hold a multiplication result, but are currently not used in any special way.

## 2.3 Status register

In the status register, we store a zero flag, negative flag and overflow flag of the last operation performed by the *exec\_stage*.

#### 2.4 Structure

We structured our microcontroller in the form of four stages a operation has to go through until it is considered executed: Fetch stage, Decode stage, Execution stage and Writeback stage. We used this semantic divide of the process to structure our VHDL entities in the same way.

A screenshot of the RTL view can be found in figure 2

#### 2.4.1 Fetch stage

| Portname | Direction | Description                                                        |
|----------|-----------|--------------------------------------------------------------------|
| clk      | in        | Clock signal                                                       |
| reset    | in        | Reset signal                                                       |
| start    | in        | Start signal                                                       |
| done     | out       | Done signal                                                        |
| jmp      | in        | Flag that decides if the jmp_addr should be used as next PC or not |
| jmp_addr | in        | Jump address                                                       |
| instr    | out       | Instruction in binary to be decoded by the decode stage            |

The fetch stage holds the instruction memory. In our case, the instruction memory is a constant array of std\_logic\_vectors with a width of 22 bit. The program counter (PC) is used as index to access the array. The std\_logic input port jmp decides if the new PC should be the old PC + 1 or the  $jmp\_addr$ .

#### 2.4.2 Decode stage

| Portname | Direction | Description                                                                    |  |
|----------|-----------|--------------------------------------------------------------------------------|--|
| clk      | in        | Clock signal                                                                   |  |
| reset    | in        | Reset signal                                                                   |  |
| start    | in        | Start signal                                                                   |  |
| done     | out       | Done signal                                                                    |  |
| instr    | in        | Instruction in binary that will be decoded in this stage                       |  |
| wr       | in        | Flag that determines if there should be a write operation on the register file |  |
| wraddr   | in        | The register address where data will be written to                             |  |
| wrdata   | in        | The data that will be written in the register file                             |  |
| exec_op  | out       | The decoded instruction structure to be passed to the exec stage               |  |

The decode stage holds the register file (regfile). It writes to the regfile and reads from the regfile according to it's inputs. It fills the exec\_op data structure that determines which operation will be executed by the execution stage.

#### 2.4.3 Execution stage

| Portname   | Direction  | Description                                                                |  |
|------------|------------|----------------------------------------------------------------------------|--|
| clk        | in         | Clock signal                                                               |  |
| reset      | $_{ m in}$ | Reset signal                                                               |  |
| start      | $_{ m in}$ | Start signal                                                               |  |
| done       | out        | Done signal                                                                |  |
| op         | $_{ m in}$ | Data structure that holds the decoded instruction                          |  |
| result     | out        | Multiplexed result of the executed operation                               |  |
| writeback  | out        | Flag that determines if the result should be written back into the regfile |  |
| rd         | out        | Destination register                                                       |  |
| jmp        | out        | Flag that determines if a jump should be performed or not                  |  |
| adc_rddata | $_{ m in}$ | Data read from the ADC                                                     |  |
| dac_wrdata | out        | Data to be written to the DAC                                              |  |
| dac_valid  | out        | Valid flag for the DAC                                                     |  |

As the name suggests, the execution stage executes the decoded operation. It holds the arithmetical logical unit (ALU), the sine cordic component from task 1, a wait unit for artificial delay and our multiplication unit. It also holds the status register (zero flag, negative flag, overflow flag) to determine if a conditional jump should be performed or not.

For the ADC and DAC operations in our instruction set, it writes data to the ports  $dac\_valid$  and  $dac\_wrdata$  and reads from the port  $adc\_rddata$ .

#### 2.4.4 Writeback stage

| Portname  | Direction | Description                                                                |
|-----------|-----------|----------------------------------------------------------------------------|
| clk       | in        | Clock signal                                                               |
| reset     | in        | Reset signal                                                               |
| start     | in        | Start signal                                                               |
| done      | out       | Done signal                                                                |
| writeback | in        | Flag that determines if the result should be written back into the regfile |
| rd        | out       | Destination register                                                       |
| data      | out       | Data to be written into the regfile                                        |
| wr        | out       | Flag that determines if the result should be written back into the regfile |
| wraddr    | out       | The register address where data will be written to                         |
| wrdata    | in        | The data that will be written in the register file                         |
| jmp_in    | out       | Flag that determines if a jump should be performed or not                  |
| jmp_out   | out       | Flag that determines if a jump should be performed or not                  |
| jmp_addr  | out       | Jump address                                                               |

The writeback stage is merely a relic of our initial pipeline design. It just shifts data from the exec stage to the fetch and decode stage. We kept it for possible future expansion of the processor (with a RAM for example).

#### 2.4.5 Frequency Modulation Micro Controller (FMUC)

| Portname   | Direction            | Description                   |  |
|------------|----------------------|-------------------------------|--|
| clk        | in                   | Clock signal                  |  |
| reset      | $_{ m in}$           | Reset signal                  |  |
| adc_rddata | $_{ m in}$           | Data read from the ADC        |  |
| dac_wrdata | $\operatorname{out}$ | Data to be written to the DAC |  |
| dac_valid  | out                  | Valid flag for the DAC        |  |

The FMUC is our top component in which we wire all the stages together.

#### 2.5 Xilinx Project Properties

#### 2.5.1 Device Utilization

#### 2.5.2 Timing Summary

| Device Utilization Summary                     |       |           |             |         |  |  |
|------------------------------------------------|-------|-----------|-------------|---------|--|--|
| Logic Utilization                              | Used  | Available | Utilization | Note(s) |  |  |
| Number of Slice Flip Flops                     | 1,187 | 11,776    | 10%         |         |  |  |
| Number of 4 input LUTs                         | 2,540 | 11,776    | 21%         |         |  |  |
| Number of occupied Slices                      | 1,502 | 5,888     | 25%         |         |  |  |
| Number of Slices containing only related logic | 1,502 | 1,502     | 100%        |         |  |  |
| Number of Slices containing unrelated logic    | 0     | 1,502     | 0%          |         |  |  |
| Total Number of 4 input LUTs                   | 2,588 | 11,776    | 21%         |         |  |  |
| Number used as logic                           | 2,281 |           |             |         |  |  |
| Number used as a route-thru                    | 48    |           |             |         |  |  |
| Number used for Dual Port RAMs                 | 256   |           |             |         |  |  |
| Number used as Shift registers                 | 3     |           |             |         |  |  |
| Number of bonded <u>IOBs</u>                   | 41    | 372       | 11%         |         |  |  |
| Number of BUFGMUXs                             | 2     | 24        | 8%          |         |  |  |
| Number of MULT 18X 18SIOs                      | 2     | 20        | 10%         |         |  |  |
| Average Fanout of Non-Clock Nets               | 3.88  |           |             |         |  |  |

Figure 1: Device utilization report of Xilinx ISE

The phenomenon of the seemingly inexistent combinational path has already occured in task 2 and is reoccuring in this project.

### 2.6 Program Code

```
# r1 = current sine angle
MOVI
        r1.0x00
MOVI
        r2,0x00
                         \# r2 = last ADC value
MOVI
        r4,0x04
                         \# r4 = angle step size for a baudrate of 44kHz
SLLI
        r4,0d08
ORI
        r4,0x92
                         # r5 = last sine angle
MOVI
        r5,0x00
                         \# r6 = Pi
MOVI
        r6,0x64
SLLI
        r6,0d08
        r6,0x84
ORI
                         # r7 = cycles to wait for carrier frequency (1khz)
MOVI
        r7,0d530
SLLI
        r7,0d1
                         # r8 holds 2.0 fixpoint
MOVI
        r8.0x40
SLLI
        r8,0d8
                         # r9 holds ADC output (between -1 and 1). LABEL: loop_start
ADC_IN
        r9
MOV
        r10, r9
ADD
        r10, r8
                         # add 2.0 fixpoint to ADC value to bring between 1 and 3
MOV
        r11, r10
                         # shift one right to divide by 2
SRLI
        r11,0x01
MOV
        r12, r11
MUL
        r12, r7, 0x0D
                         # multply shifted DAC value with base wait cycle amount
SIN
                         # calculate sine from current angle
        r5
DAC_OUT r5
                         # write last sine result to DAC
ADD
        r1, r4
                         # increment angle
CP
        r6, r1
                         # compare current angle with Pi
JNN
        0d27
                         # jump to LABEL if_smaller_pi
SUB
        r1, r6
                         # subtract Pi from current angle
SUB
                         # subtract Pi from current angle
        r1, r6
MOV
        r5, r1
                         # move current angle into r1. LABEL: if_smaller_pi
WAIT
        r12
                         # wait for the amount of cycles stored in r12
JMP
        0d13
                         # jump to LABEL loop_start
```



# 3 Testing and Results

The controller worked very well in the Modelsim simulation, but for reasons still unknown to us it did not on the board. The result of the simulation can be seen in figure 3.



Figure 3: Result of the simulation in Modelsim