Ask New Question

Digital Electronics Semiconductors Very-Large-Scale Integration

Electrical and Electronics Engineering

# Why do we always use PMOS as a pull up and NMOS as a pull down?

### 3 Answers



Sowmya Bhat, Assistant Professor Answered Oct 25 2017

Consider an example shown below:



Here pull up is nMOS transistor and pull down is pMOS transistor. When logic 1 is applied as input, nMOS transistor turns ON and PMOS transistor turns OFF. Hence, the output should get charged to Vdd. But due to threshold voltage effect, nMOS is not capable of passing Vdd/good logical 1 at the output. Hence, the output will be Vdd-Vth.When logic 0 is applied as input, nMOS transistor turns OFF and PMOS transistor turns ON. Hence, the output should get discharged to ground level. But due to threshold voltage effect, pMOS is not capable of passing good logical 0 at the output. Hence, the output will be 0-|Vth|. Suppose, we need to design buffer, we cannot use the above circuit, rather, we need to cascade two CMOS inverter itself which has pMOS transistor at its pull up and nMOS transistor at its pull down.

Thus, in order to obtain good logic 0 and logic 1 output, always pull up devices are PMOS and pull down devices are NMOS.

543 Views · 4 Upvotes

Related Questions

More Answers Below

Why is PMOS good to pass logic 1 and NMOS is good to pass logic 0?

What is pull up transistor and pull down transistors meaning in CMOS? Still have a question? Ask your own!

What will happen if the PMOS and NMOS of the CMOS inverter circuit are interchanged wit**Whatisyourguestion?** Ask

### Related Questions

Why is PMOS good to pass logic 1 and NMOS is good to pass logic 0?

What is pull up transistor and pull down transistors meaning in CMOS?

What will happen if the PMOS and NMOS of the CMOS inverter circuit are interchanged with respect to their positions?

Why is a PMOS connected to a VDD and NMOS connected to the ground?

What is NMOS and PMOS?

Why is nmos used more than pmos?

When and why do we need to use pull-up and pull-down resistors?

What exactly is a "pull-down" resistor?

How are PMOS and NMOS formed?

What is the difference between NMOS, PMOS and CMOS transistors?

+ Ask New Question

### + Ask New Question



Borna Obradovic, Ph. D. Electrical Engineering & Computer Simulation, The University of Texas at Austin (1999)

Answered Jul 20 2017

A normally-off NMOS (i.e. Vt >0) can't pull all the way up to VDD (VDD being the supply voltage), much like a normally-off (Vt<0) PMOS can't pull all the way down to GND. You can see this as follows:

- 1. Consider an NMOS with the drain at VDD, and the gate connected to the input signal also at VDD. We're trying to pull the source of the NMOS "high". The node at the source of the NMOS is denoted as 'x' (just a name).
- 2. The voltage at node x (i.e. V(x)) gets pulled up to the point where Vgs on the NMOS is approximately equal to the Vt (threshold voltage) of the device. At that point, Vgs=Vt=VDD-V(x) (since the gate is at VDD), or V (x)=VDD-Vt. Once this condition is reached, the NMOS is in a very weakly conducting state (near threshold).
- 3. As Vgs=Vt (from step (2)), the current flowing through the NMOS is small. As V(x) continues to (slowly) increase, the NMOS is rapidly shutting off (now Vgs<Vt, and the transistor is in sub-threshold). So, roughly speaking, for V(x)>VDD-Vt the NMOS is no longer conductive and no longer pulls up the voltage at node x.
- 4. From (3), we argue that the most an NMOS can pull up to is approximately VDD-Vt.
- 5. Pulling down to GND is not a problem with the NMOS. Consider an NMOS with a drain at node x (pulling down node x), source at GND, gate at VDD.
- 6. Vgs-Vt=VDD-Vt, constant during the pull-down. So the NMOS stays on during the entire pull down, even as  $V(x)\rightarrow 0$ .
- 7. The above arguments can be reversed for a PMOS, so a PMOS can pull up to VDD, but only pull down to GND-Vt (and Vt<0).

# Hope that help.

650 Views · 4 Upvotes

Promoted by KnowThings.io

## Help us drive the future of IoT simulation.

Want to accelerate your IoT solution development? Join our early adopter program today.

Sign up at knowthings.io



Jeff Gruszynski, My EE focus is analog IC design and semiconductor device

Answered Jul 20 2017

Because it works correctly that way.

There was a time when you used an enhancement-NMOS (like the NMOS in Still have a question? Ask your own! CMOS today) but then used a depletion-NMOS for the pull-up. The first 8030hat86286 progessotioned this type of "depletion-load NMOS". Ask

### Related Questions

Why is PMOS good to pass logic 1 and NMOS is good to pass logic 0?

What is pull up transistor and pull down transistors meaning in CMOS?

What will happen if the PMOS and NMOS of the CMOS inverter circuit are interchanged with respect to their positions?

Why is a PMOS connected to a VDD and NMOS connected to the ground?

What is NMOS and PMOS?

Why is nmos used more than pmos?

When and why do we need to use pull-up and pull-down resistors?

What exactly is a "pull-down" resistor?

How are PMOS and NMOS formed?

What is the difference between NMOS, PMOS and CMOS transistors?

+ Ask New Question

| 320 Views · | 1 Upvote                  |                  |         |
|-------------|---------------------------|------------------|---------|
| 020 110110  | Search for questions, peo | Ask New Question | Sign In |

### Related Questions

Why is nmos used more than pmos?

When and why do we need to use pull-up and pull-down resistors?

What exactly is a "pull-down" resistor?

How are PMOS and NMOS formed?

What is the difference between NMOS, PMOS and CMOS transistors?

Why are PMOS transistors used as pull-up transistors in CMOS?

How do I calculate a pull-up or pull-down resistor value?

What is the aim of external pull up or pull down resistor on the pin?

How can you explain pull-up and pull-down resistors to a layman?

Which has the higher area, PMOS or NMOS?

+ Ask New Question

## Related Questions

Why is PMOS good to pass logic 1 and NMOS is good to pass logic 0?

What is pull up transistor and pull down transistors meaning in CMOS?

What will happen if the PMOS and NMOS of the CMOS inverter circuit are interchanged with respect to their positions?

Why is a PMOS connected to a VDD and NMOS connected to the ground?

What is NMOS and PMOS?

Why is nmos used more than pmos?

When and why do we need to use pull-up and pull-down resistors?

What exactly is a "pull-down" resistor?

How are PMOS and NMOS formed?

What is the difference between NMOS, PMOS and CMOS transistors?

+ Ask New Question

Sitemap: # A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

About · Careers · Privacy · Terms · Contact