# ASSIGNMENT 2 COMPUTER STRUCTURE

Introduction to microprogramming

Laura Belizón Merchán (100452273) & Jorge Lázaro Ruiz (100452172)

Applied Mathematics and Computing

Group 121

Laura Belizón Merchán (100452273) Jorge Lázaro Ruiz (100452172) Applied Mathematics and Computing Group 121

## Index

| Exercise 1                         | 2  |
|------------------------------------|----|
|                                    |    |
| Exercise 2                         |    |
|                                    | •• |
| Conclusions and problems found     |    |
| considered and producting rounding |    |

### Exercise 1

| LYGICI2G I          | et                           |                                          |                                             |
|---------------------|------------------------------|------------------------------------------|---------------------------------------------|
| Name of instruction | Elementary operations        | Control signals                          | Design decisions                            |
| mov RE1, U32        | $MAR \leftarrow PC$          | T2, C0                                   |                                             |
|                     | $MBR \leftarrow MM[MAR],$    | Ta, R, BW=11, M1=1,                      |                                             |
|                     | PC ← PC + 4                  | C1, M2=1, C2                             | Join two processes in the same clock cycle. |
|                     | $IR[RE1] \leftarrow MBR$     | T1, SelC=10000,                          |                                             |
|                     |                              | MR=0, LC=1                               |                                             |
|                     | Jump to fetch                | A0, B, C=0                               |                                             |
|                     | $MBR \leftarrow RF[RE1]$     | SelA=10101, MR=0,                        |                                             |
|                     |                              | T9, M1=0, C1                             | Join two processes in the same clock cycle. |
| str RE1, (RE2)      | $MAR \leftarrow RF[RE2]$     | SelA=1011, MR=0,                         |                                             |
| SU NEL, (KEZ)       |                              | T9, C0                                   |                                             |
|                     | $MM \leftarrow MAR, MBR,$    | Ta, W, BW=11, Td,                        |                                             |
|                     | Jump to fetch                | A0, B, C=0                               |                                             |
|                     | $MAR \leftarrow RF[RE2]$     | SelA=1011, MR=0,                         |                                             |
|                     |                              | T9, C0                                   |                                             |
| ldr RE1, (RE2)      | MBR ← MAR                    | Ta, R, BW=11, M1,                        | Join two processes in                       |
|                     |                              | C1                                       | the same clock cycle.                       |
|                     | $RF[RE1] \leftarrow MBR$ ,   | T1, LC, SelC=10101,                      |                                             |
|                     | Jump to fetch                | MR=0, A0, B, C=0                         |                                             |
|                     | $RF[RE1] \leftarrow RF[RE2]$ | MR=0, SelA=10000,                        |                                             |
|                     | + RF[RE3],                   | SelB=1011, MC=1,                         |                                             |
| adds RE1, RE2, RE3  | SR                           | SelCop=1010, T6,                         | Join two processes in                       |
|                     |                              | SelC=1010, LC=1,                         | the same clock cycle.                       |
|                     |                              | SelP=11, M7, C7                          |                                             |
|                     | Jump to fetch                | A0, B, C=1                               |                                             |
|                     | RT1 ← S16                    | SE=1, Offset=0,                          | Load the value of S16 in                    |
|                     |                              | Size=10000, T3, C4                       | a temporal register.                        |
|                     | RF[RE1] ← RT1 +              | MR=0, SelB=10000,                        | Since we loaded S16 in                      |
| adds RE1, RE2, S16  | RF[RE2],                     | MA=1, MB=00,                             | RT1, we need to take                        |
| ,,                  | SR,                          | MC=1, SelCop=1010,                       | the value in RE2                            |
|                     | Jump to fetch                | T6, SelC=10101,                          | through RB.                                 |
|                     |                              | LC=1, SelP=11, M7,                       | Join three processes in                     |
|                     | DE[DE4] /                    | C7, A0, B, C=0                           | the same clock cycle.                       |
| mvns RE1, RE2       | RF[RE1] ←                    | MC=1, MR=0,                              |                                             |
|                     | not(RF[RE2]),                | SelA=10101, MA=0,                        | Join all processes in the                   |
|                     | Jump to fetch                | SelCop=1011, T6,                         | Join all processes in the                   |
|                     |                              | SelC=1011, LC=1,<br>SelP=11, M7, C7, A0, | same clock cycle.                           |
|                     |                              | B, C=0                                   |                                             |
| cmp RE1, RE2        | $SR \leftarrow RF[RE1] -$    | MR=0, SelA=10101,                        | The result is not stored,                   |
|                     | RF[RE2],                     | SelB=1011, MC=1,                         | but we update the                           |
|                     | Jump to fetch                | SelCop=1011, WC=1,                       | status register (we will                    |
|                     | 13p to retori                | SelP=11, M7, C7, A0,                     | later use it to see the Z                   |
|                     |                              | B, C=0                                   | bit).                                       |
|                     |                              | ,                                        | Join both processes in                      |
|                     |                              |                                          | the same clock cycle.                       |
|                     | 1                            |                                          | Line same clock cycle.                      |

| go to                                       |
|---------------------------------------------|
|                                             |
|                                             |
|                                             |
|                                             |
| he SR but we                                |
| nge the value                               |
|                                             |
|                                             |
| ocossos in                                  |
| Join two processes in the same clock cycle. |
| lock cycle.                                 |
|                                             |
| rocesses in                                 |
| lock cycle.                                 |
|                                             |
|                                             |
| occessin                                    |
| ocesses in                                  |
| lock cycle.                                 |
|                                             |
|                                             |

#### Exercise 2

| ARM                | MIPS32                       | Advantages and disadvantages                                                                                                                   |
|--------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| mov RE1, U32       | li RE1 inm<br>la RE1 address | ARM covers the functionality of two MIPS instructions. However, two words are needed for this instruction.                                     |
| str RE1, (RE2)     | sw RE, address               | For ARM we first need to load the address on a register. In addition, an offset cannot be stated directly, unlike in MIPS32.                   |
| ldr RE1, (RE2)     | lw RE, address               | For ARM we first need to load the address on a register. In addition, an offset cannot be stated directly, unlike in MIPS32.                   |
| adds RE1, RE2, RE3 | add RE1, RE2, RE3            | In ARM we have the same name for adding a                                                                                                      |
| adds RE1, RE2, S16 | addi RE1, RE2, inm           | register and an immediate, while in MIPS32 we need two different names.                                                                        |
| mvns RE1, RE2      | nor RE1, RE2, RE2            | In MIPS32 this instruction does not exist directly so we have to use nor over a same register.                                                 |
| cmp RE1, RE2       |                              | The instruction cmp does not exist in MIPS32, and neither does beq S16. However, when combined in ARM, we obtain the equivalent                |
| beq S16            | beq RE1, RE2, label          | instruction to beq in MIPS32. Therefore, the main disadvantage for ARM is that we need two instructions instead of one to perform this branch. |
| bl U16             | jal label                    | We see no significant difference between this two instructions.                                                                                |
| bx RE              | b label<br>jr RE             | To use bx in ARM as an equivalent of b in MIPS32, we need to move the address of the label to a register.                                      |
| halt               | li \$v0 10,<br>syscall       | While ARM has a dedicated instruction, in MIPS32 we need to perform a system call to exit the program.                                         |

To test the functionality of this assembly program, we have checked the results of some examples:

| Vector                                                          | Result (stored in R5 in signed form) |
|-----------------------------------------------------------------|--------------------------------------|
| vector: (1, 2, 3, 4, 5, 6, 7, 8, 9, 10)<br>length: 10           | 55                                   |
| vector: (1, 0, 1, 0, 1)<br>length: 5                            | 3                                    |
| vector: (-1, -2, -3, -4, -5, -6, -7, -8, -9, -10)<br>length: 10 | -55                                  |
| vector: (0, 0, 0, 0, 0, 0, 0)<br>length: 7                      | 0                                    |

Laura Belizón Merchán (100452273) Jorge Lázaro Ruiz (100452172) Applied Mathematics and Computing Group 121

#### Conclusions and problems found

While we were designing the instructions in Exercise 1, at first we did not understand how storing and accessing data in memory worked, so we had to spend some extra time understanding this correctly.

Furthermore, to do the "translation" for Exercise 2 from MIPS32 to ARM, we had to associate each of our instructions with the ones we already knew in assembly. Since they do not match exactly, we had to look for instructions in the MIPS32 set that were as close as possible to the ones we microprogrammed, which was one of the hardest parts of this assignment. In addition, we had to learn a different parameter convention, as the name and assigned functionality of the registers in ARM and in MIPS32 differ.

To sum up, learning how to microprogram helped us to understand how assembly works on an electronic and circuitry level. It also allows us to understand how the processors in our own computers work, so that we can optimize our own programs.