



**Design Rules Verification Report**Filename : C:\Users\Jorik\Desktop\Domoriks\PCB-Design\Domoriks\_Switch\CircuitStudio\PCB1.CSPcbDoc

Warnings 0 Rule Violations 0

| Warnings |   |
|----------|---|
| Total    | 0 |

| Rule Violations                                                         |   |
|-------------------------------------------------------------------------|---|
| Short-Circuit Constraint (Allowed=No) (All),(All)                       | 0 |
| Un-Routed Net Constraint ( (All) )                                      |   |
| Clearance Constraint (Gap=0.25mm) (All),(All)                           |   |
|                                                                         | 0 |
| Power Plane Connect Rule(Relief Connect )(Expansion=0.508mm) (Conductor | 0 |
| Width €6454mm)(Min=0.15mm) (Max=1mm) (Preferred=0.254mm) (All)          | 0 |
| Height Constraint (Min=0mm) (Max=25.4mm) (Prefered=12.7mm) (All)        | 0 |
| Hole Size Constraint (Min=0.025mm) (Max=4mm) (All)                      | 0 |
| Hole To Hole Clearance (Gap=0.254mm) (All),(All)                        | 0 |
| Minimum Solder Mask Sliver (Gap=0.05mm) (All),(All)                     | 0 |
| Silk To Solder Mask (Clearance=0.005mm) (IsPad),(All)                   | 0 |
| Silk to Silk (Clearance=0.254mm) (Disabled)(All),(All)                  | 0 |
| Silk primitive without silk layer                                       | 0 |
| Unpoured Polygon (Allow unpoured: False)                                | 0 |
| Total                                                                   | 0 |

Sunday 8 Jan 2023 10:29:36 PM Page 1 of 1

## **Electrical Rules Check Report**

| Class | Document | Message                                       |
|-------|----------|-----------------------------------------------|
|       |          | Successful Compile for Domoriks_Switch.PrjPcb |
|       | _        |                                               |

Sunday 8 Jan 2023 10:29:37 PM Page 1 of 1

