| Mnemonic                         | Desctiption                                                                                                                                                                             | Example                      | Parameters                                                                                           | Flags affected                  |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------|
| ADC r                            | Add register r and the carry flag to the Accumulator A.                                                                                                                                 | ADC B                        | 'r': (HL) (IX+#) (IY+#) A B C D E H L IXH IXL IYH IYL                                                | SZHVNC                          |
| ADC A,#<br>ADC HL,rr             | Add 8 bit number # and the carry to A. Add 16 bit register rr and the carry to HL.                                                                                                      | ADC 128<br>ADC HL,BC         | '#': 0-255 (\$00-\$FF)<br>'rr': BC DE HL SP                                                          | S Z H V N C<br>S Z H V N C      |
|                                  | Add 16 bit register rr1 to 16 bit register rr2.                                                                                                                                         | ADD HL,BC                    | 'r1': HL IX IY 'r2': BC DE SP *HL IX IY*                                                             | H - N C                         |
| ADD r                            | Adds 8 bit register r to A.                                                                                                                                                             | ADD B                        | 'r': (HL) (IX+#) (IY+#) A B C D E H L IXH IXL IYH IYL                                                | SZHVNC                          |
| ADD #<br>AND r                   | Adds 8 bit value # to A. Logical AND of bits in register r with Accumulator A.                                                                                                          | ADD B<br>AND B               | '#': 0-255 (\$00-\$FF) 'r': (HL) (IX+#) (IY+#) A B C D E H L IXH IXL IYH IYL                         | S Z H V N C<br>S Z H V N C      |
| AND #                            | Logical AND of bits in 8 bit value # with Accumulator A.                                                                                                                                | AND \$64                     | '#': 0-255 (\$00-\$FF)                                                                               | SZHVNC                          |
| BIT b,r                          | Test bit b from 8 bit register r and set the Z flag to that bit.                                                                                                                        | BIT 7,B                      | 'b': 0-7 (%76543210) 'r': (HL) (IX+#) (IY+#) A B C D E H L                                           | s Z H v N -                     |
|                                  | Call Subroutine at address addr  Call Subroutine at address addr only IF condition c is true.                                                                                           | CALL \$1000<br>CALL Z,\$1000 | 'addr': 0-65535 (\$0000-\$FFFF) 'addr': 0-85535 (\$0000-\$FFFF) 'c': c m ncn p po pe z               |                                 |
| CCF                              | Complement the Carry Flag. C flag will inverted                                                                                                                                         | CCF                          |                                                                                                      | H - N C                         |
| CP r                             | Compare the Accumulator to register r.                                                                                                                                                  | CP B                         | 'r': (HL) (IX+#) (IY+#) A B C D E H L                                                                | SZHVNC                          |
| CP #<br>CPD                      | Compare the Accumulator to 8 bit immediate value #.  Compare A to the byte at address HL and decrease HL and BC.                                                                        | CP 32<br>CPD                 | '#':0-255 (\$00-\$FF)                                                                                | SZHVNC<br>SZHVN-                |
| CPDR                             | Compare A to the byte at address HL and Decrease and Repeat                                                                                                                             | CPDR                         |                                                                                                      | SZHVN-                          |
| CPI<br>CPIR                      | Compare A to the byte at address HL and increase HL but decrease BC (Bytecount).  Compare A to the byte at addr HL and inc HL dec BC (Bytecount) and Rep until match or BC=0.           | CPI<br>CPIR                  |                                                                                                      | SZHVN-<br>SZHVN-                |
| CPL                              | Invert all bits of A (this is known as 'One's Complement').                                                                                                                             | CPL                          |                                                                                                      | H - N -                         |
| DAA                              | Decimal Adjust Accumulator (Binary Coded Decimal)                                                                                                                                       | DAA                          |                                                                                                      | SZHV-C                          |
| DEC r<br>DEC rr                  | Decrease value in 8 bit register r by one.  Decrease value in 16 bit register rr by one.                                                                                                | DEC B<br>DEC HL              | 'r': (HL) (IX+#) (IY+#) A B C D E H L IXH IXL IYH IYL<br>Valid registers for 'rr': BC DE HL IX IY SP | SZHVN-                          |
| DI                               | Disable Maskable Interrupts                                                                                                                                                             | DI                           | ·                                                                                                    |                                 |
| DJNZ ofst<br>El                  | Decrease B and Jump if NonZero to address offset #.  Enable Maskable Interrupts.                                                                                                        | DJNZ label<br>El             | 'ofst': -128 to +127                                                                                 |                                 |
| EX (SP),HL                       | Exchange HL with the top item of the stack                                                                                                                                              | EX (SP),HL                   |                                                                                                      |                                 |
| EX AF,AF'                        | Exchange the Accumulator and Flags with the shadow Accumulator and Flags.                                                                                                               | EX AF,AF'                    |                                                                                                      | SZHVNC                          |
| EX DE,HL<br>EXX                  | Exchange HL and DE Exchange the registers BC, DE and HL with the shadow registers                                                                                                       | EX DE,HL<br>EXX              |                                                                                                      |                                 |
| HALT                             | Stop the CPU until an interrupt occurs.                                                                                                                                                 | HALT                         |                                                                                                      |                                 |
| IM0                              | Enable Interrupt mode 0.                                                                                                                                                                | IM0                          |                                                                                                      |                                 |
| IM1<br>IM2                       | Enable Interrupt mode 1. Enable Interrupt mode 2.                                                                                                                                       | IM1<br>IM2                   |                                                                                                      |                                 |
| IN A,(#)                         | Read in an 8 bit byte A from 8 bit port #.                                                                                                                                              | IN A,(\$10)                  | #': 0-255 (\$00-\$FF)                                                                                | SZHVN-                          |
| IN r,(C)                         | Read in an 8 bit byte into register r from port (C)                                                                                                                                     | IN A,(C)                     | ': A B C D E H L                                                                                     | SZHVN-                          |
| INC r                            | Increase value in 8 bit register r by one.  Increase value in 16 bit register r by one.                                                                                                 | INC B<br>INC HL              | 'r': (HL) (IX+#) (IY+#) A B C D E H L IXH IXL IYH IYL<br>'rr': BC DE HL IX IY SP                     | SZHVN-                          |
| IND                              | Read a byte IN from port (C) and save to address in HL, then Decrease HL and B.                                                                                                         | IND                          |                                                                                                      | sZhvN-                          |
| INDR<br>INI                      | Read a byte IN from port (C) and save to address in HL. then Decrease HL and B, rep until B=0. Read a byte IN from port (C) and save to address in HL, then increase HL and decrease B. | INDR<br>INI                  |                                                                                                      | s Z h v N -<br>s Z h v N -      |
| INIR                             | Read a byte IN from port (C) and save to address in HL, then increase HL and decrease B.  Read a byte IN from port (C) and save to the address in HL, inc HL and dec B, rep until B=0.  | INIR                         |                                                                                                      | sZhvN-                          |
| JP (HL)                          | Jump to the address in register HL.                                                                                                                                                     | JP (HL)                      |                                                                                                      |                                 |
| JP addr                          | Jump to the 16 bit address addr.                                                                                                                                                        | JP \$4000                    | 'addr': 0-65535 (\$0000-\$FFFF) 'addr': 0-65535 (\$0000-\$FFFF)                                      |                                 |
| JP c,addr<br>JR ofst             | Jump to the 16 bit address addr only IF condition c is true in the flags register.  Jump to the 8 bit offset #.                                                                         | JP Z,\$4000<br>JR TestLabel  | 'c' c m nc nz p po pe z<br>'#': -128 to +127                                                         |                                 |
| JR c,ofst                        | Jump to the 8 bit offset ofst IF condition c is true.                                                                                                                                   | JR Z,TestLabel               |                                                                                                      |                                 |
| LD (rr),A                        | Load the 8 bit value in the Accumulator into the address in register rr.                                                                                                                | LD (DE),A                    | 'rr': BC DE HL IX+# IY SP                                                                            |                                 |
|                                  | Load the 8 bit value in register r into the address in register rr.  Load the 8 bit value in the Accumulator into memory address addr.                                                  | LD (HL),B<br>LD (\$C000),A   | Y: A B C D E H L<br>Yr: HL IX+# IY+#<br>'addr': 0-65535 (\$0000-\$FFFF)                              |                                 |
|                                  | Load the 6 bit value in register pair rr into memory address addr.                                                                                                                      | LD (\$C000),A                | Indian opens (access opens)                                                                          |                                 |
| LD A,(rr)                        | Load the 8 bit value from the address in register rr into the Accumulator.                                                                                                              | LD A,(DE)                    | 'rr': BC DE HL IX+# IY SP                                                                            |                                 |
| .,                               | Load the 8 bit value from memory address addr into the Accumulator.                                                                                                                     | LD A,(\$C000)                | '##': 0-65535 (\$0000-\$FFFF) Y: A B C D E H L IXH IXL IYH IYL                                       |                                 |
| LD r,#<br>LD A,I                 | Load the 8 bit register r with value #.  Load the 8 bit value from the I register to the Accumulator.                                                                                   | LD B,32<br>LD A,I            | #: 0-255 (\$00-\$FF)                                                                                 | SZHVN-                          |
| LD A,R                           | Load the 8 bit value from the R register to the Accumulator.                                                                                                                            | LD A,R                       |                                                                                                      | SZHVN-                          |
|                                  | Load the 16 bit register pair rr from memory address addr.                                                                                                                              | LD BC,(\$C000)               | 'm': BC DE HL IX IY SP<br>'addr': 0-65535 (\$0000-\$FFFF)<br>'m': BC DE HL IX IY SP                  |                                 |
| LD rr,####<br>LD I,A             | Load the 16 bit register pair rr with immediate value #### Load the 8 bit value from the Accumulator into the I register.                                                               | LD BC,\$C000<br>LD I,A       | 'addr': 0-65535 (\$0000-\$FFFF)                                                                      |                                 |
|                                  | Load the R register with the 8 bit value in the Accumulator.                                                                                                                            | LD I,A<br>LD R,A             |                                                                                                      |                                 |
| LD SP,HL                         | Load the 16 bit Stack Pointer register SP with the value in HL.                                                                                                                         | LD SP,HL                     |                                                                                                      |                                 |
|                                  | Load the 8 bit register r1 from register r2.  Load the 8 bit register r from the address in register rr.                                                                                | LD H,B                       | 'r1' and 'r2': A B C D E H L IXH IXL IYH IYL Y: ABCDEHL Y: HLIXHBIYH                                 |                                 |
| LD r,(rr)<br>LDD                 | Load the 8 bit register r from the address in register rr.  Load and Decrement. Copies bytes down from HL to DE with BC as a byte count.                                                | LD B,(HL)<br>LDD             | 'rr': HL IX+# IY+#                                                                                   | HVN-                            |
| LDDR                             | Load, Decrement and Repeat. Copies bytes down from HL to DE with BC as a Byte count                                                                                                     | LDDR                         |                                                                                                      | H V N -                         |
| LDI<br>LDIR                      | Load and Increment. Copies bytes upwards from HL to DE with BC as a byte count                                                                                                          | LDI                          |                                                                                                      | H V N -                         |
| NEG                              | Load, Decrement and Repeat. Copies bytes upwards from HL to DE with BC as byte count Negate the 8 bit value in the accumulator (Two's Complement of the number).                        | LDIR<br>NEG                  |                                                                                                      | HVN-<br>SZHVNC                  |
| NOP                              | No Operation. This command has no effect on any registers or memory.                                                                                                                    | NOP                          |                                                                                                      |                                 |
| OR r<br>OR #                     | Logical OR of bits in register r with Accumulator A.  Logical OR of bits in 8 bit value # with Accumulator A.                                                                           | OR B<br>OR \$64              | 'r': (HL) (IX+#) (IY+#) A B C D E H L IXH IXL IYH IYL<br>'#': 0-255 (\$00-\$FF)                      | S Z H V N C<br>S Z H V N C      |
| OK#<br>OTDR                      | Out Decrement Repeat. Transfers B bytes from HL to port (C) moving downwards.                                                                                                           | OR \$64<br>OTDR              | # . U-200 (QUU-QLL)                                                                                  | sZhvNC                          |
| OTIR                             | Out Increment Repeat. This command transfers B bytes from HL to port (C) moving upwards.                                                                                                | OTIR                         | W 0 0FF (000 0FF)                                                                                    | sZhvN-                          |
| OUT (#),A<br>OUT (C),r           | Output an 8 bit byte from A to 8 bit port #.  On a system with 8 bit ports, this will output an 8 bit byte from register r to port (C).                                                 | OUT (\$10),A<br>OUT (C),r    | '#': 0-255 (\$00-\$FF) 'r': A B C D E H L                                                            |                                 |
| OUT (C),0                        | On a system with 8 bit ports, this will output an 8 bit byte zero to port (C).                                                                                                          | OUT (C),0                    |                                                                                                      |                                 |
| OUTD                             | Out and Decrement. This command transfers a byte from HL to port (C) moving downwards.                                                                                                  | OUTD                         |                                                                                                      | sZhvN-                          |
| OUTI<br>POP rr                   | Out and Increment. This command transfers a byte from HL to port (C) moving upwards.  Pop a pair of bytes off the stack into 16 bit register rr.                                        | OUTI<br>POP AF               | 'rr': AF BC DE HL IX IY                                                                              | s Z h v N -<br>all if AF / none |
| PUSH rr                          | Push a pair of bytes from 16 bit register rr onto the top of the stack.                                                                                                                 | PUSH AF                      | 'rr': AF BC DE HL IX IY                                                                              |                                 |
| RES b,r                          | Reset bit b from 8 bit register r to 0.                                                                                                                                                 | RES 7,B                      | "b": 0-7 (%76543210) "f": (HL) (IX+#) (IY+#) A B C D E H L                                           |                                 |
| RET c                            | Return from a subroutine.  Return from a subroutine only if condition c is true.                                                                                                        | RET Z                        | 'c': c m nc nz p po pe z                                                                             |                                 |
| RETI                             | Return from an interrupt.                                                                                                                                                               | RETI                         | 5. 5.11 116 112 p po po 2                                                                            |                                 |
| RETN                             | Return from a non maskable interrupt (NMI).                                                                                                                                             | RETN                         | W. (III.) (IV. (IV. (IV. A. D. O. D. E. U.)                                                          | CZUDNO                          |
| RL r<br>RLC r                    | Rotate bits in register r Left with Carry.  Rotate bits in register r Left and Copy the top bit to the Carry.                                                                           | RL B<br>RLC B                | 'r': (HL) (IX+#) (IY+#) A B C D E H L 'r': (HL) (IX+#) (IY+#) A B C D E H L                          | SZHPNC<br>SZHPNC                |
| RLD                              | Rotate Left for binary coded Decimal.                                                                                                                                                   | RLD                          |                                                                                                      | SZHVN-                          |
| RR r                             | Rotate bits in register r Right with carry.                                                                                                                                             | RR B                         | 'r': (HL) (IX+#) (IY+#) A B C D E H L                                                                | SZHPNC                          |
| RRC r<br>RRD                     | Rotate bits in register r Right and Copy the bottom bit to the Carry.  Rotate Right for binary coded Decimal.                                                                           | RLC B<br>RRD                 | 'r': (HL) (IX+#) (IY+#) A B C D E H L                                                                | SZHPNC<br>SZHVN-                |
| RST#                             | ReSeT function. RST is a single byte call to \$00xx address.                                                                                                                            | RST \$38                     |                                                                                                      |                                 |
| SBC r                            | Subtract register r and the carry flag from the Accumulator A.                                                                                                                          | SBC B                        | 'r': (HL) (IX+#) (IY+#) A B C D E H L IXH IXL IYH IYL                                                | SZHVNC                          |
| SBC A,#<br>SBC HL,rr             | Subtract 8 bit number # and the carry from A. Subtract 16 bit register rr and the carry from HL.                                                                                        | SBC 128<br>SBC HL,BC         | '#': 0-255 (\$00-\$FF) 'rr': BC DE HL SP                                                             | S Z H V N C<br>S Z H V N C      |
| SCF                              | Set the carry flag to 1.                                                                                                                                                                | SCF                          |                                                                                                      | H - N C                         |
| SET b,r                          | Set bit b from 8 bit register r to 1.                                                                                                                                                   | SET 7,B                      | 'b': 0-7 (%76543210)<br>'Y': (HL) (IX+#) (IY+#) A B C D E H L                                        |                                 |
|                                  | Shift the bits register r Left for Arithmetic. Shift the bits in register r Left Logically (for unsigned numbers).                                                                      | SLA A<br>SLL A               | 'r': (HL) (IX+#) (IY+#) A B C D E H L<br>'r': (HL) (IX+#) (IY+#) A B C D E H L                       | SZHPNC<br>SZHPNC                |
|                                  | Office the pita in register refer bouldaily (for unsturied fluttibers).                                                                                                                 |                              | 'r': (HL) (IX+#) (IY+#) A B C D E H L                                                                | SZHPNC                          |
| SLL r                            | Shift the bits in register r Right for Arithmetic. '                                                                                                                                    | SRA A                        |                                                                                                      |                                 |
| SLA r<br>SLL r<br>SRA r<br>SRL r | Shift the bits in register r Right for Arithmetic.  Shift the bits in register r Right Logically.                                                                                       | SRL A                        | 'r': (HL) (IX+#) (IY+#) A B C D E H L                                                                | SZHPNC                          |
| SLL r<br>SRA r<br>SRL r<br>SUB r | Shift the bits in register r Right for Arithmetic.  Shift the bits in register r Right Logically. Subtract 8 bit register r from A.                                                     | SRL A<br>SUB B               | 'r': (HL) (IX+#) (IY+#) A B C D E H L<br>'r': (HL) (IX+#) (IY+#) A B C D E H L IXH IXL IYH IYL       | SZHPNC<br>SZHVNC                |
| SLL r<br>SRA r                   | Shift the bits in register r Right for Arithmetic.  Shift the bits in register r Right Logically.                                                                                       | SRL A                        | 'r': (HL) (IX+#) (IY+#) A B C D E H L                                                                | SZHPNC                          |

| Instruction ADC A,(HL) ADC A,(IX+d) ADC A,(IY+d) ADC A,A ADC A,B ADC A,C ADC A,D                  | Opcodes<br>8E<br>DD 8E d<br>FD 8E d<br>8F<br>88<br>89<br>8A                  | B/T<br>1/7<br>3/19<br>3/19<br>1/4<br>1/4<br>1/4              | Flags - z v c - z v c - z v c - z v c - z v c - z v c - z v c - z v c - z v c - z v c                         | Instruction CALL addr CALL c,addr CALL m,addr CALL nc,addr CALL nz,addr CALL p,addr CALL po,addr | Opcodes CD dr ad DC dr ad FC dr ad D4 dr ad C4 dr ad C4 dr ad E4 dr ad E4 dr ad                    | B/T<br>3/17/20<br>3/11790 1220<br>3/11790 1220<br>3/11790 1220<br>3/11790 1220<br>3/11790 1220                     | Flags                                                                                | Instruction<br>LD (IY+d),A<br>LD (IY+d),B<br>LD (IY+d),C<br>LD (IY+d),C<br>LD (IY+d),E<br>LD (IY+d),H<br>LD (IY+d),L | Opcodes<br>FD 77 d<br>FD 70 d<br>FD 71 d<br>FD 72 d<br>FD 73 d<br>FD 74 d<br>FD 75 d | B/T<br>3/19<br>3/19<br>3/19<br>3/19<br>3/19<br>3/19         | Flags   | Instruction<br>LD IXL,A<br>LD IXL,B<br>LD IXL,C<br>LD IXL,D<br>LD IXL,E<br>LD IXL,IXH<br>LD IXL,IXH | Opcodes DD 6F DD 68 DD 69 DD 6A DD 6B DD 6C DD 6D                           | B/T<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8                              | Flags                                                                                           | Instruction<br>RES 7,(HL)<br>RES 7,(IX+d)<br>RES 7,(IY+d)<br>RES 7,A<br>RES 7,B<br>RES 7,C<br>RES 7,D        | Opcodes CB BE DD CB d BE FD CB d BE CB BF CB B8 CB B9 CB BA                                                                                             | B/T<br>2/15<br>4/23<br>4/23<br>2/8<br>2/8<br>2/8<br>2/8                                                        | Flags                                                                                                          | Instruction<br>SET 4.(HL)<br>SET 4.(IX+d)<br>SET 4.(IY+d)<br>SET 4.A<br>SET 4.B<br>SET 4.C<br>SET 4.D                                                                                | DD CB d E6                                                                                                                                   | B/T Flags<br>2/15<br>4/23<br>2/8<br>2/8<br>2/8<br>2/8                                                                                     |
|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| ADC A,E<br>ADC A,H<br>ADC A,IXH<br>ADC A,IYH<br>ADC A,L<br>ADC A,IXL<br>ADC A,IYL                 | 8B<br>8C<br>DD 8C<br>FD 8C<br>8D<br>DD 8D<br>FD 8D                           | 1/4<br>1/4<br>2/8<br>2/8<br>1/4<br>2/8<br>2/8                | - Z V C<br>- Z V C                                     | CALL pe,addr<br>CALL z,addr<br>CCF<br>CP (HL)<br>CP (IX+d)<br>CP (IY+d)<br>CP A                  | EC dr ad<br>CC dr ad<br>3F<br>BE<br>DD BE d<br>FD BE d<br>BF                                       | 3/17710 1220<br>3/17710 1220<br>1/4<br>1/7<br>3/19<br>3/19<br>1/4                                                  | X<br>-= v <<br>-= v <<br>-= v <                                                      | LD (IY+d),n<br>LD A,(addr)<br>LD A,(BC)<br>LD A,(DE)<br>LD A,(HL)<br>LD A,(IX+d)                                     | FD 36 d n<br>3A dr ad<br>/ F/A dr ad<br>0A<br>1A<br>7E                               | 4/19<br>3/16<br>1/78<br>1/78<br>1/78                        |         | LD IXL,n<br>LD IYL,A<br>LD IYL,B<br>LD IYL,C<br>LD IYL,D<br>LD IYL,D<br>LD IYL,E<br>LD IYL,IYH      | DD 2E n<br>FD 6F<br>FD 68<br>FD 69<br>FD 6A<br>FD 6B<br>FD 6C               | 3/11<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8                             |                                                                                                 | RES 7,E<br>RES 7,H<br>RES 7,L<br>RET<br>RET C<br>RET M<br>RET NC                                             | CB BB<br>CB BC<br>CB BD<br>C9<br>D8<br>F8<br>D0                                                                                                         | 2/8<br>2/8<br>2/8<br>1/10 12<br>1/t118 8/16<br>1/t118 8/16                                                     |                                                                                                                | SET 4,E<br>SET 4,H<br>SET 4,L<br>SET 5,(HL)<br>SET 5,(IX+d)                                                                                                                          | CB E3<br>CB E4<br>CB E5<br>CB EE<br>DD CB d EE                                                                                               | 2/8<br>2/8<br>2/15<br>4/23<br>4/23<br>2/8                                                                                                 |
| ADC A,n ADC HL,BC ADC HL,DE ADC HL,HL ADC HL,SP ADD A,(HL) ADD A,(IX+d) ADD A,(IY+d)              | CE n<br>ED 4A<br>ED 5A<br>ED 6A<br>ED 7A<br>86<br>DD 86 d<br>FD 86 d         | 2/7<br>2/15<br>2/15<br>2/15<br>2/15<br>1/7<br>3/19<br>3/19   | - Z V C<br>- Z V C               | CPB CPC CPD CPE CPH CPIXH CPIYH CPL                                                              | B8<br>B9<br>BA<br>BB<br>BC<br>DD BC<br>FD BC                                                       | 1/4<br>1/4<br>1/4<br>1/4<br>1/4<br>2/8<br>2/8                                                                      | -= v <<br>-= v <<br>-= v <<br>-= v <<br>-= v <<br>-= v <                             | LD A,(IY+d) LD A,A LD A,B LD A,C LD A,D LD A,E LD A,H LD A,IXH                                                       | FD 7E d<br>7F<br>78<br>79<br>7A<br>7B<br>7C<br>DD 7C                                 | 3/19<br>1/4<br>1/4<br>1/4<br>1/4<br>1/4<br>1/4<br>2/8       |         | LD IYL,IYL<br>LD IYL,n<br>LD R,A<br>LD SP,(addr)<br>LD SP,hilo<br>LD SP,HL<br>LD SP,IX<br>LD SP,IY  | FD 6D<br>FD 2En<br>ED 4F<br>ED 7B dr ad<br>31 lo hi<br>F9<br>DD F9<br>FD F9 | 2/8<br>3/11<br>2/9<br>4/20<br>3/10<br>1/6<br>2/10<br>2/10                         |                                                                                                 | RET NZ RET P RET PE RET PO RET Z RETI RETN RL (HL)                                                           | C0<br>F0<br>E8<br>E0<br>C8<br>ED 4D / D9<br>ED 45<br>CB 16                                                                                              | 1/f118 8/16<br>1/f118 8/16<br>1/f118 8/16<br>1/f118 8/16<br>1/f118 8/16<br>1/f1 18 8/16<br>1/8<br>2/14<br>2/15 |                                                                                                                | SET 5,B<br>SET 5,C<br>SET 5,D<br>SET 5,E<br>SET 5,H<br>SET 5,L<br>SET 6,(HL)<br>SET 6,(IX+d)                                                                                         |                                                                                                                                              | 2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>4/23                                                                                            |
| ADD A,A ADD A,B ADD A,C ADD A,D ADD A,E ADD A,H ADD A,IXH                                         | 87<br>80<br>81<br>82<br>83<br>84<br>DD 84                                    | 1/4<br>1/4<br>1/4<br>1/4<br>1/4<br>1/4<br>1/4<br>2/8         | - Z V C<br>- Z V C                                     | CP IXL CP IYL CP n CPD CPDR CPI CPI CPI                                                          | DD BD<br>FD BD<br>FE n<br>ED A9<br>ED B9<br>ED A1<br>ED B2                                         | 2 / 8<br>2 / 8<br>2 / 7<br>2 / 16<br>2 / =16#21<br>2 / 16<br>2 / =16#21                                            | -= v <<br>-= v <<br>-= v <<br>? - BC -<br>? - BC -<br>? - BC -                       | LD A,IYH LD A,I LD A,L LD A,IXL LD A,IXL LD A,IYL LD A, (\$FF00+n)                                                   | FD 7C<br>ED 57<br>7D<br>DD 7D<br>FD 7D<br>3E n                                       | 2/8<br>2/9<br>1/4<br>2/8<br>2/8<br>2/78<br>2/12             | - z i - | LDD<br>LDDR<br>LDI A,(HL)<br>LDI (HL),A<br>LDD A,(HL)<br>LDD (HL),A<br>LDI                          | ED A8<br>ED B8<br>2A<br>22<br>32<br>3A<br>ED A0                             | 2/16<br>2/z16nz21<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/16                      | BC -                                                                                            | RL (IX+d)<br>RL (IY+d)<br>RL A<br>RL B<br>RL C<br>RL D<br>RL E                                               | DD CB d 16<br>FD CB d 16<br>CB 17<br>CB 10<br>CB 11<br>CB 12<br>CB 13                                                                                   | 4/23<br>4/23<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8                                                                | - z p r7<br>- z p r7                   | SET 6,(IX+d)<br>SET 6,A<br>SET 6,B<br>SET 6,C<br>SET 6,D<br>SET 6,E<br>SET 6,H                                                                                                       |                                                                                                                                              | 4/23<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8                                                                                                   |
| ADD A,IYH<br>ADD A,L<br>ADD A,IXL<br>ADD A,IYL<br>ADD A,n<br>ADD HL,BC<br>ADD HL,DE               | FD 84<br>85<br>DD 85<br>FD 85<br>C6 n<br>09                                  | 2/8<br>1/4<br>2/8<br>2/8<br>2/7<br>1/11<br>1/11              | - Z V C<br>- Z V C<br>- Z V C<br>- Z V C<br>- Z V C<br>C                                                      | CPL DAA DEC (HL) DEC (IX+d) DEC (IY+d) DEC A DEC B                                               | 2F<br>27<br>35<br>DD 35d<br>FD 35d<br>3D<br>5                                                      | 1/4<br>1/4<br>1/11<br>3/23<br>3/23<br>1/4<br>1/4                                                                   | - Z P C<br>- Z V -<br>- Z V -<br>- Z V -<br>- Z V -<br>- Z V -                       | LD A,(\$FF00+C)<br>LD A,R<br>LD B,(HL)<br>LD B,(IX+d)<br>LD B,(IY+d)<br>LD B,A<br>LD B,B                             | F2<br>ED 5F<br>46<br>DD 46 d<br>FD 46 d<br>47<br>40                                  | 1/8<br>2/9<br>1/7<br>3/19<br>3/19<br>1/4<br>1/4             | - z i - | LDIR<br>NEG<br>NOP<br>OR (HL)<br>OR (IX+d)<br>OR (IY+d)<br>OR A                                     | ED B0<br>ED 44<br>0<br>B6<br>DD B6 d<br>FD B6 d                             | 2/28<br>1/4<br>1/7<br>3/19<br>3/19<br>1/4                                         | - z A80 A0<br>- z P -<br>- z p -<br>- z p -<br>- z p -<br>- z p -                               | RL H<br>RL L<br>RLA<br>RLC (HL)<br>RLC (IX+d)<br>RLC (IY+d)<br>RLC A                                         | CB 14<br>CB 15<br>17<br>CB 06<br>DD CB d 06<br>FD CB d 06<br>CB 07                                                                                      | 2/8<br>2/8<br>1/4<br>2/15<br>4/23<br>4/23<br>2/8                                                               | - z p r7<br>- z p r7<br>r7<br>- z p r7<br>- z p r7<br>- z p r7<br>- z p r7                                     | SET 7,(IY+d)<br>SET 7,A<br>SET 7,B<br>SET 7,C                                                                                                                                        | DD CB d FE<br>FD CB d FE<br>CB FF<br>CB F8<br>CB F9                                                                                          | 2/8<br>2/15<br>4/23<br>4/23<br>2/8<br>2/8                                                                                                 |
| ADD HL,HL ADD HL,SP ADD IX,BC ADD IX,IX ADD IX,IX ADD IX,SP ADD IY,BC ADD IY,DE                   | 29<br>39<br>DD 09<br>DD 19<br>DD 29<br>DD 39<br>FD 09<br>FD 19               | 1/11<br>1/11<br>2/15<br>2/15<br>2/15<br>2/15<br>2/15<br>2/15 | C<br>C<br>C<br>C<br>C                                                                                         | DEC BC DEC C DEC D DEC DE DEC E DEC H DEC IXH DEC IYH                                            | 0B<br>0D<br>15<br>1B<br>1D<br>25<br>DD 25<br>FD 25                                                 | 1/6<br>1/4<br>1/4<br>1/6<br>1/4<br>1/4<br>2/8<br>2/8                                                               | BUG - Z V Z V BUG - Z V Z V Z V Z V -                                                | LD B,C<br>LD B,D<br>LD B,E<br>LD B,H<br>LD B,IXH<br>LD B,IYH<br>LD B,L<br>LD B,IXL                                   | 41<br>42<br>43<br>44<br>DD 44<br>FD 44<br>45<br>DD 45                                | 1/4<br>1/4<br>1/4<br>1/4<br>2/8<br>2/8<br>1/4<br>2/8        |         | OR B<br>OR C<br>OR D<br>OR E<br>OR H<br>OR IXH<br>OR IYH<br>OR L                                    | B0<br>B1<br>B2<br>B3<br>B4<br>DD B4<br>FD B4<br>B5                          | 1/4<br>1/4<br>1/4<br>1/4<br>1/4<br>2/8<br>2/8<br>1/4                              | - z p -<br>- z p - | RLC B<br>RLC C<br>RLC D<br>RLC E<br>RLC H<br>RLC L<br>RLCA<br>RLD                                            | CB 00<br>CB 01<br>CB 02<br>CB 03<br>CB 04<br>CB 05<br>7<br>ED 6F                                                                                        | 2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>1/4<br>2/18                                                          | - z p r7<br>- z p r7<br>r7<br>- z p -                          | SET 7,D<br>SET 7,E<br>SET 7,H<br>SET 7,L<br>SLA (HL)<br>SLA (IX+d)<br>SLA (IY+d)<br>SLA A                                                                                            | DD CB d 26                                                                                                                                   | 2/8<br>2/8<br>2/8<br>2/15 -zpr7<br>4/23 -zpr7<br>4/23 -zpr7<br>2/8 -zpr7                                                                  |
| ADD IY,IY<br>ADD IY,SP<br>ADD SP,n<br>AND (HL)<br>AND (IX+d)<br>AND (IY+d)<br>AND A<br>AND B      | FD 29<br>FD 39<br>E8 n<br>A6<br>DD A6 d<br>FD A6 d<br>A7                     | 2/15<br>2/15<br>1/16<br>1/7<br>3/19<br>3/19<br>1/4<br>1/4    | C<br>C<br>N Z V C<br>- Z P C                                      | DEC HL<br>DEC IX<br>DEC IY<br>DEC L<br>DEC IXL<br>DEC IYL<br>DEC SP<br>DI                        | 2B<br>DD 2B<br>FD 2B<br>2D<br>DD 2D<br>FD 2D<br>3B<br>F3                                           | 1/6<br>2/10 12<br>2/10 12<br>1/4<br>2/8<br>2/8<br>1/6<br>1/4                                                       | BUG<br><br>- Z V -<br>- Z V -<br>- Z V -                                             | LD B,IYL<br>LD B,n<br>LD BC,(addr)<br>LD BC,hilo<br>LD C,(HL)<br>LD C,(IX+d)<br>LD C,(IY+d)<br>LD C,A                | FD 45<br>06 n<br>ED 4B dr ad<br>01 lo hi<br>4E<br>DD 4E d<br>DD 4E d                 | 2/8<br>2/78<br>4/20<br>3/1012<br>1/7<br>3/19<br>3/19<br>1/4 |         | OR IXL<br>OR IYL<br>OR n<br>OTDR<br>OTIR<br>OUT (C),A<br>OUT (C),B<br>OUT (C),C                     | ED 41                                                                       | 2/8<br>2/8<br>2/7<br>2/z16nz21<br>2/z16nz21<br>2/12 16<br>2/12 16<br>2/12 16      | - z p -<br>- z p -<br>- z p -<br>? - ? -<br>? ! ? -                                             | RR (HL)<br>RR (IX+d)<br>RR (IY+d)<br>RR A<br>RR B<br>RR C<br>RR D<br>RR E                                    | CB 1E<br>DD CB d 1E<br>FD CB d 1E<br>CB 1F<br>CB 18<br>CB 19<br>CB 1A<br>CB 1B                                                                          | 2/15<br>4/23<br>4/23<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8                                                 | - z p r0<br>- z p r0       | SLAB<br>SLAC<br>SLAD<br>SLAE<br>SLAH<br>SLAL<br>SLL (HL)<br>SLL (IX+d)                                                                                                               |                                                                                                                                              | 2/8 - z p r7<br>2/8 - z p r7<br>2/15 - z p r7<br>4/23 - z p r7            |
| AND C AND D AND E AND H AND IXH AND IYH AND L AND IXL                                             | A1<br>A2<br>A3<br>A4<br>DD A4<br>FD A4<br>A5                                 | 1/4<br>1/4<br>1/4<br>1/4<br>2/8<br>2/8<br>1/4<br>2/8         | - z p c<br>- z p c<br>- z p c<br>- z p c<br>- z v c               | DJNZ d<br>EI<br>EX (SP),HL<br>EX (SP),IX<br>EX (SP),IY<br>EX AF,AF'<br>EX DE,HL<br>FXX           | 10 d<br>FB<br>E3<br>DD E3<br>FD E3<br>8<br>EB                                                      | 2/t13f8<br>1/4<br>1/19<br>2/23<br>2/23<br>1/4<br>1/4                                                               | s' z' p' c'                                                                          | LD C,B<br>LD C,C<br>LD C,D<br>LD C,E<br>LD C,H<br>LD C,IXH<br>LD C,IYH<br>LD C,L                                     | 48<br>49<br>4A<br>4B<br>4C<br>DD 4C<br>FD 4C                                         | 1/4<br>1/1<br>1/1<br>1/4<br>1/4<br>2/8<br>2/8               |         | OUT (C),D<br>OUT (C),E<br>OUT (C),H<br>OUT (C),L<br>OUT (n),A<br>OUTD<br>OUTI<br>POP AF             | ED 51<br>ED 59<br>ED 61<br>ED 69<br>D3 n<br>ED AB                           | 2/12 16<br>2/12 16<br>2/12 16<br>2/12 16<br>2/11 12<br>2/16 25<br>2/16 25<br>1/10 | ? ⇔B?-                                                                                          | RR H<br>RR L<br>RRA<br>RRC (HL)<br>RRC (IX+d)<br>RRC (IY+d)<br>RRC A<br>RRC B                                | CB 1C<br>CB 1D<br>1F<br>CB 0E<br>DD CB d 0E<br>FD CB d 0E<br>CB 0F<br>CB 08                                                                             | 2/8<br>2/8<br>1/4<br>2/15<br>4/23<br>4/23<br>2/8<br>2/8                                                        | - z p r0<br>- z p r0<br>r0<br>- z p r0<br>- z p r0 | SLL (IY+d) SLL A SLL B SLL C SLL D SLL E SLL H SLL I                                                                                                                                 |                                                                                                                                              | 4/23 - z p r7<br>2/8 - z p r7             |
| AND IYL<br>AND n<br>BIT 0,(HL)<br>BIT 0,(IX+d)<br>BIT 0,(IY+d)<br>BIT 0,A<br>BIT 0,B              | FD A5<br>E6 n<br>CB 46<br>CB DD46 d<br>CB FD46 d<br>CB 47<br>CB 40<br>CB 41  | 2/8<br>2/7<br>2/12<br>4/20<br>4/20<br>2/8<br>2/8             | -zvc<br>-zpc<br>? <>b?-<br>? <>b?-<br>? <>b?-<br>? <>b?-<br>? <>b?-                                           | HALT<br>IM 0<br>IM 1<br>IM 2<br>IN A,(C)<br>IN A,(n)<br>IN B,(C)                                 | 76<br>ED 46<br>ED 56<br>ED 5E<br>ED 78<br>DB n<br>ED 40                                            | 1 / min 4<br>2 / 8<br>2 / 8<br>2 / 8<br>2 / 12 16<br>2 / 11 12<br>2 / 12 16                                        | BUG<br><br>- z p -<br>- z p -                                                        | LD C,IXL<br>LD C,IYL<br>LD C,n<br>LD D,(HL)<br>LD D,(IX+d)<br>LD D,(IY+d)<br>LD D,A                                  | DD 4D<br>FD 4D<br>0E n<br>56<br>DD 56 d<br>FD 56 d<br>57                             | 2/8<br>2/8<br>2/78<br>1/7<br>3/19<br>3/19<br>1/4            |         | POP BC<br>POP DE<br>POP HL<br>POP IX<br>POP IY<br>PUSH AF<br>PUSH BC<br>PUSH DE                     | D1<br>E1<br>DD E1<br>FD E1<br>F5<br>C5                                      | 1/10<br>1/10<br>1/10<br>1/10<br>2/14<br>2/14<br>1/11<br>1/11                      |                                                                                                 | RRC C<br>RRC D<br>RRC E<br>RRC H<br>RRC L<br>RRCA<br>RRD                                                     | CB 09<br>CB 0A<br>CB 0B<br>CB 0C<br>CB 0D<br>0F<br>ED 67<br>C7                                                                                          | 2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>1/4<br>2/18                                                          | - z p r0<br>- z p r0<br>- z p r0<br>- z p r0<br>- z p r0<br>r0<br>- z p -                                      | SRA (HL)<br>SRA (IX+d)<br>SRA (IY+d)<br>SRA A<br>SRA B<br>SRA C<br>SRA D<br>SRA F                                                                                                    | CB 2E<br>DD CB d 2E<br>FD CB d 2E<br>CB 2F<br>CB 28<br>CB 29<br>CB 2A                                                                        | 2/15 - z p r0<br>4/23 - z p r0<br>4/23 - z p r0<br>2/8 - z p r0           |
| BIT 0,C<br>BIT 0,D<br>BIT 0,E<br>BIT 0,H<br>BIT 0,L<br>BIT 1,(HL)<br>BIT 1,(IX+d)<br>BIT 1,(IY+d) | CB 42<br>CB 43<br>CB 44<br>CB 45<br>CB 4E<br>CB DD4E d<br>CB FD4E d          | 4/20                                                         | ? <> b?-<br>? <> b?-<br>? <> b?-<br>? <> b?-<br>? <> b?-<br>? <> b?-<br>? <> b?-                              | IN C.(C) IN D.(C) IN E.(C) IN H.(C) IN L.(C) INC (HL) INC (IX+d) INC (IY+d)                      | ED 48<br>ED 50<br>ED 58<br>ED 60<br>ED 68<br>34<br>DD 34 d<br>FD 34 d                              | 2/12 16<br>2/12 16<br>2/12 16<br>2/12 16<br>2/12 16<br>2/12 16<br>1/11 12<br>3/23 24<br>3/23 24                    | - Z p -<br>- Z V -<br>- Z V -<br>- Z V - | LD D,B<br>LD D,C<br>LD D,D<br>LD D,E<br>LD D,H<br>LD D,IXH<br>LD D,IYH<br>LD D,L                                     | 51<br>52<br>53<br>54<br>DD 54<br>FD 54<br>55                                         | 1/4<br>1/4<br>1/4<br>1/4<br>2/8<br>2/8<br>1/4               |         | PUSH HL<br>PUSH IX<br>PUSH IY<br>RES 0,(HL)<br>RES 0,(IX+d)<br>RES 0,(IY+d)<br>RES 0,A              | E5 DD E5 FD E5 CB 86 DD CB d 86 FD CB d 86 CB 87                            | 1/11<br>2/15<br>2/15<br>2/15<br>2/15<br>4/23<br>4/23<br>2/8                       |                                                                                                 | RST 8 (1)<br>RST 16 (2)<br>RST 24 (3)<br>RST 32 (4)<br>RST 40 (5)<br>RST 48 (6)<br>RST 56 (7)                | CF<br>D7<br>DF<br>E7<br>EF<br>F7                                                                                                                        | 1/11 16<br>1/11 16<br>1/11 16<br>1/11 16<br>1/11 16<br>1/11 16<br>1/11 16                                      |                                                                                                                | SRA H<br>SRA L<br>SRL (HL)<br>SRL (IX+d)<br>SRL (IY+d)<br>SRL A<br>SRL B                                                                                                             | DD CB d 3E<br>FD CB d 3E<br>CB 3F<br>CB 38                                                                                                   | 2/8 - z p r0<br>2/8 - z p r0<br>2/15 - z p r0<br>4/23 - z p r0<br>4/23 - z p r0<br>4/23 - z p r0<br>2/8 - z p r0<br>2/8 - z p r0          |
| BIT 1,A<br>BIT 1,B<br>BIT 1,C<br>BIT 1,D<br>BIT 1,E<br>BIT 1,H<br>BIT 1,L<br>BIT 2,(HL)           | CB 1F<br>CB 48<br>CB 49<br>CB 4A<br>CB 4B<br>CB 4C<br>CB 4D<br>CB 56         | 2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/12 | ? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-                                            | INC A INC B INC BC INC C INC C INC D INC DE INC DE INC E INC H                                   | 3C<br>4<br>3<br>0C<br>14<br>13<br>1C<br>24                                                         | 1/4<br>1/4<br>1/68<br>1/4<br>1/4<br>1/68<br>1/4<br>1/4                                                             | - Z V -<br>- Z V -<br>BUG<br>- Z V -<br>- Z V -<br>BUG<br>- Z V -<br>- Z V -         | LD D,IXL<br>LD D,IYL<br>LD D,n<br>LD DE,(addr)<br>LD DE,hilo<br>LD E,(HL)<br>LD E,(IX+d)<br>LD E,(IY+d)              | 11 lo hi<br>5E<br>DD 5E d<br>FD 5E d                                                 | 2/8<br>2/8<br>2/78<br>4/20<br>3/1012<br>1/7<br>3/19<br>3/19 |         | RES 0,B<br>RES 0,C<br>RES 0,D<br>RES 0,E<br>RES 0,H<br>RES 0,L<br>RES 1,(HL)<br>RES 1,(IX+d)        | CB 80<br>CB 81<br>CB 82<br>CB 83<br>CB 81<br>CB 85<br>CB 8E<br>DD CB d 8E   | 2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/15<br>4/23                     |                                                                                                 | SBC A,(HL)<br>SBC A,(IX+d)<br>SBC A,(IY+d)<br>SBC A,A<br>SBC A,B<br>SBC A,C<br>SBC A,D<br>SBC A,E            | 9E<br>DD 9Ed<br>FD 9Ed<br>9F<br>98<br>99<br>9A<br>9B                                                                                                    | 1/7<br>3/19<br>3/19<br>1/4<br>1/4<br>1/4<br>1/4                                                                | - z v b<br>- z v b                           | SRL C<br>SRL D<br>SRL E<br>SRL H<br>SRL L<br>STOP<br>SUB (HL)<br>SUB (IX+d)                                                                                                          | CB 39 CB 3A CB 3B CB 3C CB 3D 10 00 96 DD 96 d                                                                                               | 2/8 -zpr0<br>2/8 -zpr0<br>2/8 -zpr0<br>2/8 -zpr0<br>2/8 -zpr0<br>2/4<br>1/7 -zvb<br>3/19 -zvb                                             |
| BIT 2,(IY+d) BIT 2,(LY+d) BIT 2,A BIT 2,B BIT 2,C BIT 2,D BIT 2,E BIT 2,H                         | CB FD56 d CB DD56 d CB 57 CB 50 CB 51 CB 52 CB 53 CB 54                      |                                                              | ? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-                                            | INC IXH INC IYH INC HL INC IX INC IY INC L INC IXL INC IYL                                       | DD 24<br>FD 24<br>23<br>DD 23<br>FD 23<br>2C<br>DD 2C<br>FD 2C                                     | 2/8<br>2/8<br>1/68<br>2/10<br>2/10<br>1/4<br>2/8<br>2/8                                                            | - Z V -<br>- Z V -<br>BUG<br><br>- Z V -<br>- Z V -<br>- Z V -                       | LD E,A<br>LD E,B<br>LD E,C<br>LD E,D<br>LD E,E<br>LD E,H<br>LD E,IXH<br>LD E,IYH                                     | 5F<br>58<br>59<br>5A<br>5B<br>5C<br>DD 5C<br>FD 5C                                   | 1/4<br>1/4<br>1/4<br>1/4<br>1/4<br>1/4<br>2/8<br>2/8        |         | RES 1,(IY+d)<br>RES 1,A<br>RES 1,B<br>RES 1,C<br>RES 1,D<br>RES 1,E<br>RES 1,H<br>RES 1,L           | CB 8F<br>CB 88<br>CB 89<br>CB 8A<br>CB 8B<br>CB 8B<br>CB 8C<br>CB 8D        | 4/23<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8                      |                                                                                                 | SBC A,H<br>SBC A,IXH<br>SBC A,IYH<br>SBC A,L<br>SBC A,IXL<br>SBC A,IYL<br>SBC A,n<br>SBC HL,BC               | 9C<br>DD 9C<br>FD 9C<br>9D<br>DD 9D<br>FD 9D<br>DE n<br>ED 42                                                                                           | 1/4<br>2/8<br>2/8<br>1/4<br>2/8<br>2/8<br>2/7<br>2/15                                                          | - z v b<br>- z v b                | SUB (IY+d)<br>SUB A<br>SUB B<br>SUB C<br>SUB D<br>SUB E<br>SUB H<br>SUB IXH                                                                                                          | FD 96 d<br>97<br>90<br>91<br>92<br>93<br>94<br>DD AC                                                                                         | 3/19 - z v b<br>1/4 - z v b<br>2/8 - z v b                     |
| BIT 2,L<br>BIT 3,(HL)<br>BIT 3,(IX+d)<br>BIT 3,(IY+d)<br>BIT 3,A<br>BIT 3,B<br>BIT 3,C<br>BIT 3,D | CB 55 CB 5E CB DD5E d CB FD5E d CB 5F CB 58 CB 59 CB 5A                      |                                                              | ? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-                                            | INC SP<br>IND<br>INDR<br>INI<br>INIR<br>JP (HL)<br>JP (IX)<br>JP (IY)                            | 33<br>ED AA<br>ED BA<br>ED A2<br>ED B2<br>E9<br>DD E9<br>FD E9                                     | 1/6<br>2/16 25<br>2/z16nz21<br>2/16 25<br>2/z16nz21<br>1/4<br>2/8<br>2/8                                           | ? ⇔B?-<br>? -? -<br>? ⇔B?-<br>? -? -                                                 | LD E,L<br>LD E,IXL<br>LD E,IYL<br>LD E,n<br>LD H,(HL)<br>LD H,(IX+d)<br>LD H,(IY+d)<br>LD H,A                        | 5D<br>DD 5D<br>FD 5D<br>1E n<br>66<br>DD 66 d<br>FD 66 d                             | 1/4<br>2/8<br>2/8<br>2/78<br>1/7<br>3/19<br>3/19<br>1/4     |         | RES 2,(HL)<br>RES 2,(IX+d)<br>RES 2,(IY+d)<br>RES 2,A<br>RES 2,B<br>RES 2,C<br>RES 2,D<br>RES 2,E   |                                                                             | 2/15<br>4/23<br>4/23<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8                    |                                                                                                 | SBC HL,DE<br>SBC HL,HL<br>SBC HL,SP<br>SCF<br>SET 0,(HL)<br>SET 0,(IX+d)<br>SET 0,(IY+d)<br>SET 0,A          | ED 52<br>ED 62<br>ED 72<br>37<br>CB C6<br>DD CB d C6<br>FD CB d C6<br>CB C7                                                                             | 2/15<br>2/15<br>2/15<br>1/4<br>2/15<br>4/23<br>4/23<br>2/8                                                     | - z v b<br>- z v b<br>- z v b<br>                                                                              | SUB IYH<br>SUB L<br>SUB IXL<br>SUB IYL<br>SUB n<br>SWAP A<br>SWAP B<br>SWAP C                                                                                                        | FD AC<br>95<br>DD AD<br>FD AD<br>D6 n<br>CB 37<br>CB 30<br>CB 31                                                                             | 2/8 - z v b<br>1/4 - z v b<br>2/8 - z v b<br>2/8 - z v b<br>2/7 - z v b<br>2/8 - z v z<br>2/8 - z v z<br>2/8 - z v z                      |
| BIT 3,E<br>BIT 3,H<br>BIT 3,L<br>BIT 4,(HL)<br>BIT 4,(IY+d)<br>BIT 4,(LY+d)<br>BIT 4,A<br>BIT 4,B | CB 5B<br>CB 5C<br>CB 5D<br>CB 66<br>CB FD66 d<br>CB DD66 d<br>CB 67<br>CB 60 | 2/8<br>2/8<br>2/8<br>2/12<br>4/20                            | ? <> b ? - | JP addr<br>JP c,addr<br>JP m,addr                                                                | C3 dr ad<br>DA dr ad<br>FA dr ad<br>D2 dr ad<br>C2 dr ad<br>F2 dr ad<br>E2 dr ad<br>EA dr ad       | 3/10 12<br>3/10 12<br>3/10 12<br>3/10 12<br>3/10 12<br>3/10 12<br>3/10 12<br>3/10 12                               |                                                                                      | LD H,B<br>LD H,C<br>LD H,D<br>LD H,E<br>LD H,H<br>LD H,L<br>LD H,n                                                   | 60<br>61<br>62<br>63<br>64<br>65<br>26 n<br>DD 67                                    | 1/4<br>1/4<br>1/4<br>1/4<br>1/4<br>1/4<br>2/78<br>2/8       |         | RES 2,H<br>RES 2,L<br>RES 3,(HL)<br>RES 3,(IX+d)<br>RES 3,(IY+d)<br>RES 3,A<br>RES 3,B<br>RES 3,C   |                                                                             | 2/8<br>2/8<br>2/15<br>4/23<br>4/23<br>2/8<br>2/8<br>2/8                           |                                                                                                 | SET 0,B<br>SET 0,C<br>SET 0,D<br>SET 0,E<br>SET 0,H<br>SET 0,L<br>SET 1,(HL)                                 | CB C0 CB C1 CB C2 CB C3 CB C4 CB C5 CB C5 CB CE DD CB d CE                                                                                              | 2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/15<br>4/23                                                         |                                                                                                                | SWAP D<br>SWAP E<br>SWAP H<br>SWAP L<br>SWAP (HL)<br>XOR (HL)<br>XOR (IX+d)<br>XOR (IY+d)                                                                                            | AE<br>DD AC d                                                                                                                                | 2/8 -zvz<br>2/8 -zvz<br>2/8 -zvz<br>2/8 -zvz<br>2/16 -zvz<br>1/7 -zp-<br>3/19 -zp-                                                        |
| BIT 4,C<br>BIT 4,D<br>BIT 4,E<br>BIT 4,H<br>BIT 4,L<br>BIT 5,(HL)<br>BIT 5,(IX+d)                 | CB 61<br>CB 62<br>CB 63<br>CB 64<br>CB 65<br>CB 6E<br>CB DD6E d              | 2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/12               | ? <> b?-<br>? <> b?-<br>? <> b?-<br>? <> b?-<br>? <> b?-<br>? <> b?-<br>? <> b?-                              | JP z,addr<br>JR c,d<br>JR d                                                                      | CA dr ad<br>38 d<br>18 d<br>30 d<br>20 d<br>28 d<br>32 dr ad<br>/ EA dr ad                         | 3 / 10 12<br>2 / 1127 8/12<br>2 / 12<br>2 / 127 8/12<br>2 / 1127 8/12<br>2 / 1127 8/12<br>2 / 11277 8/12<br>3 / 13 |                                                                                      | LD IXH,B<br>LD IXH,C<br>LD IXH,D<br>LD IXH,E<br>LD IXH,IXH<br>LD IXH,IXL<br>LD IXH,IXL                               | DD 60<br>DD 61<br>DD 62<br>DD 63<br>DD 64<br>DD 65<br>DD 26 n                        | 2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>3/11       |         | RES 3,D<br>RES 3,E<br>RES 3,H<br>RES 3,L<br>RES 4,(HL)<br>RES 4,(IX+d)                              | CB 9A<br>CB 9B<br>CB 9C<br>CB 9D<br>CB A6<br>DD CB d A6                     | 2/8<br>2/8<br>2/8<br>2/8<br>2/15<br>4/23<br>4/23                                  |                                                                                                 | SET 1,(IY+d)<br>SET 1,A<br>SET 1,B<br>SET 1,C<br>SET 1,D<br>SET 1,E<br>SET 1,H                               | FD CB d CE CB CF CB C8 CB C9 CB CA CB CB CB CC                                                                                                          | 4/23<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8                                                          |                                                                                                                | XOR A XOR B XOR C XOR D XOR E XOR H                                                                                                                                                  | AF<br>A8<br>A9<br>AA<br>AB<br>AC<br>DD AC                                                                                                    | 1/4 -zp- 2/8 -zp-                                                          |
| BIT 5,(IY+d) BIT 5,A BIT 5,B BIT 5,C BIT 5,D BIT 5,E BIT 5,H                                      | CB FD6E d<br>CB 6F<br>CB 68<br>CB 69<br>CB 6A<br>CB 6B<br>CB 6C              | 4/20<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8        | ? <> b ? -                       |                                                                                                  | ED 43 dr ad<br>ED 53 dr ad<br>22 dr ad<br>ED 63 dr ad<br>DD 22 dr ad<br>FD 22 dr ad<br>ED 73 dr ad | 4/2024<br>4/2024<br>3/1624<br>4/2024<br>4/2024<br>4/2024<br>4/2004                                                 |                                                                                      | LD IYH,A<br>LD IYH,B<br>LD IYH,C<br>LD IYH,D<br>LD IYH,E<br>LD IYH,IYH<br>LD IYH,IYH                                 | FD 67<br>FD 60<br>FD 61<br>FD 62<br>FD 63<br>FD 64<br>FD 65                          | 2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8               |         | RES 4,A<br>RES 4,B<br>RES 4,C<br>RES 4,D<br>RES 4,E<br>RES 4,H<br>RES 4,L                           | CB A7<br>CB A0<br>CB A1<br>CB A2<br>CB A3<br>CB A4<br>CB A5                 | 2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8                                     |                                                                                                 | SET 1,L<br>SET 2,(HL)<br>SET 2,(IX+d)<br>SET 2,(IY+d)<br>SET 2,A<br>SET 2,B<br>SET 2,C                       | CB CD<br>CB D6<br>DD CB d D6<br>FD CB d D6<br>CB D7<br>CB D0<br>CB D1                                                                                   | 2/8<br>2/15<br>4/23<br>4/23<br>2/8<br>2/8<br>2/8                                                               |                                                                                                                | XOR IYH XOR L XOR IXL XOR IYL XOR n  BUG: If you are                                                                                                                                 | FD AD AD DD AC FD AD EE n using sprites the                                                                                                  | 2/8 -zp- 1/4 -zp- 2/8 -zp- 2/8 -zp- 2/7 -zp- en you should not                                                                            |
| BIT 5,L<br>BIT 6,(HL)<br>BIT 6,(IX+d)<br>BIT 6,(IY+d)<br>BIT 6,A<br>BIT 6,B<br>BIT 6,C            | CB 6D<br>CB 76<br>CB DD76 d<br>CB FD76 d<br>CB 77<br>CB 70<br>CB 71          | 4/20<br>2/8<br>2/8<br>2/8                                    | ? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-                                                      | LD (HL),A<br>LD (HL),B<br>LD (HL),C<br>LD (HL),D                                                 | / 08 dr ad 2 12 77 70 71 72                                                                        | 1/7<br>1/7<br>1/7<br>1/7<br>1/7<br>1/7                                                                             |                                                                                      | LD IYH,n<br>LD HL,(addr)<br>LD HL,(addr)<br>LD HL,hilo<br>LD HL,SP+n<br>LD I,A<br>LD IX,(addr)                       | ED 6B dr ad<br>21 lo hi<br>F8 n<br>ED 47<br>DD 2A dr ad                              | 3 / 10 12<br>2 / 12<br>2 / 9<br>4 / 20                      |         | RES 5,(HL)<br>RES 5,(IX+d)<br>RES 5,(IY+d)<br>RES 5,A<br>RES 5,B<br>RES 5,C<br>RES 5,D              | CB AF<br>CB A8<br>CB A9<br>CB AA                                            | 2/15<br>4/23<br>4/23<br>2/8<br>2/8<br>2/8<br>2/8                                  |                                                                                                 | SET 2,D<br>SET 2,E<br>SET 2,H<br>SET 2,L<br>SET 3,(IX+d)<br>SET 3,(IX+d)<br>SET 3,(IY+d)                     | CB D2 CB D3 CB D4 CB D5 CB DE DD CB d DE FD CB d DE                                                                                                     | 2/8<br>2/8<br>2/8<br>2/8<br>2/15<br>4/23<br>4/23                                                               |                                                                                                                | their register co<br>if you don't follo<br>of sprite "blink" in<br>BUG:on the GB<br>disabled will not<br>instruction imme<br>instruction is "sk<br>instruction<br>If you don't follo | tents are in the<br>v this rule, sprite<br>vill randomly affe<br>ZBO, HALT when<br>lock the CPU, he<br>diately following<br>ipped", so put a | range \$fe00-\$feff .  a trashing the form ect your sprites in interrupts are lowever the the HALT NOP after the halt a trashing the form |
| BIT 6,D<br>BIT 6,E<br>BIT 6,H<br>BIT 6,L<br>BIT 7,(HL)<br>BIT 7,(IX+d)<br>BIT 7,(IY+d)<br>BIT 7,A | CB 72<br>CB 73<br>CB 74<br>CB 75<br>CB 7E<br>CB DD7E d<br>CB FD7E d          | 4/20<br>2/8                                                  | ? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-                                            | LD (HL),n<br>LD (\$FF00+C),A<br>LD (\$FF00+n), A<br>LD (IX+d),A<br>LD (IX+d),B                   | 73<br>74<br>75<br>36 n<br>E2<br>E0 n<br>DD 77 d<br>DD 70 d                                         | 1/7<br>1/7<br>1/7<br>2/10<br>2/8<br>2/12<br>3/19<br>3/19                                                           |                                                                                      | LD IX,hilo<br>LD IY,(addr)<br>LD IY,hilo<br>LD L,(HL)<br>LD L,(IX+d)<br>LD L,(IY+d)<br>LD L,A<br>LD L,B              | DD 21 lo hi<br>FD 2A dr ad<br>FD 21 lo hi<br>6E<br>DD 6E d<br>FD 6E d<br>6F<br>68    | 4/14<br>4/20<br>4/14<br>1/7<br>3/19<br>3/19<br>1/4          |         | RES 5,E<br>RES 5,H<br>RES 5,L<br>RES 6,(HL)<br>RES 6,(IX+d)<br>RES 6,A<br>RES 6,A                   | FD CB d B6<br>CB B7<br>CB B0                                                | 2/8<br>2/8<br>2/8<br>2/15<br>4/23<br>4/23<br>2/8<br>2/8                           |                                                                                                 |                                                                                                              | CB DF CB D8 CB D9 CB DA CB DB CB DC CB DD cructions with t                                                                                              | 2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8                                                           | <br><br><br>neaning:                                                                                           | BUG:on the GB<br>disabled will not<br>instruction imme                                                                                                                               | 280, HALT when<br>lock the CPU, he<br>diately following                                                                                      | interrupts are<br>lowever the                                                                                                             |
| BIT 7,B<br>BIT 7,C<br>BIT 7,D<br>BIT 7,E<br>BIT 7,H<br>BIT 7,L                                    | CB 78<br>CB 79<br>CB 7A<br>CB 7B<br>CB 7C<br>CB 7D                           | 2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8<br>2/8                | ? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-<br>? ⇔b?-                                                      | LD (IX+d),D<br>LD (IX+d),E<br>LD (IX+d),H                                                        | DD 71 d<br>DD 72 d<br>DD 73 d<br>DD 71 d<br>DD 75 d<br>DD 36d n                                    | 3/19<br>3/19<br>3/19<br>3/19<br>3/19<br>4/19                                                                       |                                                                                      | LD L,C<br>LD L,D<br>LD L,E<br>LD L,H<br>LD L,L<br>LD L,n                                                             | 69<br>6A<br>6B<br>6C<br>6D<br>2E n                                                   | 1/4<br>1/4<br>1/4<br>1/4<br>1/4<br>2/7                      |         | RES 6,C<br>RES 6,D<br>RES 6,E<br>RES 6,H<br>RES 6,L                                                 | CB B1<br>CB B2<br>CB B3<br>CB B4<br>CB B5                                   | 2/8<br>2/8<br>2/8<br>2/8<br>2/8                                                   |                                                                                                 | LD (SFF00+n), A LD A, (SFF00+n) LDI (HL),A LDI A, (HL) LDD (HL),A LDD A, (HL) LDD A, (HL) LD A, (C) LD (C),A | LDH (n),A<br>LDH A,(n)<br>LD (HLI),A or LD (HL+),<br>LD A,(HLI) or LD A,(HL+)<br>LD (HLD),A or LD (HL-),<br>LD A,(HL-) or LD A,(HLI<br>LD A,(SFF00+C) A | r)<br>A                                                                                                        |                                                                                                                | Black: GBZ80<br>Blue: Z80 only<br>Red: GBZ80 o<br>Purple: Cpc Ti                                                                                                                     | nly                                                                                                                                          |                                                                                                                                           |