# Mixed Model of a Computer System in Verilog

# Joseph Nguyen San Jose State University College of Science, Computer Science joseph.q.nguyen@sjsu.edu

Abstract—this report explores the implementation of a mixed computer system in Verilog. The computer system will be very similar to the one in Project 2, in which we have a computer system that can read assembly code and either read or data. The only difference is that most of the components will be created using logic gates only.

#### I. INTRODUCTION

The objective of this project is to understand the deep architecture of a computer system. In order to do so, we must go through the tedious task of creating the most of the system components using only gate level operations. The computer system will do exactly the same task as in Project 2; in fact, the output for the tests will be exactly the same. One thing to note is the computer system in Project was developed in the behavioral level, not the gate level.

## II. REQUIREMENTS FOR THE SYSTEM

# A. Arithmetic Logic Unit with Zero Output

This ALU model will behave the same as the one in Project 2. The only difference is that this ALU be created using only logic gates.

# B. 32 X 32 Register File

The register file that will be the same as in Project 2; however, the component will be created using register that are implemented at the gate level using logic gates

# C. 64Mb Memory

Very similar to the memory that was in Project 2, this will not be created in the gate level.

# D. Control Unit

This control unit will be similar to the one in Project 2. While not being a gate level implementation, the control unit is not exactly the same as in Project 2. Instead of computing data, the control unit will send control signals to the data path.

# E. Data Path

The data path will be responsible for computing the data that is requested by the instructions. This data path will be purely be made of gates. The data path will take signals from the control to decide what to do with the given instruction.

# F. Processor

This 32-bit processor will be similar to the one in Project 2. This will not be implemented in the gate level

## G. Various Gate Level Components

The individual gate level components are crucial to the implementation of the bigger components. These smaller components will include 32-bit Fuller Adder, 32-bit Multiplier, 32-bit Shifter, 32-bit logic gates, and more.

### H. DaVinci

As with Project 2, the name of this computer system is called DaVinci and it can hold a very small instruction set named CS147DV.

# I. CS147DV Instruction Set

The same instruction set from Project 2, will have R, I, And J-Type instructions

| Name                | Mnemonic | Format | Operation                         | OpCode /funct |
|---------------------|----------|--------|-----------------------------------|---------------|
| Addition            | add      | R      | R[rd] = R[rs] + R[rt]             | 0x00 / 0x20   |
| Subtraction         | sub      | R      | R[rd] = R[rs] - R[rt]             | 0x00 / 0x22   |
| Multiplication      | mul      | R      | R[rd] = R[rs] * R[rt]             | 0x00 / 0x2c   |
| Logical AND         | and      | R      | R[rd] = R[rs] & R[rt]             | 0x00 / 0x24   |
| Logical OR          | or       | R      | R[rd] = R[rs]   R[rt]             | 0x00 / 0x25   |
| Logical NOR         | nor      | R      | $R[rd] = \sim (R[rs] \mid R[rt])$ | 0x00 / 0x27   |
| Set less than       | slt      | R      | R[rd] = (R[rs] < R[rt])?1:0       | 0x00 / 0x2a   |
| Shift left logical  | sll      | R      | $R[rd] = R[rs] \ll shamt$         | 0x00 / 0x01   |
| Shift right logical | srl      | R      | R[rd] = R[rs] >> shamt            | 0x00 / 0x02   |
| Jump Register       | jr       | R      | PC = R[rs]                        | 0x00 / 0x08   |



Fig. 1. CS147DV R-Type Instructions

| Name            | N       | Inemo  | nic   | Form    | at  | Operation                  | OpCode                     |                                                                 |      |
|-----------------|---------|--------|-------|---------|-----|----------------------------|----------------------------|-----------------------------------------------------------------|------|
| Addition in     | а       | addi I |       |         |     | R[rt] = R[rs] + SignExtImm | 0x08                       |                                                                 |      |
| Multiplicati    | e n     | muli I |       |         |     | R[rt] = R[rs] * SignExtImm | 0x1d                       |                                                                 |      |
| Logical AN      | ID imme | diate  | e a   | ndi     | - 1 |                            | R[rt] = R[rs] & ZeroExtImm | 0x0c                                                            |      |
| Logical OF      | R immed | liate  | 0     | ri      |     | - 1                        |                            | R[rt] = R[rs]   ZeroExtImm                                      | 0x0d |
| Load uppe       | r immed | diate  | lu    | ıi      |     | - 1                        |                            | R[rt] = {imm, 16'b0}                                            | 0x0f |
| Set less th     | an imm  | ediat  | e s   | lti     |     | - 1                        |                            | R[rt] = (R[rs] < SignExtImm)?1:0                                | 0x0a |
| Branch on equal |         |        |       | eq      | 1   |                            |                            | If (R[rs] == R[rt])<br>PC = PC + 1 + BranchAddress              | 0x04 |
| Branch on       | not equ | ıal    | b     | ne      |     | - 1                        |                            | If (R[rs] != R[rt])<br>PC = PC + 1 + BranchAddress              | 0x05 |
| Load word       |         |        | h     | ٧       |     | - 1                        |                            | R[rt] = M[R[rs] + SignExtImm]                                   | 0x23 |
| Store wor       | d       |        |       | sw      |     | - 1                        |                            | M[R[rs]+SignExtImm] = R[rt]                                     | 0x2b |
| BranchA         | ddress  | = {16  | 6{lmr | n[15]}, | imr | nediat                     | e }                        | Coding format: <mnemonic> <rt>, <rs>, &lt;</rs></rt></mnemonic> | imm> |
| I-type          | орсос   | de     | -     | s       |     | rt                         |                            | immediate                                                       | 13   |
|                 | 31      | 26     | 25    | 21      | 20  | 16                         | 1                          | 5 0                                                             | 13   |

Fig. 2. CS147DV I-Type Instructions

| Name            | Mnemonic         | Format | Operation                           | OpCode |
|-----------------|------------------|--------|-------------------------------------|--------|
| Jump to address | jmp              | J      | PC = JumpAddress                    | 0x02   |
| Jump and Link   | jal              | J      | R[31] = PC + 1; PC =<br>JumpAddress | 0x03   |
| Push to Stack   | push             | J      | M[\$sp] = R[0]<br>\$sp = \$sp - 1   | 0x1b   |
| Pop from Stack  | рор              | J      | \$sp = \$sp + 1<br>R[0] = M[\$sp]   | 0x1c   |
| Jump            | Address = { 6'h0 | addres | s } // zero extend for 6 bit        |        |

| JumpAddress = { 6'b0, address } // zero extend for 6 bit |      |     |                                                        |   |  |  |  |  |
|----------------------------------------------------------|------|-----|--------------------------------------------------------|---|--|--|--|--|
|                                                          |      | Cod | ding format: <mnemonic> <address></address></mnemonic> |   |  |  |  |  |
| J-type                                                   | орсо | de  | address                                                |   |  |  |  |  |
|                                                          | 31   | 26  | 25                                                     | 0 |  |  |  |  |

Fig. 3. CS147DV J-Type Instructions

### III. DESIGN OF RIPPLE CARRY ADDER/SUBTRACTOR

The Ripple Carry Adder/Subtractor is a very important component of the ALU because it is what defines the addition and subtraction operation. It takes two operands and a signal, SnA were 0 is addition and 1 is subtraction. The first step in creating the ripple carry adder is to create the half adder. The half adder takes an XOR and AND gate.



Fig. 4. Gate level implementation of half adder

Next we create the full adder. The full adder takes two half adders and an OR gate.

# Implement a Full Adder

```
Y = CI \oplus (A \oplus B)

CO = CI.(A \oplus B) + A.B
```



Fig. 5. Gate level implementation of full adder

```
module FULL_ADDER(S, CO, A, B, CI);
  output S, CO;
  input A, B, CI;
  wire H1_Y, H1_C, H2_C;

HALF_ADDER h1_inst(.Y(H1_Y), .C(H1_C), .A(A), .B(B));

HALF_ADDER h2_inst(.Y(S), .C(H2_C), .A(H1_Y), .B(CI));

or or_inst(CO, H1_C, H2_C);
endmodule
```

Fig. 6. Verilog code for full adder

Now, we can create the ripple carry adder/subtracter, it takes 32 fuller adders connected to each other, to aid us in the implementation we will use a 32 iteration generate loop instead of creating 32 full adders. We will also general XOR gates to deal with the SnA signal



Fig. 7. Gate level implementation of ripple carry adder/subtractor

Fig. 8. Gate level implementation of ripple carry adder/subtractor

### IV. DESIGN AND SIGNED MULTIPLIER

The next component is the signed multiplier. This component is important because it defines the multiplication operation for the ALU. The first step is to create gate level multiplexors. The multiplexors allow is to choose values based on a signal. To create a one bit multiplexor, we use two AND gates, one NOT and one OR gate.



File: mux.v

Fig. 9. Gate level implementation of 1-bit mux

```
// 1-bit mux
module MUX1_2x1(Y, I0, I1, S);
    //output list
    output Y;
    //input list
    input I0, I1, S;

wire S_NOT_AND_I0, S_AND_I1, S_NOT;

not (S_NOT, S);
    and (S_NOT_AND_I0, S_NOT, I0);
    and (S_AND_I1, S, I1);
    or (Y, S_NOT_AND_I0, S_AND_I1);
endmodule
```

Fig. 10. Verilog code of 1-bit mux

Next, we extend the 1-bit multiplexor to a 32-bit multiplexor.

# Implement a 32-bit 2x1 MUX



File: mux.v

```
// 32-bit mux
module MUX32_2x1(Y, I0, I1, S);
    // output list
    output [31:0] Y;
    //input list
    input [31:0] I0;
    input [31:0] I1;
    input S;
    wire [31:0] Y;
    genvar i;
    generate
        for (i = 0; i < 32; i = i + 1)
        begin : mux_loop
            MUX1_2x1 mux(Y[i], I0[i], I1[i], S);
        end
    endgenerate
```

# endmodule

Fig. 11. Diagram and Verilog code for gate level 32-bit multplexor

Now, we implement an unsigned 32-bit multiplier that uses multplexors and ripple carry adders.

# Implement 32-bit Unsigned Multiplier



```
AND32_2x1 \ and1({AND[0][31:1], LO[0]}, A, {32{B[0]}});
AND32_2x1 \ and2(AND[1], A, \{32\{B[1]\}\});
RC_ADD_SUB_32 rc1({ADDER[0][31:1], LO[1]}, CO[0], AND
genvar i;
generate
    for (i = 2; i < 32; i = i + 1)
    begin : mult_u_loop
        AND32_2x1 and3(AND[i], A, {32{B[i]}});
        RC\_ADD\_SUB\_32 \ rc2(\{ADDER[i - 1][31:1], \ LO[i]\}
endgenerate
generate
    for (i = 0; i < 31; i = i + 1)
    begin : buf_loop
        buf buf_inst(HI[i], ADDER[30][i + 1]);
endgenerate
buf buf_inst(HI[31], CO[30]);
```

Fig. 12. Diagram and portion of Verilog code for unsigned mutliplier

To determine the correct signs of HI and LO outputs of the multiplier, we implement a 2's complement module.



```
// 32-bit two's complement
module TWOSCOMP32(Y,A);
    //output list
    output [31:0] Y;
    //input list
    input [31:0] A;

wire [31:0] Y;
    wire [31:0] A_INV;
    wire CO;

INV32_1x1 inv(A_INV, A);
    RC_ADD_SUB_32 adder(Y, CO, A_INV, 32'b1, 1'b0);
```

Fig. 13. Diagram and Verilog code for two's complement

endmodule

With the additional implementation of a 64-bit two's complement module, we can create the signed multiplier by following the diagram.



```
TWOSCOMP32 t1(T1, MCND);
MUX32_2x1 m1(M1, MCND, T1, MCND[31]);

TWOSCOMP32 t2(T2, MPLR);
MUX32_2x1 m2(M2, MPLR, T2, MPLR[31]);

MULT32_U mul_u(HI_U, LO_U, M1, M2);
TWOSCOMP64 t3({HI_S, LO_S}, {HI_U, LO_U});

xor xor1(X, MCND[31], MPLR[31]);

MUX64_2x1 mux64({HI, LO}, {HI_U, LO_U}, {HI_S, LO_S}, X);
```

Fig. 14. Diagram and portion of Verilog code for signed multiplier

# V. DESIGN BARREL SHIFTER

The next important component is the barrel shifter. The barrel shifter is important for the ALU becaseu it defines the left and right shift operations. To implement this, we must first create the left and right shifters by follwing the diagram and using multiplexors.





```
module SHIFT32_R(Y,D,S);
     // output list
     output [31:0] Y;
     // input list
     input [31:0] D;
     input [4:0] S;
     // output wire
     wire [31:0] Y;
     // Shift stage outputs
     wire [31:0] SO_OUT, S1_OUT, S2_OUT, S3_OUT;
     MUX32_2x1 S0_mux(S0_OUT, D, {1'b0, D[31:1]}, S[0]);
     MUX32_2x1 s1_mux(S1_OUT, S0_OUT, {2'b0, S0_OUT[31:2]}, S[1]);
     MUX32_2x1 s2_mux(S2_OUT, S1_OUT, {4'b0, S1_OUT[31:4]}, S[2]);
     MUX32_2x1 s3_mux(S3_OUT, S2_OUT, {8'b0, S2_OUT[31:8]}, S[3]);
     MUX32_2x1 s4_mux(Y, S3_OUT, {16'b0, S3_OUT[31:16]}, S[4]);
endmoduLe
// Left shifter
module SHIFT32_L(Y,D,S);
     // output list
     output [31:0] Y;
     // input list
     input [31:0] D;
     input [4:0] S;
     // output wire
     wire [31:0] Y;
     // Shift stage outputs
     wire [31:0] SO_OUT, S1_OUT, S2_OUT, S3_OUT;
    MUX32_2x1 S0_mux(S0_OUT, D, {D[30:0], 1'b0}, S[0]);
MUX32_2x1 s1_mux(S1_OUT, S0_OUT, {S0_OUT[29:0], 2'b0}, S[1]);
MUX32_2x1 s2_mux(S2_OUT, S1_OUT, {S1_OUT[27:0], 4'b0}, S[2]);
MUX32_2x1 s3_mux(S3_OUT, S2_OUT, {S2_OUT[23:0], 8'b0}, S[3]);
     MUX32_2x1 s4_mux(Y, S3_OUT, {S3_OUT[15:0], 16'b0}, S[4]);
```

Fig. 15. Diagram and Verilog code for left and right shifters



Next, we will implement the 32-bit barrel shifter which computes the left and right shift and chooses which value based on the signal LnR.



```
// Shift with control L or R shift
module BARREL_SHIFTER32(Y,D,S, LnR);
   // output list
   output [31:0] Y;
   // input list
   input [31:0] D;
   input [4:0] S;
   input LnR;

   wire [31:0] L, R, Y;

   SHIFT32_L left_shift(L,D,S);
   SHIFT32_R right_shift(R,D,S);
   MUX32_2x1 mux(Y, R, L, LnR);
endmodule
```

Fig. 16. Diagram and Verilog code for 32-bit barrel shifter

Finally, because the barrel shifter is used by the ALU, the shift amount has to also be 32-bits. To make this barrel shifter adapt to the ALU, we take the first five bits as the shift amount, and use the rest as a ZERO flag.



```
// 32-bit shift amount shifter
module SHIFT32(Y,D,S, LnR);
   // output list
   output [31:0] Y;
   // input list
   input [31:0] D;
   input [31:0] S;
   input LnR;

   wire [31:0] OUT, Y;
   wire OR;

   BARREL_SHIFTER32 bs(OUT,D,S[4:0], LnR);
   or or_inst(OR, S[31:5]);

   MUX32_2x1 mux(Y, OUT, 32'b0, OR);
endmodule
```

Fig. 17. Diagram and Verilog code for ALU 32-bit barrel shifter

### VI. DESIGN OF 32-BIT LOGIC GATES

The ALU has 32-bit AND, OR, and NOR operations. To create these, we simple create 32 instances of the corresponding logic gates using a generate loop. Verilog supports one bit logic gates so we can create a gate using the appropriate syntax. In addition to the ALU logic operations, we will create a 32-bit Inverter that we can use for other modules.

Fig. 18. Verilog code for 32-bit nor, the other modules will be identical  $\,$ 

# VII. DESIGN OF MULTIPLEXORS AND LINE DECODERS

To help us create the other components of the computer system, we must create a 32-bit 32x1 multiplexor as well as a 5-to-32 line decoder. We create them, we start 1-bit and then work our way up.

```
// 32-bit 4x1 mux
module MUX32_4x1(Y, I0, I1, I2, I3, S);
     // output list
     output [31:0] Y;
     //input list
     input [31:0] I0;
     input [31:0] I1;
     input [31:0] I2;
     input [31:0] I3;
     input [1:0] S;
     wire [31:0] MUX1;
     wire [31:0] MUX2;
     MUX32_2x1 M1(MUX1, I0, I1, S[0]);
     MUX32_2x1 M2(MUX2, I2, I3, S[0]);
     MUX32_2x1 M3(Y, MUX1, MUX2, S[1]);
endmodule
// 32-bit 8x1 mux
module MUX32_8x1(Y, I0, I1, I2, I3, I4, I5, I6, I7, S);
    // output list
    output [31:0] Y;
    //input list
    input [31:0] IO, I1, I2, I3, I4, I5, I6, I7;
    input [2:0] S;
    wire [31:0] MUX1;
    wire [31:0] MUX2;
    MUX32_4x1 M1(MUX1, I0, I1, I2, I3, S[1:0]);
MUX32_4x1 M2(MUX2, I4, I5, I6, I7, S[1:0]);
    MUX32_2x1 M3(Y, MUX1, MUX2, S[2]);
endmodule
// 32-bit 16x1 mux
|module MUX32_16x1(Y, I0, I1, I2, I3, I4, I5, I6, I7,
| I8, I9, I10, I11, I12, I13, I14, I15, S);
   output [31:0] Y;

//input list

input [31:0] 10, I1, I2, I3, I4, I5, I6, I7, I8, I9, I10, I11, I12, I13, I14, I15;

input [3:0] S;
```

MUX32 2x1 M3(Y, MUX1, MUX2, S[3]);

endmodule

# Implement 32-bit 32x1 MUX

```
D[0]
  D[1]
                                        32/
                       16x1
D[13]
                                                         0
D[14]
                                                         1
                    S[0] S[1] S[2] S[3]
D[16]
                                                           S[4]
D[17]
D[18]
                                     32/
                       16x1
D[29]
D[30]
 D[31]
                                                                          File: mu
                   S[0] S[1] S[2] S[3]
```

```
// 32-bit mux
module MUX32_32x1(Y, I0, I1, I2, I3, I4, I5, I6, I7,
                     18, 19, 110, 111, 112, 113, 114, 115,
                     I16, I17, I18, I19, I20, I21, I22, I23,
                     124, 125, 126, 127, 128, 129, 130, 131, S);
   // output list
   output [31:0] Y;
//input list
    input [31:0] I0, I1, I2, I3, I4, I5, I6, I7;
input [31:0] I8, I9, I10, I11, I12, I13, I14, I15;
    input [31:0] I16, I17, I18, I19, I20, I21, I22, I23;
    input [31:0] I24, I25, I26, I27, I28, I29, I30, I31;
    input [4:0] S;
   wire [31:0] MUX1;
   wire [31:0] MUX2;
   I28, I29, I30, I31, S[3:0]);
   MUX32_2x1 M3(Y, MUX1, MUX2, S[4]);
endmodule
```

```
// 2x4 Line decoder
module DECODER_2x4(D,I);
    // output
    output [3:0] D;
    // input
    input [1:0] I;
    wire [3:0] D;
    wire INV1, INV2;
    not n1(INV1, I[1]);
    not n2(INV2, I[0]);
    and a1(D[0], INV1, INV2);
    and a2(D[1], INV1, I[0]);
    and a3(D[2], I[1], INV2);
    and a4(D[3], I[1], I[0]);
endmodule
// 3x8 Line decoder
module DECODER_3x8(D,I);
    // output
    output [7:0] D;
    // input
    input [2:0] I;
    wire [7:0] D;
    wire [3:0] LD; //2x4 line decoder output
    wire INV;
    DECODER_2x4 ld(LD, I[1:0]);
    not n1(INV, I[2]);
    genvar i;
    generate
        for (i = 0; i < 4; i = i + 1)
        begin : Loop1
            and a1(D[i], LD[i], INV);
        end
    endgenerate
    generate
        for (i = 4; i < 8; i = i + 1)
        begin : Loop2
            and a2(D[i], LD[i - 4], I[2]);
        end
    endgenerate
```

endmodule

```
// 4x16 Line decoder
module DECODER_4x16(D,I);
    // output
    output [15:0] D;
    // input
    input [3:0] I;
   wire [15:0] D;
    wire [7:0] LD;
    wire INV;
    DECODER_3x8 ld(LD, I[2:0]);
    not n1(INV, I[3]);
    genvar i;
    generate
        for (i = 0; i < 8; i = i + 1)
        begin : loop1
            and a1(D[i], LD[i], INV);
    endgenerate
    generate
        for (i = 8; i < 16; i = i + 1)
        begin : Loop2
            and a2(D[i], LD[i - 8], I[3]);
    endgenerate
endmodule
```

# Implement 5-to-32 line decoder



```
// 5x32 Line decoder
module DECODER_5x32(D,I);
    // output
    output [31:0] D;
    // input
    input [4:0] I;
    wire [31:0] D;
    wire [15:0] LD;
    wire INV;
    DECODER_4x16 ld(LD, I[3:0]);
    not n1(INV, I[4]);
    genvar i;
    generate
        for (i = 0; i < 16; i = i + 1)
        begin : Loop1
            and a1(D[i], LD[i], INV);
    endgenerate
    generate
        for (i = 16; i < 32; i = i + 1)
        begin : Loop2
            and a2(D[i], LD[i - 16], I[4]);
    endgenerate
endmodule
```

Fig. 19. The diagram and Verilog code for multiplexors and decoders

# VIII. DESIGN AND IMPLIMENTATION OF ALU

The gate level implementation of ALU will take a couple of logic gates and use the ALU components created earlier.



Fig. 20. The diagram and portion of Verilog code for gate level ALU

In order to test the ALU, we can use the test bench from Project 2 in order to test.

```
# [TEST] 15 + 3 = 18,0 , got 18,0 ... [PASSED]
# [TEST] 15 - 15 = 0,1 , got 0,1 ... [PASSED]
# [TEST] 15 * 0 = 0,1 , got 0,1 ... [PASSED]
# [TEST] 8 >> 2 = 2,0 , got 2,0 ... [PASSED]
# [TEST] 1 << 2 = 4,0 , got 4,0 ... [PASSED]
# [TEST] 10 & 7 = 2,0 , got 2,0 ... [PASSED]
# [TEST] 10 | 7 = 15,0 , got 15,0 ... [PASSED]
# [TEST] 10 | 7 = 4294967280,0 , got 4294967280,0 ... [PASSED]
# [TEST] 100 slt 101 = 1,0 , got 1,0 ... [PASSED]
# Total number of tests 9
# Total number of pass 9
```

Fig. 21. Transcipt for ALU test bench

| (32'h0 | 32'h0 |      | 32'h | 0    | 32'h | 0    | 32'h | 0     | 32'h | 0    | 32' | n0           | 32'h | 0    | 32'h | 0     |   |
|--------|-------|------|------|------|------|------|------|-------|------|------|-----|--------------|------|------|------|-------|---|
| 32'h0  | 32'h0 |      | 32'h | 0    | 32'h | 0    | 32'h | 0     | 32'h | 0    | 32  | n0           | 32'h | 0    | 32'h | 0     |   |
| ((6'h0 | 1 (   | 6'h0 | 2    | 6'h0 | 3    | 6'h0 | 4    | (6'h0 |      | 6'h0 |     | <u>(6'h0</u> |      | 6'h0 | 8    | (6'h0 | 9 |
|        | 00000 | 00f  |      |      |      | 32'h | 0    | 32'h  | D    | 32'h | 000 | 000a         |      |      |      | 32'h  | D |
| ((32'h |       | 32'h |      | 32'h |      | _    |      | 0002  |      |      |     | 0007         |      |      | -    | 32'h  |   |
| 32'h   | D (   | 32'h | 0000 | 0000 |      | 32'h | 0    | 32'h  | D    | 32'h | D   | ) 32'h       | 0    | 32'h | f    | 32'h  | D |
|        |       |      |      |      |      |      |      |       |      |      |     |              |      |      |      |       |   |

Fig. 22. Wave signals for ALU test bench

# IX. DESIGN AND IMPLIMENTATION OF REGISTER\_FILE\_32X32

The register file will be similar, in terms of functionality, to Project 2's register file but it will be done in the gate level. We will use a 5-to-32 line decoder, multiplexors as well as 32 32-bit registers. The 32-bit registers are created using gate level implementation of SR Latch, D Latch, and D-Flip-Flop.

```
// 1 bit SR Latch
// Preset on nP=0, nR=1, reset on nP=1, nR=0;
// Undefined nP=0, nR=0
// normal operation nP=1, nR=1
module SR_LATCH(Q,Qbar, S, R, C, nP, nR);
    input S, R, C;
    input nP, nR;
    output Q,Qbar;
    wire Q,Qbar;
    wire N1, N2, N3, N4;
    nand nand1(N1, S, C);
    nand nand2(N2, R, C);
nand nand3(Q, N1, Qbar, nP);
    nand nand4(Qbar, N2, Q, nR);
endmodule
// 1 bit D latch
// Preset on nP=0, nR=1, reset on nP=1, nR=0;
// Undefined nP=0, nR=0
// normal operation nP=1, nR=1
module D_LATCH(Q, Qbar, D, C, nP, nR);
    input D, C;
input nP, nR;
    output Q,Qbar;
    wire Q, Obar;
    wire D TNV:
    not not1(D_INV, D);
    SR_LATCH sr(Q, Qbar, D, D_INV, C, nP, nR);
endmoduLe
// 1 bit flipflop +ve edge,
// Preset on nP=0, nR=1, reset on nP=1, nR=0;
// Undefined nP=0, nR=0
// normal operation nP=1, nR=1
module D_FF(Q, Qbar, D, C, nP, nR);
     input D, C;
     input nP, nR;
    output Q, Qbar;
    wire O, Obar;
    wire Y, Ybar;
    wire C INV;
    not not1(C_INV, C);
    D_LATCH d(Y, Ybar, D, C, nP, nR);
SR_LATCH s(Q, Qbar, Y, Ybar, C_INV, nP, nR);
endmodule
// 1 bit register +ve edge,
// Preset on nP=0, nR=1, reset on nP=1, nR=0;
// Undefined nP=0, nR=0
// normal operation nP=1, nR=1
module REG1(Q, Qbar, D, L, C, nP, nR);
    input D, C, L;
    input nP, nR;
    output Q,Qbar;
    wire Q, Qbar;
    wire MUX:
    MUX1_2x1 mux (MUX, Q, D, L);
    D_FF df(Q, Qbar, MUX, C, nP, nR);
```

endmodule

# Implement 32x32-bit Register File



```
DECODER_Sx32 dc(D, ADDR_M);

genvar i;

generate;

for (! =0; (< 32; i = i + 1)

begin : reg_Loop

end

endgenerate

MUX32_32x1 mux1(MUX32_1, REG[0], REG[1], REG[0], REG[0],
```

Fig. 23. The diagram and portion of Verilog code for 32x32-bit register file

To test the register file, I used the testbench that was provided and modified it a little. I was able to pass most tests, but I could not get the HiZ to output.

```
[TEST] Read 0, Write 0, expecting 32'hzzzzzzz, 32'hzzzzzzz, got xxxxxxxx, xxxxxxxx [FALLED]
[TEST] Read 0, Write 0, expecting 32'hzzzzzzz, 32'hzzzzzzz, got xxxxxxxx [FALLED]

Total number of tests 33

Total number of pass 32
```

Fig. 24. Transcipt for register file testbench



Fig. 25. Wave signals for register file testbench

# X. DESIGN AND IMPLIMENTATION OF MEMORY

The memory component will be the same as in Project 2, which means it is not created in the gate level. It will take five inputs READ, WRITE, CLK, RST, ADDR and will also take an inout DATA.

```
always @ (negedge RST or posedge CLK)
begin
if (RST === 1'b0)
begin
for(i=0;i<=`MEM INDEX LIMIT; i = i +1)</pre>
    sram_32x64m[i] = { `DATA_WIDTH{1'b0} };
$readmemh(mem_init_file, sram_32x64m);
end
else
begin
 if ((READ===1'b1)&&(WRITE===1'b0)) // read operation
    data_ret = sram_32x64m[ADDR];
 else if ((READ===1'b0)&&(WRITE===1'b1)) // write op
    sram 32x64m[ADDR] = DATA;
end
end
```

Fig. 26. Main Verilog code for memory

We can use the given test bench in order to test and see the memory output.

```
Total number of tests 27
Total number of pass 27
```

Fig. 27. Transcipt for memory



Fig. 28. Wave signals for memory

After creating the 64-bit memory, we must also create a memory wrapper, that connects the memory to a 32-bit register.



Fig. 29. Diagram and portion of Verilog code for memeroy wrapper

## XI. DESIGN AND IMPLIMENTATION OF CONTROL UNIT

The control unit for this project will not be gate level and will be a little different from the control unit in Project 2. The difference is that this control unit does not access the ALU at all. All it will do is output memory read and write signals based on the instruction and also send control signals to the data path based on the instruction. The control unit will get the instruction from the data path. The control unit will also have a state machine that is directly taken from Project 2.

Fig. 30. Main Verilog code for state machine

For each state in the control unit, there will be a specific control signal generated for each instruction. I was not able to generate the control signal for every instruction because I did not have enough time to. I plan to have each instruction

generate a signal that follows the format for Homework 2. For instance, in PROC\_FETCH, the control unit must read an instruction from memory, so for all instructions, the same control signal is created and sent to the data path.

```
always @ (posedge CLK)
begin
    case(proc_state)
    `PROC_FETCH :
    begin
        CTRL = 32'h08000020;
        MEM_READ = 1'b1;
        MEM_WRITE = 1'b0;
end
```

Fig. 31. Starting code for control unit, PROC\_FETCH state

# XII. DESIGN AND IMPLIMENTATION OF DATA PATH

The data path will take in the control signal from the control unit and an instruction from memory and will generate a path based on the signal. The data path is responsible for compute values from the ALU and do read and write operations between the register file and memory in order to simulate the the process of parsing and excecuting an instruction. We will follow the data path diagram given to us. One important thing to note is that in order to initialize the stack pointer and program counter at gate level, we must create a register that has preset values. I created a module that creates a register that initializes for a VALUE parameter. It does this by creating two registers, one with a zero preset and the other with a one preset. Then it chooses the preset value by using a mutiplexor with the VALUE as the selection input.



Fig. 32. Complete data path diagram

```
// 32-bit register with preset value
module REG32_PRE(Q, D, LOAD, CLK, RESET, VALUE);
     output [31:0] Q;
     input CLK, LOAD;
     input [31:0] D, VALUE;
     input RESET:
     wire [31:0] Q, X1, X2;
     wire [31:0] BO, B1;
     genvar i;
     generate
          for (i = 0; i < 32; i = i + 1)
          begin : reg_loop
               REG1 r0(B0[i], X1[i], D[i], LOAD, CLK, 1'b1, RESET);
REG1 r1(B1[i], X2[i], D[i], LOAD, CLK, RESET, 1'b1);
MUX1_2X1 m(Q[i], B0[i], B1[i], VALUE[i]);
          end
     endgenerate
endmodule
```

Fig. 33. Implementation of preset register

To test the preset register, I created a testbench in logic.v that loads the program counter and increments it every clock cycle. The output wave shows correct values.

```
`timescale 1ns/1ps
module LOGIC TB:
reg LOAD, C, RST;
wire [31:0] PC, ADD1;
REG32_PRE pc(PC, ADD1, LOAD, C, RST, 32'h00001000);
RC_ADD_SUB_32 rc(ADD1, x, PC, 32'b1, 1'b0);
initial
begin
     C = 0: LOAD = 0; RST = 0;
     # 10 LOAD = 1; RST = 1;
     # 10 LOAD = 0;
     # 10 LOAD = 1;
       10 LOAD = 0;
     # 10 LOAD = 1;
     #20 $stop;
always
begin
     #10 C = \sim C:
endmodul.e
```

| 32'h00001001  | 32'h00001002 | 32'h00001003 | 32'h0000 |
|---------------|--------------|--------------|----------|
|               |              |              |          |
| (32'h00001000 | 32'h00001001 | 32'h00001002 | 32'h0000 |
|               |              |              |          |
|               |              |              |          |

Fig. 34. Verilog code and output wave for preset register testbench

```
FULL_ADDER a1(ADD1, x, PC_LOAD, 1, 0);
FULL_ADDER a2(ADD2, x, ADD1, BIT_16_SIGN_EXT, 0);

REG32_PRE pc(PC_LOAD, PC_SEL_3, CTRL[0], CLK, RST, `INST_START_ADDR);
MUX32_2X1 m2(PC_SEL_1, R1_DATA, ADD1, CTRL[1]);
MUX32_2X1 m3(PC_SEL_2, PC_SEL_1, ADD2, CTRL[2]);
MUX32_2X1 m4(PC_SEL_3, BIT_6_ZERO_EXT, PC_SEL_2, CTRL[3]);

REG32_ir(IR_LOAD, DATA_IN, CTRL[4], CLK, RESET);
BUF32_2X1 buf3({OPCODE, RS, RT, RD, SHAMT, FUNCT, IMM, ADDR}, IR_LOAD);

BUF32_2X1 buf5(BIT_27_ZERO_EXT, {6'b0, ADDR});
BUF32_2X1 buf5(BIT_27_ZERO_EXT, {7'b0, SHAMT});
BUF32_2X1 buf5(BIT_16_SIGN_EXT, {16'b0, IMM});
BUF32_2X1 buf5(BIT_16_SIGN_EXT, {16'b0, IMM});
BUF32_2X1 buf6(BIT_16_SEL_0, EXT, {16'b0, IMM});
BUF32_2X1 buf6(BIT_16_SEL_0, EXT, {16'b0, IMM});
BUF32_2X1 buf8(BIT_16_LSB_ZERO_EXT, {11MM, 16'b0});

MUX32_2X1 m6(R1_SEL_1, RS, 1'b0, CTRL[7]);
REGISTER_FILE_32x32_rf(R1_DATA, R2_DATA, R1_SEL_1, RT,

| WA_SEL_3, WD_SEL_3, CTRL[8], CTRL[9], CLK, RST);
MUX32_2X1 m8(WA_SEL_2, 0, 31, CTRL[11]);
MUX32_2X1 m8(WA_SEL_3, WA_SEL_3, CTRL[11]);
MUX32_2X1 m10(WD_SEL_1, RL, DATA_IN, CTRL[12]);
MUX32_2X1 m10(WD_SEL_1, ALU, DATA_IN, CTRL[13]);
MUX32_2X1 m10(WD_SEL_3, ADD1, WD_SEL_2, CTRL[15]);
REG32_PRE_SP(SP_LOAD, ALU, CTRL[16], CLK, RESET, `INIT_STACK_POINTER);
MUX32_2X1 m14(OP1_SEL_1, R1_DATA, SP_LOAD, CTRL[17]);
MUX32_2X1 m15(OP2_SEL_1, BIT_16_ZERO_EXT, CTRL[18]);
MUX32_2X1 m15(OP2_SEL_1, BIT_16_ZERO_EXT, CTRL[19]);
MUX32_2X1 m16(OP2_SEL_2, BIT_16_ZERO_EXT, CTRL[18]);
MUX32_2X1 m17(OP2_SEL_3, OP2_SEL_3, R2_DATA, CTRL[27]);
MUX32_2X1 m19(MA_SEL_1, ALU, SP_LOAD, CTRL[27]);
MUX32_2X1 m19(MA_SEL_1, AU, SP_LOAD, CTRL[27]);
MUX32_2X1 m19(MA_SEL_1, AU, SP_LOAD, CTRL[27]);
MUX32_2X1 m19(MA_SEL_1, DATA_N, SP_LOAD, CTRL[27]);
MUX32_2X1 m19(MA_SEL_1, AU, SP_LOAD, CTRL[28]);
MUX32_2X1 m19(MA_SEL_1, AU, SP_LOAD, CTRL[28]);
MUX32_2X1 m19(MA_SEL_1, AU, SP_LOAD, CTRL[27]);
MUX32_2X1 m19(MA_SEL_1, AU, SP_LOAD, CTRL[27]);
MUX32_2X1 m19(MA_SEL_1, AU, SP_LOAD, CTRL[28]);
MUX32_2X1 m19(MA_SEL_2, MA_SEL_1, PC_LOAD, CTRL[28]);
```

Fig. 35. Portion of Verilog code for data path

# XIII. DESIGN AND IMPLIMENTATION OF PROCESSOR

The processor for this project will be a little different than the one from Project 2. Because the data path already holds the ALU and Register File, the processor will not need to implement them. Instead, the processor will implement control unit and data path. The processor will be responsible for allowing the control unit and data path to communicate to each other.



Fig. 36. Diagram and Verilog code for processor

# XIV. DESIGN AND IMPLIMENTATION OF DA\_VINCI

The final component of this project is the whole computer system. This system will hold the memory wrapper and the processor and is responsible for making them communicate with each other.



Fig. 37. Diagram and Verilog code DaVinci

# XV. TEST STRATEGY AND TEST IMPLEMENTATION

Because I was not able to create the control signals in the control unit, this computer system is incomplete and will

not work. However, most of the lower level components were able to create correct output which allows the ALU and Register file to work properly, all I need to do now is create the control signals and make sure that the data path is correct and my computer system should work.

```
30ns -> [0Xzzzzzzzz]
 0
        80ns -> [0Xzzzzzzzz]
 0
       130ns -> [OXzzzzzzzz]
#
  0
       180ns -> [OXzzzzzzzz]
  0
       230ns -> [0Xzzzzzzzz]
 a
       280ns -> [0Xzzzzzzzz]
  a
       330ns -> [0Xzzzzzzzz]
  a
       380ns -> [0Xzzzzzzzz]
  0
       430ns -> [0Xzzzzzzzz]
  a
       480ns -> [0Xzzzzzzzz]
  0
       530ns -> [0Xzzzzzzzz]
  0
       580ns -> [0Xzzzzzzzz]
```

Fig. 38. Transcript for DaVinci testbench

### XVI. CONCULSION

Overall, I wish that I was able to have completed to project in time. The project was tedious and stressful, but I was able to learn a lot more about Verilog because of it. The concepts of wire and register values were pretty confusing to me but this project has allowed me to understand it more clearly. I think that it would have been nice if I was able to work with more students to create test benches and generate control signals because that would have made the project funner and more successful. I am glad that I was able to implement an ALU and Register file at the gate level and I hope to finish this implementation one day