## **PreLab Questions**

1. Supposed we want to build a 32-bit counter using the circuit in Figure 1. If the gates used to construct the half-adders in the circuit are assumed to have a 2ns delay each and the flip-flop overhead is assumed to be negligible, what is the maximum clock frequency we could use to drive our counter? Given the clock frequency you just calculated, how long would it take this counter to roll over (i.e. return to 0). Please show your calculations.

Since each gate has propagation delay of 2ns

... Total delay 
$$(T)=(2\cdot 32)ns=64ns$$
  
Maximum clock frequency  $(f)=\frac{1}{T}=\frac{1}{64}GHz=15MHz$   
Time taken for roll over  $=2^{32}=4.29s$ 

2. Consider the use of a counter to divide an incoming clock. If our incoming clock signal is 32.768 kHz and we need a 64 Hz signal, how many bits would our counter need to have (i.e. what is n) to divide the incoming clock correctly.

$$\frac{32768}{64} = 512$$
  
∴ No. of bits  $= \log_2 512 = 9$ 

3. If the Seconds per Division setting for Figure 3 was set to 1 ms/div, what do you think would be a good bit width for the counter in Figure 4, assuming a 50 MHz clock signal was driving the counter? Explain your answer.

$$f_2 = \frac{f_1}{2^n}$$

$$2^n = \frac{f_1}{f_2}$$

$$n = \log_2 \frac{5 \times 10^7}{1 \times 10^3}$$

$$n = \log_2 5 \times 10^4 = 15.6$$