## **Prelab Questions**

Question 1: Verilog code with comments for the 2:4 binary decoder, the 4:2 binary encoder, and the 4:2 priority encoder. Do not use behavioral Verilog for these descriptions! Use the structural and dataflow concepts introduced in the previous lab.

Code Block 1: 2:4 Binary Decoder

```
'timescale 1ns / 1ps
1
   'default_nettype none
2
  3
   // Module Name: 2-4-binary-decoder
   // Author: Joseph M Martinsen
6
   //
   module two_four_decoder(Y, W, En);
8
      // Declare output wires
9
10
     output wire [3:0] Y
11
      // Declare input wires
12
      input wire [1:0] W,
13
14
     input wire En,
15
      // Assign output wire logic values
16
      assign Y[0] = (En \& W[1] \& W[0]);
17
      assign Y[1] =(En & W[1] & W[0]);
18
      \mathbf{assign} \ \mathbf{Y}[2] = (\mathbf{En} \ \& \ \mathbf{W}[1] \ \& \ \mathbf{\tilde{W}}[0]);
19
      assign Y[3] = (En \& W[1] \& W[0]);
20
   endmodule
21
```

Code Block 2: 4:2 Binary Encoder

```
1 'timescale 1ns / 1ps
2 'default_nettype none
```

```
// Module Name: 4_2_binary_encoder
4
  // Author: Joseph M Martinsen
5
6
  7
  module four_two_encoder (W,Y,zero);
9
    // Declare output wires
10
    output wire [1:0] Y;
    output wire zero;
11
12
    //Declare input wires
13
    input wire [3:0] W;
    // Assign logic values for output wires
14
    assign Y[0] = W[1] | W[3];
15
    assign Y[1] = W[2] \& W[3];
16
17
    assign zero = W[0] \& W[1] \& W[2] \& W[3];
18
  endmodule
```

## Code Block 3: 4:2 Priority Binary Encoder

```
module priority_encoder(
1
2
     input wire [3:0] W,
     output wire [1:0] Y,
3
     output wire zero)
4
5
     wire [3:0] i;
6
7
     assign i[0] = W[3] \& W[2] \& W[1] \& W[0];
8
     assign i [1] = W[3] \& W[2] \& W[1];
9
     assign i [2] = W[3] \& W[2];
10
     assign i[3] = W[3];
11
12
     four_two_encoder 4_2_enc (i,Y,zero);
13
```

15

**Question 2:** The complete truth table for the gate-level schematic shown in Figure 2. This truth table should not include dont cares (i.e. X)!

| $w_0$ | $w_1$ | $w_2$ | $w_3$ | $y_1$ | $y_0$ | zero |
|-------|-------|-------|-------|-------|-------|------|
| 0     | 0     | 0     | 0     | 0     | 0     | 1    |
| 0     | 0     | 0     | 1     | 1     | 1     | 1    |
| 0     | 0     | 1     | 0     | 1     | 0     | 1    |
| 0     | 0     | 1     | 1     | 1     | 1     | 1    |
| 0     | 1     | 0     | 0     | 0     | 1     | 1    |
| 0     | 1     | 0     | 1     | 1     | 1     | 1    |
| 0     | 1     | 1     | 0     | 1     | 1     | 1    |
| 0     | 1     | 1     | 1     | 1     | 1     | 1    |
| 1     | 0     | 0     | 0     | 0     | 0     | 1    |
| 1     | 0     | 0     | 1     | 1     | 1     | 1    |
| 1     | 0     | 1     | 0     | 1     | 0     | 1    |
| _1    | 0     | 1     | 1     | 1     | 1     | 1    |
| 1     | 1     | 0     | 0     | 0     | 1     | 1    |
| 1     | 1     | 0     | 1     | 1     | 1     | 1    |
| 1     | 1     | 1     | 0     | 1     | 1     | 1    |
| 1     | 1     | 1     | 1     | 1     | 1     | 0    |

**Question 3:** A brief comparison of the behavioral implementation of a multiplexer described in the background section with the multiplexer you described in the previous lab using structural and dataflow.

First off, in the behavioral implementation, there are no ouput wires. Instead there is a output reg, unique to an always block. The big difference is that in the structual code, the gate levels must be instatiated. Compare that to the behavioral which has an always block with a nested if else statement. The if else statement drives the logic instead of having to use logic gates.