# How to Build a Logic Analyzer



By: Cole Havener & Joseph Prachar

In this tutorial we will be going over the steps needed to create a logic analyzer using the zybo z7-10 development board created by Digilant. A logic analyzer reads and displays multiple digital signals, and is often used to debug and test complex digital circuits. Using the zybo z7-10s chip which has both a cortex-A9 processor and xilinx Artix FPGA on one chip enabling us to create custom IP blocks to handle things the processor cannot.

The completed logic analyzer has 8 ports to read from and is able to take user input through a terminal for simple commands such as stop, start and set frequency. This project is a good introduction to RTOS programing as well as developing both hardware and software in parallel.

Our project is on github here: <a href="https://github.com/JosephPrachar/logic">https://github.com/JosephPrachar/logic</a> analyzer

Necessary components:

- Zybo z7-10 board.
- HDMI cable
- HDMI Monitor display
- Vivado 2017.2
- Xilinx SDK 2017.2
- FreeRTOS

# Vivado Tips/Pitfalls

- 1. If you start to feel crazy and think that no matter what changes you make to the vivado side of you project nothing seems to change; you might not actually crazy. Double check your debug configuration settings <insert step here> to ensure that the sdk is actually programming the zybo board with the most recent bitstream file. (vivado puts its most recent bit file in project root//project name>.runs/impl 1/<name>.bit)
- 2. If a block design run fails, it never hurts to re-generate the HDL wrapper. You can do this even when you have made changes to the wrapper file by selecting not to overwrite the current file when asked. While this may seem useless, it seems that generating the HDL wrapper also generates some support files that may have disappeared (in our case, due to the imperfect use of source control with the project).
- 3. If Vivado fails to launch giving you "Microsoft Visual C++Runtime Library" error, and you are using windows 10, fear not, as you are not alone. To fix this go to c/xilinx/Vivado/2017.2/bin/unwrapped/win64.o. Once there rename vivado.exe to vivado.exe.backup, just to be safe. Then copy and paste vivado-vg.exe and rename the copy to vivado.exe. Vivado should now startup normally.
- 4. If the SDK fails to launch from vivado remember: it's just another program. You can start it manually with an empty workspace then open your project manually once it starts successfully.

5. If you are getting the "xparameters.h: No such file or directory" or other header files missing it likely means that your project cannot see the BSP that you have totally generated and updated from your latest hardware export (right???). The first solution to this problem is to delete any BSP's that you have generated, you may even have to go into the file explorer to do this, and generate a new one. This however is quite annoying. A less annoying solution is to only regenerate BSP 0 when updating hardware, then go back to approach 1 if unsuccessful. This \*usually\* works. If neither of these workflow changes works we must dive into the build settings. Go to Project->properties. In this window go to C/C++ Build->Settings. This is where all of the build settings are; the Xilinx SDK (just a thinly veiled version of Eclipse) may seem to build your software with magic, but even it has to call gcc just like us mere mortals. All the flags that it is using are in this menu, so the last ditch effort would be to manually include the BSP sources with this menu. You'll need to compile with the additional include path of <br/>bsp #>/ps7\_cortexta9\_0/include and link with the actual library at <br/>bsp #>/ps7\_cortexa9\_0/lib.

# Step-by-Step Tutorial

- 1. Get FreeRTOS running
  - a. Vivado
    - 1. Open vivado 2017.2
    - 2. Select file->New Project, click next
    - 3. Enter project name and storage location, click next



- 4. Select RTL Project and check do not specify sources at this time, click next
- 5. Open boards tab at top and select Zybo Z7-10
  - 1. How to add boards to vivado: https://reference.digilentinc.com/reference/software/vivado/board-files?redirect=1

- 6. We now have an empty vivado project!
- 7. Click create block design from left sidebar
- 8. Give it a name and leave everything else to defaults (click ok)
- 9. Right click and select add IP (should be a '+' symbol)
- 10. Start typing into the textbox to filter all the different ip blocks. We are looking for ZYNQ7 Processing System. Select and add it.



- 11. Now we have a way to design with the Dual-core ARM A9 Hard processor on the zynq chip!
- 12. Double click on the IP block you just created (Pro tip: this is the way to open any ip block customization menu that you add in the future)
- 13. Download this file <a href="https://raw.githubusercontent.com/ucb-bar/fpga-zynq/master/zybo/src/xml/ZYBO\_zynq\_def.xml">https://raw.githubusercontent.com/ucb-bar/fpga-zynq/master/zybo/src/xml/ZYBO\_zynq\_def.xml</a>
- 14. Select Import XPS Settings in the toolbar at the top of the window and navigate to/select the file from the previous step. (click ok)
- 15. Now we will remove the AXI Interface. In the PS-PL Configuration tab use the filter to search for M AXI GP0 Interface and deselect it.
- 16. Like the previous step, in the MIO Configuration tab SELECT the checkboxes GPIO MIO, ENET Reset, Timer 0, and Watchdog (Some of these may already be enabled)

17. Now your zyng block should look like this. (click ok)



- 18. Click on the run block animation that should be in the green bar at the top of the block design, accept the defaults and select ok.
- 19. Finally, in the sources pane, right click on the block design and select Create HDL Wrapper



- 20. Select the "Copy generated wrapper to allow user edits" radio button and hit ok
- 21. Click generate bitstream and wait...
- 22. Once that is complete, go to File->Export->Export Hardware
- 23. Check the include bitstream and click ok

#### 24. Now click FIle->Launch SDK and ok

#### b. SDK

1. The Xilinx SDK should have launched and you should have a window that looks like this:



- 2. Download the basic\_freertos.zip project and extract to the cproject root/cot name.sdk/ directory
- 3. Go to File->Import and select Existing Projects into Workspace option

4. Use the Select root Directory text box to find the project you just extracted and select finish.



- 5. The project should now be visible in the project Explorer
- 6. Oh no, the project has some compilation errors! Let's fix those. (Pro tip: Remember this error! If you ever get something like the "xparameters.h: No such file or directory" it likely means that your project cannot see the BSP that we are about to generate <view vivado tips/pitfalls section #5>)
- 7. To Generate this BSP go to File->New->Board Support Package, accept the defaults and click finish, then Ok when prompted with the Board Support Package Settings window

8. The project should build now! The last step now is to tell the SDK how/what to upload to your Zybo



- 9. Go to Run->Debug Configurations...
- 10. Right click on the option in the list Xilinx C/C++ application (System Debugger) and select new
- 11. Change the Debug Type to Standalone Application
- 12. Select both the Reset entire system and Run ps7\_post\_config options. (Note the bitstream file textbox and vivado tip/pitfall #1)

13. Now go to the Application tab at the top. Select the download checkbox for the ps7 cortexa9 0 row.



- 14. At this point the project name and/or the Application text boxes might have been filled for you. If not, give your project a name and point the application field to your cross compiled executable (this can be found in project root///project name.sdk/basic freertos/Debug//project name.elf).
- 15. Press the Debug button at the bottom of the window and the bitstream and code should be uploaded to your board.
- 16. Your program should stop at program entry. Set a few break points to explore how it works!

### 2. Create Video Pipeline

a. Intro: The video pipeline is one of the most important parts of this logic analyzer project. Since the new Zybo board has an HDMI output port, we elected to use that. This allowed us to get much better resolution than with the previous board's VGA output. While possible to display full HD with the HDMI port that seemed to be overkill, so we chose a display size of 1600x900. A less complicated approach to this pipeline would have been to create a framebuffer in bram then have the video driver directly access that. While this is simpler, a framebuffer is a poor usage of FPGA resources and would be unattainable at a 1600x900 resolution with 3 bytes per pixel (4.3 MB). This however, is a trivially small amount of DRAM; so much so that it was trivial to add double buffering. All of these points directed our development towards the Video DMA IP block and friends.

#### b. Add IP repo

- Intro: The demo that this hardware structure is based off of is this demo project:
   https://reference.digilentinc.com/learn/programmable-logic/tutorials/zybo-z7-hdmi-demo/start.

   Please download this project, it contains the IP repo that we must add for our project to function.
- 2. Open vivado, click on IP Catalog in sidebar
- 3. Right click on Vivado Repository
- 4. Select Add Repository...
- 5. Select < Demo Project root > /Zybo-Z7-10-HDMI/repo, click Select

#### c. Vivado

- 1. Open vivado back up and go into the block design
- 2. Add a High performance AXI connection to our ZYNQ block. Double click on the ZYNQ7 Processing System block and select S AXI HP0 Interface and M AXI GP0 Interface in the PS-PL Configuration tab.
- 3. Now add a new IP block called AXI Interconnect. Drag a connection from the M00\_AXI connector on the interconnect to the newly created S\_AXI\_HP0 on the ZYNQ block. Customize this block so that it only has one master interface and one slave. "Run Connection Automation" will be very useful for the rest of this project. Click it.
- 4. Select all boxes available and run
- 5. Create a new AXI Interconnect and drag a connection from M\_AXI\_GP0 on the ZYNQ to S00\_AXI on the new Interconnect. Run Connection Automation again, with all defaults.



6. Create new IP: RGB to DVI Video Encoder (Source).



7. Create new IP: AXI4-Stream to Video Out.



8. Create new IP: AXI4-Stream Subset Converter.



9. Create new IP: Video Timing Controller.



- 10. Create new IP: Dynamic Clock Generator. (keep defaults)
- 11. Create new IP: Video Direct Memory Access (keep defaults in advanced tab)



- 12. Run Connection Automation. Select everything except for rgb2dvi 0 and run
- 13. Make following connections manually:
  - 1. Axi dynclk 0.LOCKED O -> rgb2dvi 0.aRst n
  - 2. v\_tc\_0.clk -> rgb2dvi\_0.PixelClk -> V\_axi4s\_vid\_out\_0.vid\_io\_out\_ckl -> axi dynclk 0.PXL CLK O
  - 3. Axi dynclk 0.PXL CLK 5X O -> rgb2dvi 0.Serial Clk
  - 4. V axi4s vid out 0.vtg ce -> v tc 0.gen clken
  - 5. V\_tc\_0.vtiming\_out -> v\_azi4s\_vid\_out\_0.vtiming\_in
  - 6. axi\_vdma\_0.M\_AXIS\_MM2S -> axis\_subset\_converter.S\_AXIS
  - 7. axis subset converter.M AXIS -> v axi4s vid out 0
  - 8. V\_axi4s\_vid\_out\_0.vid\_io\_out -> rgb2dvi\_0.RGB
- 14. Right click on rgb2dvi.TMDS and select make external. Rename this HDMI out.

15. Right click on the ZYNQ block's IIC\_0 connection and make that external as well. Rename this HDMI out ddc.



- 16. Download constraints file ZYBO Master.xdc
- 17. Go to sources, right click on Constraints, click on add sources.
- 18. Select add or create constraints. Click next.
- 19. Select add files and navigate to the downloaded file. Press finish.
- 20. Re-generate HDL wrapper.
- 21. Generate bitstream.
- 22. Export hardware (include bitstream).
- 23. Switch to sdk. (Note: if your sdk was already open and you overwrote your last hardware export, the SDK will prompt you with a Warning! Hardware Specification File Change window. Hit yes and it will update itself with the new hardware)

#### d. SDK

- 1. Regenerate the BSP by deleting the last one and going to File->new->board support package (just as before).
- 2. Download the video\_source\_files.zip and extract the contents into the sdk project src directory.
- 3. Now only one thing before getting the video output setup!
- 4. In the main function we need to call our module's init function and its add\_tasks function. (don't forget to include display.h in the main.c file)
- 5. Once that is complete upload the program to the board, plug in an HDMI cable connected to a monitor, and check out the zybo generated graphics.

# 6. Looks great!



7. Now that we have a real task working, we can remove the "mytask" module as it was just a placeholder.

# 3. Create Data Capture Pipeline

- a. Intro: In this step we will be setting up the blocks used to capture and store the data from the ports, and how to get that data to our main memory. For this project we used a bram buffer to store the input from the ports. Every time a frame update is requested the buffer is transferred via DMA over to the DRAM and is processed for that frame's video output.
- b. Vivado
  - 1. Back to vivado we go.
  - 2. Open the block design.

3. Create new IP: AXI Central Direct Memory Access



4. Create new IP: AXI Bram Controller (don't worry if Memory Depth is not correct, it will be corrected when connected to the BRAM)



- 5. Create new IP: Block Memory Generator
  - 1. Mode = stand alone
  - 2. Memory type = true dual port ram
  - 3. Port A write depth = 2048
- 6. Customize the HP AXI interconnect to have 2 slaves and 2 masters

- 7. Make these connections
  - 1. blk\_mem\_gen\_0.PortA -> axi\_bram\_ctrl\_0.PortA
  - 2. axi\_bram\_ctrl\_0.S\_AXI -> axi\_interconnect\_0.M01\_AXI
  - 3. axi cdma 0.M AXI -> axi interconnect 0.S01 AXI
- 8. Right click on blk mem gen 0.PortB and make that connection external
- 9. Run Connection Automation and run all available.
- 10. Create new IP: AXI GPIO



- 11. Right click on the GPIO connector and make it external with name data sw reg
- 12. Right click on the GPIO2 connector and make it external with name data hw reg
- 13. Right click on the FCLK\_CLK0 connector of the PS and make it external as well

## 14. Run Connection Automation again and run all available



- 15. Open the address editor tab.
- 16. Under axi\_cdma\_0 right click on processing\_system7\_0 and choose assign address. Do the same for axi\_bram\_ctrl\_0.
- 17. Under axi vdma 0, exclude the axi bram ctrl 0.
- 18. Re-generate HDL wrapper.
- 19. Download data capture.sv
- 20. Right click on design sources and select add sources.
- 21. Select Add or create design sources. click next.
- 22. Navigate to source file and click finish.
- 23. Open up your block design wrapper file and remove all of the BRAM\_PORTB/data\_hw/sw\_reg/FCLK\_CLK0 inputs and outputs to the module. (Pro tip: from now on, vivado will be more than happy to overwrite your wrapper file if you tell it to; now that you have made changes to it, that isn't a great idea <vivado tips/pitfalls #2)

24. Copy these lines into your wrapper file under the wire declarations:

```
data_capture data_capture_i
(.clock(FCLK_CLK0),
  .reg_in(data_sw_reg_tri_o),
  .reg_out(data_hw_reg_tri_i),
  .ports(ports),
  .addr(BRAM_PORTB_addr),
  .dout(BRAM_PORTB_din),
  .en(BRAM_PORTB_en),
  .we(BRAM_PORTB_we));
```

- 25. In the actual design block instantiation remove the BRAM\_PORTB\_dout line and connect FCLK\_CLK0 to the BRAM\_PORTB\_clk.
- 26. Now add an 8 bit input bus to the wrapper module and call it "ports"
- 27. Finally uncomment the JC Pmod set\_property lines in the ZYBO\_Master.xdc file and replace "jc" with "ports".
- 28. Generate bitstream.
- 29. Export Hardware.
- 30. Open sdk.

#### c. SDK

- 1. Regenerate the BSP by deleting the last one and going to File->new->board support package (just as before)
- 2. Download these additional source files and extract the contents into the sdk project src directory.
- 3. Add in the init and add\_tasks for the scope module and data capture is ready to go!
- 4. Upload it to the board and set a breakpoint to see the data that is coming off of the pmod connector.

#### 4. Create keyboard Module

- a. For the user interface, a command line was chosen as it can serve as a familiar tool that can also simplify the graphical display of a program. This version uses a keyboard connected through the uart connection to a host computer due to easy and simple implementation. A reasonable effort was put into exploring using a conventional usb keyboard, but do to lack of Xilinx driver support for USB Host mode, this was unfeasible for a quarter long project. A PMOD PS/2 connector option was also explored and seems to be the best option for next features to add to this project.
- b. No vivado changes necessary!
- c. Download and extract the keyboard\_source\_files.zip into the src directory to enable a uart keyboard.
- d. Upload to the board and set breakpoints to see that the keys are being pressed (Pro tip: use a tool like putty to open a serial connection over the usb cable to the Zybo board)

## 5. Putting it all together

a. Developing the graphical display is next. This is a complicated task so depending on your ability/time commitment you can either try to develop your own library or you can use these updated video source files.



b. Finally, we are going to use semaphores to synchronize our scope task and our display task since display inherently depends on the scope task. A clever way to do this is by creating two counting semaphores. The scope task's semaphore starts at one while the display's starts at zero. On entrance to each of their tasks, each attempts to grab their semaphore. Scope will succeed while display will block. Then upon completing one iteration of a task each will increment the other's semaphore. This creates a strict alternation synchronization. This is best seen in the github repository.