

# Caravel SOC Introduction

Counter , Timer , UART Hurry



## **Topics**

- System Block Diagram (modules)
- Processor VexRISCV functions & its interface
- Reset / POR
- Management Protect Are power control
- Clocking / DLL, configuration SPI register
- Housekeeping SPI registers
- GPIO
- SPI

- IRQ
- Memory-mapped IO address
- SRAM Management area/Storage area
- Bus Wishbone
- Peripherals Counter/Timer/UART
- User project design (counter) Interface
- Testbench
- Firmware code



### **Counter Timer**

- The Timer is implemented as a countdown timer that can be used in various modes
  - Polling: Returns current countdown value to software
  - One-Shot: Loads itself and stops when value reaches 0
  - Periodic: Reloads itself when value reaches 0
- Register description
  - LOAD: If using One-Shot mode, then set count value into this register. when Timer is enabled, the value of this register will be loaded to VALUE registers.
  - **RELOAD**: If using Periodic mode, then set count value into this register. when Timer is enabled, the value of this register will be loaded to **VALUE** registers and reload value when Timer reaches 0.
  - EN: Set to 1 to enable/start the Timer. Set to 0 to disable the Timer.
  - **UPDATE VALUE**: A write to this register latches the current countdown value to value register.
  - VALUE: Latched countdown value. This value is updated by writing to UPDATE\_VALUE register.
  - EV\_STATUS: This register contains the current raw level of the zero event trigger.
  - **EV\_PENDING**: When a zero event occurs, the corresponding bit will be set in this register. To clear the Event, set the corresponding bit in this register.
  - EV ENABLE: This register enables the corresponding zero events.

| Register            | Address    |
|---------------------|------------|
| TIMERO_LOAD         | 0xf0005000 |
| TIMERO_RELOAD       | 0xf0005004 |
| TIMERO_EN           | 0xf0005008 |
| TIMERO_UPDATE_VALUE | 0xf000500c |
| TIMERO_VALUE        | 0xf0005010 |
| TIMERO_EV_STATUS    | 0xf0005014 |
| TIMERO_EV_PENDING   | 0xf0005018 |
| TIMERO_EV_ENABLE    | 0xf000501c |

```
defs.h
```

```
// Counter-Timer 0 Configuration

#define reg_timer0_config (*(volatile uint32_t*) CSR_TIMER0_EN_ADDR)

#define reg_timer0_data (*(volatile uint32_t*) CSR_TIMER0_LOAD_ADDR)

#define reg_timer0_data_periodic (*(volatile uint32_t*) CSR_TIMER0_RELOAD_ADDR)
```

#### csr.h

```
// Counter-Timer 0 Configuration
#define reg_timer0_config (*(volatile uint32_t*) CSR_TIMER0_EN_ADDR)
#define reg_timer0_data (*(volatile uint32_t*) CSR_TIMER0_LOAD_ADDR)
#define reg_timer0_data_periodic (*(volatile uint32_t*) CSR_TIMER0_RELOAD_ADDR)
```



# Counter Timer – Programming Guide

- To use the Timer in One-Shot mode, the user needs to:
  - Disable the timer
  - Set the load register to the expected duration
  - Fnable the Timer
- To use the Timer in Periodic mode, the user needs to:
  - Disable the Timer
  - Set the load register to 0
  - Set the reload register to the expected period
  - Enable the Timer
- For both modes, the CPU can be advertised by an IRQ that the duration/period has elapsed. (The CPU can also do software polling with update\_value and value to know the elapsed duration)



## Counter Timer – Example

One-Shot mode: Set the load register to 0x300



• Periodic mode: Set the reload register to 0x300

```
mgmtsoc en storage
 mgmtsoc load storage[31:0]
mgmtsoc reload storage[31:0]
                                                           00000300
       mgmtsoc value[31:0]
       mgmtsoc zero status
                                                                                                                                                                  Counter la.c
                                                                                                                                                                  //count timer test for periodic
                                                                                                                                                                  reg_timer0_config = 0 \times 00;
        mgmtsoc en storage
                                                                                                                                                                  reg timer0 data = 0 \times 0;
                                                                                                                                                                  reg timer0 data periodic = 0x300;
 mgmtsoc load storage[31:0]
                                                                                                                                                                  reg timer0 config = 0 \times 01:
mgmtsoc reload storage[31:0]
       mgmtsoc value[31:0]
                                                                                                    00000300 000002FF 000002FE 000002FD 000002FC 000002FB 000002FA 000002F9 000002F8
       mgmtsoc zero status
```



### **UART** - Introduction

• The UART provide general serial communication with the management SoC. The baud rate is configured at 9600 bps (104.2us per bit).

Protocol Format



- For UART to work the following settings need to be the same on both the transmitting and receiving side
  - Voltage level
  - Baud Rate
  - Parity bit (0 ~ 1 bit)
  - Data bits size (5 ~ 8 bits)
  - Stop bits size (1 ~ 2 bits)
  - Flow Control
- Caravel
  - Data bits: 8
  - Parity bit: 0
  - Stop bit: 1



RX

GND

Deivce

# Caravel UART ser tx (pin F7) and ser rx (pin E7)

| Related p    | ins |                   |
|--------------|-----|-------------------|
| SER_TX - F7, | F7  | mprj_io[6]/ser_tx |
| SER_RX - E7. | E7  | mprj_io[5]/ser_rx |





# UART tx (pin F7) and ser rx (pin E7)

Although the UART operates independently of the CPU, data transfers are blocking operations which will generate CPU wait states until the data transfer is completed.

- baud rate is 9600.
- Transmit data: reg\_uart\_data = "c"; Writing a value to this
  register will immediately start a data transfer on the '<ser\_tx>`
  pin. If the UART write operation is pending, then the CPU will
  be blocked with wait states until the transfer is complete
  before starting the new write operation.
- Receive data: Returns 255 (0xff) if no valid data byte; or returns the value of the received buffer otherwise, and clears the receive buffer for additional reads..
- Note that there is no FIFO associated with the UART.

| Register         | Address    |
|------------------|------------|
| UART_RXTX        | 0xf0005800 |
| UART_TXFULL      | 0xf0005804 |
| UART_RXEMPTY     | 0xf0005808 |
| UART_EV_STATUS   | 0xf000580c |
| UART_EV_PENDING  | 0xf0005810 |
| UART_EV_ENABLE   | 0xf0005814 |
| UART_TXEMPTY     | 0xf0005818 |
| UART_RXFULL      | 0xf000581c |
| UART_ENABLED_OUT | 0xf0006000 |

#### defs.h

```
// UART
#define reg_uart_data (*(volatile uint32_t*) CSR_UART_RXTX_ADDR)
#define reg_uart_txfull (*(volatile uint32_t*) CSR_UART_TXFULL_ADDR)
#define reg_uart_enable (*(volatile uint32_t*) CSR_UART_ENABLED_OUT_ADDR)

CSr.h

#define CSR_UART_BASE (CSR_BASE + 0x5800L)
#define CSR_UART_RXTX_ADDR (CSR_BASE + 0x5800L)
#define CSR_UART_TXFULL_ADDR (CSR_BASE + 0x5804L)
-/* uart_enabled */
#define CSR_UART_ENABLED_OUT_ADDR (CSR_BASE + 0x6000L)
```



# **UART-Example**

• Counter\_la.c

```
reg_mprj_io_6 = GPIO_MODE_MGMT_STD_OUTPUT;
          // Set UART clock to 64 kbaud (enable before I/O configuration)
97
          reg uart enable = 1;
      // Now, apply the configuration
101
      reg_mprj_xfer = 1;
       while (reg_mprj_xfer == 1);
103
          putchar('1'); //hurry
104
105
          putchar('0'); //hurry
      // Configure LA probes [31:0], [127:64] as inputs to the cpu
          // Configure LA probes [63:32] as outputs from the cpu
          reg_la0_oenb = reg_la0_iena = 0x000000000; // [31:0]
109
          reg_la1_oenb = reg_la1_iena = 0xFFFFFFFF; // [63:32]
          reg_la2_oenb = reg_la2_iena = 0x00000000; // [95:64]
111
          reg_la3_oenb = reg_la3_iena = 0x00000000; // [127:96]
112
113
114
          // Flag start of the test
115
          reg_mprj_datal = 0xAB400000;
```

firmware\stub.c

• Gtkwave



