

## Caravel SOC Introduction

Interrupt SRAM Wishbone UserProject Testbench Firmware

Josh



### **Topics**

- System Block Diagram (modules)
- Processor VexRISCV functions & its interface
- Reset / POR
- Management Protect Are power control
- Clocking / DLL, configuration SPI register
- Housekeeping SPI registers
- GPIO
- SPI

- Interrupt (IRQ)
- Memory-mapped IO address
- SRAM
- Bus Wishbone
- Peripherals Counter/Timer/UART
- User project design (counter) Interface
- Testbench
- Firmware code





## Caravel SOC – Interrupt (IRQ)

Josh



#### Outline

- Introduction
- EventManagmet-Base Interrupt System
- IRQ from User Project
  - Interrupt Enabling
  - Interrupt Service Routine



- Caravel Management SoC supports multiple types of interrupt
  - Timer
  - UART
  - User Project
- Generic usage model
  - Setup the interrupt service routine (ISR)
    - Checking corresponding interrupt status register
    - Clearing status register in the routine
    - May need to mask interrupt and unmask interrupt if nested interrupt not allowed
  - Enabling corresponding interrupt enable control registers
    - The interrupt register enabling must included the whole interrupt delivery path



## EventManagmet-Base Interrupt System

- Interrupt Event is represented and controlled by registers
  - Interrupt Status, Mode, and Enabling

| Interrupt | Module     |  |
|-----------|------------|--|
| 0         | TIMERO     |  |
| 1         | UART       |  |
| 2         | USER_IRQ_0 |  |
| 3         | USER_IRQ_1 |  |
| 4         | USER_IRQ_2 |  |
| 5         | USER_IRQ_3 |  |
| 6         | USER_IRQ_4 |  |
| 7         | USER_IRQ_5 |  |







- Enabling User Project USER\_IRQ\_0
  - EventManger-based interrupt Control/Status Register

| Register              | Address    | Description                                                                                                                                                             |
|-----------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| USER_IRQ_0_IN         | 0xF0006800 | IRQ Input(s) Status.                                                                                                                                                    |
| USER_IRQ_0_MODE       | 0xF0006804 | IRQ Mode: 0: Edge, 1: Change                                                                                                                                            |
| USER_IRQ_0_EDGE       | 0xF0006808 | IRQ Edge (when in Edge mode): 0: Rising Edge, 1: Falling Edge                                                                                                           |
| USER_IRQ_0_EV_STATUS  | 0xF000680C | This register contains the current raw level of the iO event trigger. Writes to this register have no effect [0]: Level of iO event                                     |
| USER_IRQ_0_EV_PENDING | 0xF0006810 | When an i0 event occurs, the corresponding bit will be set in this register. To clear the Event, set the corresponding bit in this register [0]: 1 if i0 event occurred |
| USER_IRQ_0_EV_ENABLE  | 0xF0006814 | This register enables the corresponding i0 events. Write a 0 to this register to disable individual events  [0]: Write a 1 to enable i0 Event                           |
| USER_IRQ_ENA_OUT      | 0xf0009800 | User IRQ Enables. Which is the bitmap to user_irq[2:0]. Configuring this register can be skipped in case the Management Protect isn't exist.                            |



- Enabling User Project USER\_IRQ\_0
  - CSR IRQ Mask Register
    - Interrupt Bitmaps
      - CSR\_IRQ\_MASK
        - 1'b1: unmask
      - CSR\_IRQ\_PENDING
        - 1'b1: IRQ Pending
  - Application interface definition

```
#define CSR_IRQ_MASK 0xBC0
#define CSR_IRQ_PENDING 0xFC0
```

```
#define TIMERO_INTERRUPT 0
#define UART_INTERRUPT 1
#define USER_IRQ_0_INTERRUPT 2
#define USER_IRQ_1_INTERRUPT 3
#define USER_IRQ_2_INTERRUPT 4
#define USER_IRQ_3_INTERRUPT 5
#define USER_IRQ_4_INTERRUPT 6
#define USER_IRQ_5_INTERRUPT 7
```

```
static inline unsigned int irq_getmask(void)
static inline void irq_setmask(unsigned int mask)
static inline unsigned int irq_pending(void)
```



- Enabling User Project USER\_IRQ\_0
  - RISC-V Machine Interrupt and Status Register
    - Machine Interrupt-Enable register, mie
      - Bits 11, MEIE (Machine External Interrupt Enable)
        - USER\_IRQ\_x interrupts described previously are mapped to the external interrupt type



- Machine-mode Status register, mstatus
  - Bits 3, MIE (Machine Interrupt Enable)
    - A global interrupt enable bit of RISC-V





- ISR Setup User Project USER\_IRQ\_0
  - RSIC-V Machine Trap-Vector Base-Address Register, mtvec
    - Hooked the ISR

| MXLEN-1                | 2 1  | 0      |
|------------------------|------|--------|
| BASE[MXLEN-1:2] (WARL) | MODE | (WARL) |
| MXLEN-2                | 2    | 2      |

| Value | Name     | Description                                    |
|-------|----------|------------------------------------------------|
| 0     | Direct   | All exceptions set pc to BASE.                 |
| 1     | Vectored | Asynchronous interrupts set pc to BASE+4×cause |
| >= 2  | NA       | Reserved                                       |

- ISR Setup User Project USER\_IRQ\_0
  - Hook is setup at C Runtime Initialization file
    - crt0\_vex.s
  - ISR is defined in isr.c

```
.global isr
.global start
start:
 j crt init
 nop
 nop
 nop
 nop
 nop
 nop
 nop
.global trap_entry
trap_entry:
 sw x1, - 1*4(sp)
 sw x31, -16*4(sp)
 addi sp,sp,-16*4
 call isr
 lw x1 , 15*4(sp)
 lw x31, 0*4(sp)
 addi sp,sp,16*4
```

```
crt_init:
    la sp, _fstack
    la a0, trap_entry
    csrw mtvec, a0
```





## Caravel SOC – SRAM

Josh



#### Outline

- Introduction
- Memory description
  - Executable Data Initialization
- SRAM Implementation



#### **SRAM**

- Storage (memory)
  - Connected through the Wishbone Interface





## Memory description

- Link Descriptor
  - sections.lds
- SRAM Usage
  - dff, Executable Data Section
    - .data
      - Initialized global variables
    - .bss
      - Uninitialized global variables
  - dff2, Stack for C Runtime

```
MEMORY {
    vexriscv_debug : ORIGIN = 0xf00f0000, LENGTH = 0x00000100

    dff : ORIGIN = 0x000000000, LENGTH = 0x000000400
    dff2 : ORIGIN = 0x000000400, LENGTH = 0x000000200
    flash : ORIGIN = 0x10000000, LENGTH = 0x01000000
    mprj : ORIGIN = 0x30000000, LENGTH = 0x001000000
    hk : ORIGIN = 0x26000000, LENGTH = 0x001000000
    csr : ORIGIN = 0xf00000000, LENGTH = 0x000100000
```

```
.data :
{
    . = ALIGN(8);
    _fdata = .;
    *(.data .data.* .gnu.linkonce.d.*)
    *(.data1)
    _gp = ALIGN(16);
    *(.sdata .sdata.* .gnu.linkonce.s.*)
    . = ALIGN(8);
    _edata = .;
} > dff AT > flash
```

```
.bss :
{
    . = ALIGN(8);
    _fbss = .;
    *(.dynsbss)
    *(.sbss .sbss.* .gnu.linkonce.sb.*)
    *(.scommon)
    *(.dynbss)
    *(.bss .bss.* .gnu.linkonce.b.*)
    *(COMMON)
    . = ALIGN(8);
    _ebss = .;
    _end = .;
} > dff
```



#### **Executable Data Initialization**

- C Runtime Initialization
  - Copy Data section from ROM to RAM

```
data_init:
 la a0, _fdata
 la a1, _edata
 la a2, _fdata_rom
data_loop:
 beq a0,a1,data_done
 lw a3,0(a2)
  sw a3,0(a0)
 add a0,a0,4
  add a2,a2,4
 j data_loop
data done:
bss_init:
 la a0, _fbss
 la a1, _ebss
bss_loop:
 beq a0,a1,bss_done
  sw zero,0(a0)
  add a0,a0,4
#ifndef SIM
 j bss loop
#endif
bss_done:
```



## **SRAM Implementation**

- Instances at mgmt.\_core.v
  - dff
    - 1024 bytes
    - RAM256.v
  - dff2
    - 512 bytes
    - RAM128.v

```
nodule RAM128 #( parameter COLS=1)
ifdef USE POWER PINS
  VPWR,
  VGND,
  CLK,
  WE0,
  EN0,
  Di0,
  Do0,
  localparam A_WIDTH = 7+$clog2(COLS);
                          VPWR;
                          VGND;
                          CLK;
                  [3:0] WE0;
                  [31:0] Di0;
                  [31:0] Do0;
                  [(A_WIDTH - 1): 0] A0;
  reg [31:0] RAM[(256*COLS)-1 : 0];
  always @(posedge CLK)
       if(EN0) begin
          Do0 <= RAM[A0];
          if(WE0[0]) RAM[A0][ 7: 0] <= Di0[7:0];
          if(WE0[1]) RAM[A0][15:8] <= Di0[15:8];
          if(WE0[2]) RAM[A0][23:16] <= Di0[23:16];
          if(WE0[3]) RAM[A0][31:24] <= Di0[31:24];
          Do0 <= 32'b0;
```





## Caravel SOC – Wishbone

Josh



#### Outline

- WISHBONE Introduction
- WISHBONE in Caravel
  - Path to User Project Slave
    - Request Selection
    - Slave Selection



- System-on-Chip (SoC) Interconnection Architecture for Portable IP Cores
- Purpose Fostering design reuse by alleviating SoC integration problems





- Variable core interconnection methods
  - Point-to-point
  - Data flow
  - Shared bus
    - Caravel SoC applied
  - Crossbar switch



Figure A-5. Crossbar switch interconnection.



Figure A-2. The point-to-point interconnection.



Figure A-3. The data flow interconnection.



Figure A-4. Shared bus interconnection.



#### WISHBONE Signals

- SYSCON
  - RST O
  - CLK\_O
- Common for both MASTER/SLAVE
  - RST\_I
  - CLK\_I
  - DAT\_I(), DAT\_O()
  - TGD\_I(), TGD\_O()
- MASTER
  - ADR\_O(), WE\_O, SEL\_O(), STB\_O, ACK\_I, CYC\_O
  - ERR\_I, RTY\_I, LOCK\_O, TGA\_O(), TGC\_O(), CTI\_O(), BTE\_O()
- SLAVE
  - ADR\_I(), WE\_I, SEL\_I(), STB\_I, ACK\_O, CYC\_I
  - ERR\_O, RTY\_O, LOCK\_I, TGA\_I(), TGC\_I(), CTI\_I(), BTE\_I()



Figure 1-2. Standard connection for timing diagrams.



- WISHBONE Bus Cycles
  - SINGLE READ/WRITE
  - BLOCK READ/WRITE





- Components on WISHBONE Bus
  - Master
    - SoC Core
      - CPU
      - UART
  - Slave
    - SoC core
      - 1-bit GPIO
      - Flash Controller
      - UART
      - SPI master
      - Logic analyzer
      - User input enables
    - User Project wrapper
    - Management SoC
      - Storage
    - Housekeeping
      - GPIO
      - SPI
      - System Control





## Signals to WISHBONE Bus @VexRiscv

- VexRiscv WISHBONE Address output
  - iBusWishbone\_ADR
    - assign iBusWishbone\_ADR = (iBus\_cmd\_m2sPipe\_payload\_pc >>> 2);
  - dBusWishbone\_ADR
    - assign dBusWishbone\_ADR = (dBus\_cmd\_halfPipe\_payload\_address >>> 2);
- https://github.com/SpinalHDL/VexRiscv/blob/master/src/main/scala/ vexriscv/plugin/

```
@DBusSimplePlugin.scala
      def getWishboneConfig() = WishboneConfig(
                                                                                                                           @IBusSimplePlugin.scala
57
         addressWidth - 30.
                                                                def toWishbone(): Wishbone - {
                                                                                                                                   def toWishbone(): Wishbone = {
         dataWidth = 32.
                                                         181
                                                                  val wishboneConfig = DBusSimpleBus.getWishboneConfig()
         selWidth = 4,
                                                         182
                                                                  val bus = Wishbone(wishboneConfig)
                                                                                                                                     val wishboneConfig = IBusSimpleBus.getWishboneConfig()
         useSTALL = false,
                                                         183
                                                                  val cmdStage = cmd.halfPipe()
                                                                                                                           146
                                                                                                                                     val bus = Wishbone(wishboneConfig)
61
         useLOCK = false.
                                                         184
                                                                                                                           147
                                                                                                                                     val cmdPipe = cmd.stage()
62
        useERR = true,
                                                         185
                                                                  bus.ADR := cmdStage.address >> 2
                                                                                                                           148
         useRTY = false,
                                                         186
                                                                  bus.CTI :=B"888"
                                                                                                                           149
                                                                                                                                     bus.ADR := (cmdPipe.pc >> 2)
         tgaWidth = 0,
                                                         187
                                                                  bus.BTE := "00"
                                                                                                                           150
                                                                                                                                     bus.CTI := B"000'
         tgcWidth = 0,
                                                         188
                                                                  bus.SEL := genMask(cmdStage).resized
                                                                                                                           151
                                                                                                                                      bus.BTE := "00"
         tgdWidth = 0,
                                                         189
                                                                  when(!cmdStage.wr) {
                                                                                                                           152
                                                                                                                                      bus.SEL := "1111"
         useBTE = true,
                                                         190
                                                                    bus.SEL := "1111"
         useCTI = true
                                                         191
69
```



# Round-robin for WB requests @Management Core

- wire [2:0] request;
- reg [1:0] grant = 2'd0;
- assign request = {dbg\_uart\_wishbone\_cyc, mgmtsoc\_dbus\_dbus\_cyc, mgmtsoc\_ibus\_ibus\_cyc};
  - always @(posedge sys\_clk) begin
    - Round-robin for requests

```
reg [29:0] comb_array_muxed0 = 30'd0;
reg [31:0] comb_array_muxed1 = 32'd0;
reg [3:0] comb_array_muxed2 = 4'd0;
reg comb_array_muxed3 = 1'd0;
reg comb_array_muxed4 = 1'd0;
reg comb_array_muxed5 = 1'd0;
reg [2:0] comb_array_muxed6 = 3'd0;
reg [1:0] comb_array_muxed7 = 2'd0;
```

```
ase (grant)
   1'd0: begin
      if ((~request[0])) begin
           if (request[1]) begin
               grant <= 1'd1;
           end else begin
               if (request[2]) begin
                   grant <= 2'd2;
               end
           end
       end
   1'dl: begin
      if ((~request[1])) begin
           if (request[2]) begin
               grant <= 2'd2;
           end else begin
               if (request[0]) begin
                   grant <= 1'd0;
               end
           end
       end
  end
  2'd2: begin
      if ((~request[2])) begin
           if (request[0]) begin
               grant <= 1'd0;
           end else begin
               if (request[1]) begin
                   grant <= 1'd1;
               end
           end
       end
   end
ndcase
```



### WISHBONE Share Signals @Management Core

- WISHBONE Shared Signals (shared\_xxx)
  - Output
    - shared\_adr, shared\_dat\_w, shared\_sel, shared\_cyc, shared\_stb, shared\_we, shared\_cti, shared\_bte
      - From selected requesters, comb\_array\_muxed0~comb\_array\_muxed7
  - Input
    - shared\_ack, shared\_dat\_r
      - To selected requesters, mgmtsoc\_dbus\_dbus\_xxx, mgmtsoc\_ibus\_ibus\_xxx,

dbg\_uart\_wishbone\_xxx

```
wire [29:0] shared_adr;
wire [31:0] shared_dat_w;
reg [31:0] shared_dat_r = 32'd0;
wire [3:0] shared_sel;
wire shared_cyc;
wire shared_stb;
reg shared_ack = 1'd0;
wire shared_we;
wire [2:0] shared_cti;
wire [1:0] shared_bte;
```

```
assign shared_adr = comb_array_muxed0;
assign shared_sel = comb_array_muxed1;
assign shared_sel = comb_array_muxed2;
assign shared_stb = comb_array_muxed3;
assign shared_stb = comb_array_muxed4;
assign shared_we = comb_array_muxed5;
assign shared_cti = comb_array_muxed6;
assign shared_bte = comb_array_muxed7;
assign mgmtsoc_ibus_ibus_dat_r = shared_dat_r;
assign mgmtsoc_dbus_dbus_dat_r = shared_dat_r;
assign dbg_uart_wishbone_dat_r = shared_dat_r;
assign mgmtsoc_ibus_ibus_ack = (shared_ack & (grant == 1'd0));
assign mgmtsoc_dbus_dbus_ack = (shared_ack & (grant == 1'd1));
assign dbg_uart_wishbone_ack = (shared_ack & (grant == 2'd2));
```



## WISHBONE Signals for Slaves @Management Core

- Signals to each WISHBONE Slave
  - dff\_bus
  - dff2\_bus
  - mgmtsoc\_litespimmap\_bus
  - hk
  - mprj
  - mgmtsoc\_wishbone
  - mgmptsoc\_vexriscv\_debug\_bus
- WISHBONE slave selection
  - reg [6:0] slave\_sel
    - Partial Decoding
  - Slave's CYC
    - shared\_cyc & slave\_sel[n]

| Memory Regions |            |            |  |  |
|----------------|------------|------------|--|--|
| Region         | Address    | Size       |  |  |
| dff            | 0x00000000 | 0x00000400 |  |  |
| dff2           | 0x00000400 | 0x00000200 |  |  |
| flash          | 0x10000000 | 0x01000000 |  |  |
| hk             | 0x26000000 | 0x00100000 |  |  |
| user project   | 0x30000000 | 0x10000000 |  |  |
| csr            | 0xf0000000 | 0x00010000 |  |  |
| vexriscv_debug | 0xf00f0000 | 0x00000100 |  |  |



## WISHBONE Signals for Slaves @Management Core

#### WISHBONE Slave Signals

- Output
  - To each WISHBONE Slave, mgmtsoc\_vexriscv\_debug\_bus, dff\_bus, dff2\_bus, mgmtsoc\_litespimmap\_bus, mprj, hk, mgmtsoc\_wishbone
    - E.g. mprj\_adr, mprj\_dat\_w, mprj\_sel, mprj\_stb, mprj\_we, mprj\_cit, mprj\_bte
    - From shared signals

#### Input

- ((((((mgmtsoc\_vexriscv\_debug\_bus\_ack | dff\_bus\_ack) | dff2\_bus\_ack) | mgmtsoc\_litespimmap\_bus\_ack) | mprj\_ack) | hk\_ack) | mgmtsoc\_wishbone\_ack);
  - To shared\_ack
- - To shared\_dat\_r



### WB Slaves Cycle Selection

- assign mgmtsoc\_vexriscv\_debug\_bus\_cyc = (shared\_cyc & slave\_sel[0]);
  - slave\_sel[0] = shared\_adr[29:6] == 24'd15732480, 0xF00F00 (to RiscV Debug, 32h'F00F0000)
- assign dff\_bus\_cyc = (shared\_cyc & slave\_sel[1]);
  - slave\_sel[1] = shared\_adr[29:8] == 1'd0, 0x0 (to SRAM, 32'h0~32'h3FF)
- assign dff2\_bus\_cyc = (shared\_cyc & slave\_sel[2]);
  - slave\_sel[2] = shared\_adr[29:7] == 2'd2, 0x2 (to SRAM, 32h'400~32'h5FF)
- assign mgmtsoc\_litespimmap\_bus\_cyc = (shared\_cyc & slave\_sel[3]);
  - slave\_sel[3] = shared\_adr[29:22] == 5'd16, 0x10 (to SPI Flash, 32h'10000000)
- assign mprj\_cyc = (shared\_cyc & slave\_sel[4]);
  - slave\_sel[4] = shared\_adr[29:26] == 2'd3, 0x3 (to User Project, 32'h30000000)
- assign hk\_cyc = (shared\_cyc & slave\_sel[5]);
  - slave\_sel[5] = shared\_adr[29:20] == 8'd152, 0x98 (to House Keeping, 32h'26000000)
- assign mgmtsoc\_wishbone\_cyc = (shared\_cyc & slave\_sel[6]);
- sSlave\_sel[6] = shared\_adr[29:14] == 16'd61440, 0xF000 (to CSR, 32h'F0000000)

```
always @(*) begin
    slave_sel = 7'd0;
    slave_sel[0] = (shared_adr[29:6] == 24'd15732480);
    slave_sel[1] = (shared_adr[29:8] == 1'd0);
    slave_sel[2] = (shared_adr[29:7] == 2'd2);
    slave_sel[3] = (shared_adr[29:22] == 5'd16);
    slave_sel[4] = (shared_adr[29:26] == 2'd3);
    slave_sel[5] = (shared_adr[29:20] == 8'd152);
    slave_sel[6] = (shared_adr[29:14] == 16'd61440);
end
```



## WISHBONE Signals for Slaves @Management Core

Signals of each WISHBONE Slaves

```
assign mgmtsoc vexriscv debug bus adr = shared adr;
assign mgmtsoc vexriscv debug bus dat w = shared dat w;
assign mgmtsoc vexriscv debug bus sel = shared sel;
assign mgmtsoc vexriscv debug bus stb = shared stb;
assign mgmtsoc vexriscy debug bus we = shared we;
assign mgmtsoc vexriscv debug bus cti = shared cti;
assign mgmtsoc vexriscy debug bus bte = shared bte;
assign dff bus adr = shared adr;
assign dff bus dat w = shared dat w;
assign dff bus sel = shared sel;
assign dff bus stb = shared stb;
assign dff bus we = shared we;
assign dff bus cti = shared cti;
assign dff bus bte = shared bte;
assign dff2 bus adr = shared adr;
assign dff2 bus dat w = shared dat w;
assign dff2 bus sel = shared sel;
assign dff2 bus stb = shared stb;
assign dff2 bus we = shared we;
assign dff2 bus cti = shared cti;
assign dff2 bus bte = shared bte;
assign mgmtsoc litespimmap bus adr = shared adr;
assign mgmtsoc litespimmap bus dat w = shared dat w;
assign mgmtsoc litespimmap bus sel = shared sel;
assign mgmtsoc litespimmap bus stb = shared stb;
assign mgmtsoc litespimmap bus we = shared we;
assign mgmtsoc litespimmap bus cti = shared cti;
assign mgmtsoc litespimmap bus bte = shared bte;
```

```
assign mprj adr = shared adr;
assign mprj dat w = shared dat w;
assign mpri sel = shared sel;
assign mprj stb = shared stb;
assign mprj we = shared we;
assign mprj cti = shared cti;
assign mprj bte = shared bte;
assign hk adr = shared adr;
assign hk dat w = shared dat w;
assign hk sel = shared sel;
assign hk stb = shared stb;
assign hk we = shared we;
assign hk cti = shared cti;
assign hk bte = shared bte;
assign mgmtsoc wishbone adr = shared adr;
assign mgmtsoc wishbone dat w = shared dat w;
assign mgmtsoc wishbone sel = shared sel;
assign mgmtsoc wishbone stb = shared stb;
assign mgmtsoc wishbone we = shared we;
assign mgmtsoc wishbone cti = shared cti;
assign mgmtsoc wishbone bte = shared bte;
```

```
assign mgmtsoc_vexriscv_debug_bus_cyc = (shared_cyc & slave_sel[0]);
assign dff_bus_cyc = (shared_cyc & slave_sel[1]);
assign dff2_bus_cyc = (shared_cyc & slave_sel[2]);
assign mgmtsoc_litespimmap_bus_cyc = (shared_cyc & slave_sel[3]);
assign mprj_cyc = (shared_cyc & slave_sel[4]);
assign hk_cyc = (shared_cyc & slave_sel[5]);
assign mgmtsoc_wishbone_cyc = (shared_cyc & slave_sel[6]);
```



# WISHBONE Signals for User Project Slave @Management Core

- Signals to User Project WISHBONE
  - Output
    - mprj\_cyc\_o , mprj\_stb\_o, mprj\_we\_o, mprj\_sel\_o, mprj\_adr\_o, mprj\_dat\_o
      - 30bits address to 32bits here
      - From mprj\_cyc, mprj\_stb, mprj\_we, mprj\_sel, mprj\_adr, mprj\_dat\_w (from shared\_xxx)
  - Input
    - mprj\_ack\_i, mprj\_dat\_i
      - To mprj\_ack, mprj\_dat\_r (to shared\_xxx)

```
output wire mprj_cyc_o,
output wire mprj_stb_o,
output wire mprj_we_o,
output wire [3:0] mprj_sel_o,
output reg [31:0] mprj_adr_o,
output wire [31:0] mprj_dat_o,
input wire [31:0] mprj_dat_i,
input wire mprj_ack_i,
```

```
assign mprj_cyc_o = mprj_cyc;
assign mprj_stb_o = mprj_stb;
assign mprj_we_o = mprj_we;
assign mprj_sel_o = mprj_sel;
always @(*) begin
    mprj_adr_o = 32'd0;
    mprj_adr_o[31:2] = mprj_adr;
    mprj_adr_o[1:0] = 1'd0;
end
assign mprj_dat_r = mprj_dat_i;
assign mprj_dat_o = mprj_dat_w;
assign mprj_ack = mprj_ack_i;
```



# WISHBONE Signals for User Project Slave @Management Core Wrapper

- Signals to User Project WISHBONE
  - Output
    - mprj\_cyc\_o , mprj\_stb\_o, mprj\_we\_o, mprj\_sel\_o, mprj\_adr\_o, mprj\_dat\_o
      - From mprj\_cyc\_o , mprj\_stb\_o, mprj\_we\_o, mprj\_sel\_o, mprj\_adr\_o, mprj\_dat\_o (from Management Core)
  - Input
    - mprj\_ack\_i, mprj\_dat\_i
      - To mprj\_ack\_i, mprj\_dat\_i (to Management Core)

```
output mprj_cyc_o,
output mprj_stb_o,
output mprj_we_o,
output [3:0] mprj_sel_o,
output [31:0] mprj_adr_o,
output [31:0] mprj_dat_o,
input mprj_ack_i,
input [31:0] mprj_dat_i,
```

```
.mprj_ack_i(mprj_ack_i),
.mprj_dat_i(mprj_dat_i),
.mprj_cyc_o(mprj_cyc_o),
.mprj_stb_o(mprj_stb_o),
.mprj_we_o(mprj_we_o),
.mprj_sel_o(mprj_sel_o),
.mprj_adr_o(mprj_adr_o),
.mprj_dat_o(mprj_dat_o),
```



## WISHBONE Signals for User Project Slave @Carval

- Signals to User Project WISHBONE
  - Output
    - mprj\_cyc\_o\_core (user), mprj\_stb\_o\_core (user), mprj\_we\_o\_core (user), mprj\_sel\_o\_core (user), mprj\_adr\_o\_core (user), mprj\_dat\_o\_core (user)
      - From mprj\_cyc\_o , mprj\_stb\_o, mprj\_we\_o, mprj\_sel\_o, mprj\_adr\_o, mprj\_dat\_o (from Management Core Wrapper)
  - Input
    - mprj\_ack\_i\_core (user), mprj\_dat\_i\_core (user)
      - To mprj\_ack\_i, mprj\_dat\_i (to Management Core Wrapper)

```
wire mprj_cyc_o_core;
wire mprj_stb_o_core;
wire mprj_we_o_core;
wire [3:0] mprj_sel_o_core;
wire [31:0] mprj_adr_o_core;
wire [31:0] mprj_dat_o_core;
wire mprj_ack_i_core;
wire [31:0] mprj_dat_i_core;
```

```
.mprj_cyc_o(mprj_cyc_o_core),
.mprj_stb_o(mprj_stb_o_core),
.mprj_we_o(mprj_we_o_core),
.mprj_sel_o(mprj_sel_o_core),
.mprj_adr_o(mprj_adr_o_core),
.mprj_dat_o(mprj_dat_o_core),
.mprj_ack_i(mprj_ack_i_core),
.mprj_dat_i(mprj_dat_i_core),
```

```
assign mprj cyc o user = mprj cyc o core;
assign mprj stb o user = mprj stb o core;
assign mprj we o user = mprj we o core;
assign mprj sel o user = mprj sel o core;
assign mprj adr o user = mprj adr o core;
assign mprj dat o user = mprj dat o core;
assign mprj dat i core = mprj dat i user;
assign mprj ack i core = mprj ack i user;
```

```
.wbs_cyc_i(mprj_cyc_o_user),
.wbs_stb_i(mprj_stb_o_user),
.wbs_we_i(mprj_we_o_user),
.wbs_sel_i(mprj_sel_o_user),
.wbs_adr_i(mprj_adr_o_user),
.wbs_dat_i(mprj_dat_o_user),
.wbs_ack_o(mprj_ack_i_user),
.wbs_dat_o(mprj_dat_i_user),
```











# Caravel SOC – User Project Design Interface

Josh



### Outline

- Introduction
- Counter Design
  - Interface
  - Testbench & Firmware



#### Introduction

- User Project Wrapper
  - Providing the interface between Management Core and User Project
    - Wishbone
      - Range 0x30000000 ~ 0x3FFFFFFF
    - Logic Analyzer
      - [127:0]
    - MPRJ\_IO
      - [37:0]
    - User Clock
    - IRQ
      - [2:0]
  - Implementation
    - user project wrapper.v





#### Introduction

User Project Wrapper Implementation

```
user proj example mprj (
`ifdef USE POWER PINS
   .vccd1(vccd1), // User area 1 1.8V power
   .vssd1(vssd1), // User area 1 digital ground
    .wb clk i(wb clk i),
   .wb_rst_i(wb_rst_i),
   // MGMT SoC Wishbone Slave
    .wbs cyc i(wbs cyc i),
    .wbs_stb_i(wbs_stb_i),
    .wbs we i(wbs we i),
    .wbs sel i(wbs sel i),
    .wbs adr i(wbs adr i),
    .wbs_dat_i(wbs_dat_i),
   .wbs ack o(wbs ack o),
    .wbs dat o(wbs dat o),
    .la data in(la data in),
    .la data out(la data out),
    .la_oenb (la_oenb),
   // IO Pads
    .io in (io in),
   .io_out(io_out),
    .io oeb(io oeb),
    .irg(user irg)
```

```
dule user project wrapper #(
  parameter BITS = 32
ifdef USE_POWER_PINS
                 // User area 1 3.3V supply
  inout vdda1,
  inout vdda2, // User area 2 3.3V supply
  inout vssa1, // User area 1 analog ground
  inout vssa2, // User area 2 analog ground
  inout vccd1, // User area 1 1.8V supply
  inout vccd2, // User area 2 1.8v supply
  inout vssd1,  // User area 1 digital ground
  inout vssd2,  // User area 2 digital ground
  // Wishbone Slave ports (WB MI A)
  input wb clk i,
  input wb_rst_i,
  input wbs stb i,
  input wbs_cyc_i,
  input wbs_we_i,
  input [3:0] wbs_sel_i,
  input [31:0] wbs dat i,
  input [31:0] wbs_adr_i,
  output wbs ack o,
  output [31:0] wbs_dat_o,
  input [127:0] la data in,
  output [127:0] la_data_out,
  input [127:0] la_oenb,
  input [`MPRJ_IO_PADS-1:0] io_in,
  output [`MPRJ_IO_PADS-1:0] io_out,
  output [`MPRJ IO PADS-1:0] io oeb,
  // Analog (direct connection to GPIO pad---use with caution)
  // Note that analog I/O is not available on the 7 lowest-numbered
  // GPIO pads, and so the analog io indexing is offset from the
  // GPIO indexing by 7 (also upper 2 GPIOs do not have analog io).
  inout [`MPRJ_IO_PADS-10:0] analog_io,
  input user clock2,
  // User maskable interrupt signals
  output [2:0] user irq
```



## User Project Counter Design

Interface to User Project Wrapper

// WB MI A

assign valid = wbs cyc i && wbs stb i;

assign wbs\_dat\_o = rdata;

assign wdata = wbs dat i;

assign io out = count;

assign wstrb = wbs sel i & {4{wbs we i}};

assign io\_oeb = {(`MPRJ\_IO\_PADS-1){rst}};

- Wishbone
- Logic Analyzer
- MPRJ\_IO
- IRQ (No used)

```
assign irq = 3'b000;
counter #(
                                     assign la data out = {{(127-BITS){1'b0}}, count};
    .BITS(BITS)
                                     // Assuming LA probes [63:32] are for controlling the count register
 counter(
                                     assign la_write = ~la_oenb[63:32] & ~{BITS{valid}}};
   .clk(clk),
                                    // Assuming LA probes [65:64] are for controlling the count clk & reset
   .reset(rst),
                                     assign clk = (~la_oenb[64]) ? la_data_in[64]: wb_clk_i;
   .ready(wbs_ack_o),
                                     assign rst = (~la_oenb[65]) ? la_data_in[65]: wb_rst_i;
   .valid(valid),
                                                          output [12/:0] la data out,
                                                          input [127:0] la oenb,
   .rdata(rdata),
   .wdata(wbs dat i),
   .wstrb(wstrb),
                                                          input [`MPRJ IO PADS-1:0] io in,
   .la write(la write),
                                                          output [`MPRJ_IO_PADS-1:0] io_oeb,
   .la input(la data in[63:32]),
    .count(count)
                                                          output [2:0] irq
```

```
dule counter #(
  parameter BITS = 32
 input clk,
 input reset,
 input valid,
 input [3:0] wstrb,
 input [BITS-1:0] wdata,
 input [BITS-1:0] la write,
 input [BITS-1:0] la input,
 output ready,
 output [BITS-1:0] rdata,
 output [BITS-1:0] count
 reg ready;
 reg [BITS-1:0] count;
 reg [BITS-1:0] rdata;
 always @(posedge clk) begin
      if (reset) begin
          count <= 0:
          ready <= 0;
      end else begin
          ready <= 1'b0;
          if (~|la_write) begin
              count <= count + 1;</pre>
          end
          if (valid && !ready) begin
              ready <= 1'b1;
              rdata <= count;
              if (wstrb[0]) count[7:0] <= wdata[7:0];</pre>
              if (wstrb[1]) count[15:8] <= wdata[15:8];</pre>
              if (wstrb[2]) count[23:16] <= wdata[23:16];</pre>
              if (wstrb[3]) count[31:24] <= wdata[31:24];</pre>
          end else if (|la_write) begin
              count <= la_write & la_input;</pre>
          end
 end
```





## Caravel SOC – Testbench and Firmware

Josh



#### Counter - LA



counter\_la\_tb.v: https://github.com/bol-edu/caravel-soc/blob/main/testbench/counter\_la/counter\_la\_tb.v
counter\_la.c: https://github.com/bol-edu/caravel-soc/blob/main/testbench/counter\_la/counter\_la.c
user\_proj\_example.counter.v: https://github.com/bol-edu/caravel-soc/blob/main/rtl/user/user\_proj\_example.counter.v



## counter\_la\_tb.v (verilog testbench)

assign checkbits = mprj\_io[31:16] which was outputted from GPIO

```
29     wire [37:0] mprj_io;
30     wire [15:0] checkbits;
31
32     assign checkbits = mprj_io[31:16];
```

wait checkbits == flag values from firmware (counter\_la.c) then dispaly corresponded flag status

```
157
              initial begin
                      wait(checkbits == 16'hAB40);
158
159
                      $display("LA Test 1 started");
                      wait(checkbits == 16'hAB41);
160
                      wait(checkbits == 16'hAB51);
161
                      $display("LA Test 2 passed");
162
                      #10000;
163
                      $finish:
164
165
              end
```

load compiled counter\_la.c (counter\_la.hex) to spiflash then executed by CPU

```
232
              spiflash #(
                       .FILENAME("counter_la.hex")
233
              ) spiflash (
234
235
                       .csb(flash csb),
                       .clk(flash_clk),
236
                       .io0(flash_io0),
237
238
                       .io1(flash_io1),
239
                       .io2(),
                                                // not used
240
                       .io3()
                                                // not used
              );
241
242
```

counter\_la\_tb.v: https://github.com/bol-edu/caravel-soc/blob/main/testbench/counter\_la/counter\_la\_tb.v



## counter la.c (firmware)

(1) config mprj\_io[31:16] as output in counter\_la.c (2) apply above configuration

(3) enable la1 (4) flag start test (5) assign counter value via la (6) disable la1

(7) if counter output value > 0x1F4 then flag 0xAB41 and break while (8) flag 0xAB51 at finish

```
reg_mprj_io_31 = GPIO_MODE_MGMT_STD_OUTPUT
                                                         104
62
            reg_mprj_io_30 = GPIO_MODE_MGMT_STD_OUTPUT
                                                         105
63
            reg_mprj_io_29 = GPIO_MODE_MGMT_STD_OUTPUT
                                                         106
64
            reg_mprj_io_28 = GPIO_MODE_MGMT_STD_OUTPUT
            reg_mprj_io_27 = GPIO_MODE_MGMT_STD_OUTPUT
65
                                                         108
66
            reg_mprj_io_26 = GPIO_MODE_MGMT_STD_OUTPUT
                                                          109
67
            reg_mprj_io_25 = GPIO_MODE_MGMT_STD_OUTPUT
                                                         110
68
            reg_mprj_io_24 = GPIO_MODE_MGMT_STD_OUTPUT
                                                         111
69
            reg_mprj_io_23 = GPIO_MODE_MGMT_STD_OUTPUT
                                                         112
            reg_mprj_io_22 = GPIO_MODE_MGMT_STD_OUTPUT
70
                                                         113
            reg_mprj_io_21 = GPIO_MODE_MGMT_STD_OUTPUT
71
                                                         114
72
            reg_mprj_io_20 = GPIO_MODE_MGMT_STD_OUTPUT
                                                          115
            reg_mprj_io_19 = GPIO_MODE_MGMT_STD_OUTPUT
73
                                                         116
            reg_mprj_io_18 = GPIO_MODE_MGMT_STD_OUTPUT
74
                                                         117
            reg_mprj_io_17 = GPIO_MODE_MGMT_STD_OUTPUT
75
                                                         118
             reg mprj io 16 = GPIO MODE MGMT STD OUTPUT
```

note: reg mprj datal = mprj io[31:16]

100
(2) // Now, apply the configuration
reg\_mprj\_xfer = 1;
while (reg mprj xfer == 1);

counter\_la.c: https://github.com/bol-edu/caravel-soc/blob/main/testbench/counter\_la/counter\_la.c



#### Counter - WB



counter\_wb\_tb.v: https://github.com/bol-edu/caravel-soc/blob/main/testbench/counter\_wb/counter\_wb\_tb.v
counter\_wb.c: https://github.com/bol-edu/caravel-soc/blob/main/testbench/counter\_wb/counter\_wb.c
user\_proj\_example.counter.v: https://github.com/bol-edu/caravel-soc/blob/main/rtl/user/user\_proj\_example.counter.v



## counter\_wb\_tb.v (verilog testbench)

assign checkbits = mprj\_io[31:16] which was outputted from GPIO

```
28 wire [37:0] mprj_io;

29 wire [7:0] mprj_io_0;

30 wire [15:0] checkbits;

31

32 assign checkbits = mprj_io[31:16];
```

wait checkbits == flag values from firmware (counter\_wb.c) then dispaly corresponded flag status

```
160
              initial begin
161
                      wait(checkbits == 16'hAB60);
                      $display("Monitor: MPRJ-Logic WB Started");
162
                      wait(checkbits == 16'hAB61);
163
164
                      `ifdef GL
                      $display("Monitor: Mega-Project WB (GL) Passed");
165
166
167
                          $display("Monitor: Mega-Project WB (RTL) Passed");
                      `endif
168
                  $finish:
169
170
              end
```

load compiled counter\_wb.c (counter\_wb.hex) to spiflash then executed by CPU

```
spiflash #(
233
                      .FILENAME("counter_wb.hex")
234
              ) spiflash (
235
                      .csb(flash csb),
236
                      .clk(flash clk),
                      .io0(flash io0),
237
                      .io1(flash_io1),
                      .io2(),
                                               // not used
240
                      .io3()
                                               // not used
241
```

counter\_wb\_tb.v: https://github.com/bol-edu/caravel-soc/blob/main/testbench/counter\_wb/counter\_wb\_tb.v



## counter\_wb.c (firmware)

(1) enable wb (2) config mprj\_io[31:16] as output in counter\_wb.c (3) apply above configuration

```
reg_spi_enable = 1;
         reg wb enable = 1;
        reg_mprj_io_31 = GPIO_MODE_MGMT_STD_OUTPUT
        reg_mprj_io_30 = GPIO_MODE_MGMT_STD_OUTPUT
        reg_mprj_io_29 = GPIO_MODE_MGMT_STD_OUTPUT
        reg_mprj_io_28 = GPIO_MODE_MGMT_STD_OUTPUT
62
63
        reg_mprj_io_27 = GPIO_MODE_MGMT_STD_OUTPUT
        reg_mprj_io_26 = GPIO_MODE_MGMT_STD_OUTPUT
65
        reg_mprj_io_25 = GPIO_MODE_MGMT_STD_OUTPUT
66
        reg_mprj_io_24 = GPIO_MODE_MGMT_STD_OUTPUT
        reg_mprj_io_23 = GPIO_MODE_MGMT_STD_OUTPUT
67
68
        reg_mprj_io_22 = GPIO_MODE_MGMT_STD_OUTPUT;
69
        reg_mprj_io_21 = GPIO_MODE_MGMT_STD_OUTPUT
        reg_mprj_io_20 = GPIO_MODE_MGMT_STD_OUTPUT
70
        reg_mprj_io_19 = GPIO_MODE_MGMT_STD_OUTPUT
        reg_mprj_io_18 = GPIO_MODE_MGMT_STD_OUTPUT
        reg_mprj_io_17 = GPIO_MODE_MGMT_STD_OUTPUT
         reg mpri io 16 = GPIO MODE MGMT STD OUTPUT
         reg mprj_xfer = 1;
         while (reg mprj xfer == 1);
```

- (4) disable la (5) flag start test
- (6) assign counter value via wb slave

(7) If counter output value >= 2B3D) then flag 0xAB61 at finish

```
//reg_mprj_datal = 0xAB600000;
while(1){
    if (reg_mprj_slave >= 0x2B3D) {
        reg_mprj_datal = 0xAB610000;
        break;
    }
}
```

note: reg\_mprj\_datal = mprj\_io[31:16]

counter\_wb.c: https://github.com/bol-edu/caravel-soc/blob/main/testbench/counter\_wb/counter\_wb.c

