



Welcome to 1DT301, Computer Technology autumn 2021!

# 1DT301, Computer Technology

- Programming in Assembly and C
- STK500 or STK600
- Lectures ~12 + 4
- Laboratory work (6 labs).
- Laboratory work is mandatory
- Written exam
- Studying remotely



### **Linnæus University**

Sweden

#### Planning, 1DT301, Computer Technology, autumn 2021

| Lec | Date:      | Time                               | Room   | Content                                                                                         | Lab                           |
|-----|------------|------------------------------------|--------|-------------------------------------------------------------------------------------------------|-------------------------------|
| F1  | 2021-09-06 | 1015-1200                          | Online | Introduction, Course start Repetition of binary and hexadecimal numbers, two's complement form. | None.                         |
| F2  | 2021-09-08 | 1315-1500                          | Online | Experimental environment, STK600, How to use ports. Assembly programming.                       |                               |
| F3  | 2021-09-10 | 10 <sup>15</sup> -12 <sup>00</sup> | Online | Subroutine call, function of the STACK. Introduction to lab1.                                   |                               |
| F4  | 2021-09-13 | 10 <sup>15</sup> -12 <sup>00</sup> | Online | Using register pairs, subroutine call, random generator.                                        | Lab 1. How to use the         |
| F5  | 2021-09-14 | 1315-1500                          | Online | Atmel AVR Assembler. Jumping and branching.                                                     | PORTs. Digital input/output.  |
| F6  | 2021-09-17 | 1015-1200                          | Online | Using interrupts. Introduction to lab2.                                                         |                               |
| F7  | 2021-09-20 | 1015-1200                          | Online | Using timers and serial communication, USART.                                                   | Lab 2. Subroutines            |
| C1  | 2021-09-24 | 1015-1200                          | Online | Introduction to C-programming language. Introduction to lab3.                                   |                               |
| F8  | 2021-09-27 | 1015-1200                          | Online | Interfacing to Hitachi display.                                                                 | Lab 3. Interrupt routines     |
| C2  | 2021-10-01 | 1015-1200                          | Online | Introduction to C-programming language. Introduction to lab4.                                   |                               |
| F9  | 2021-10-04 | 1015-1200                          | Online | Disassembler, instructions op-code.                                                             | Lab 4. Timer and UART.        |
| C3  | 2021-10-08 | 10 <sup>15</sup> -12 <sup>00</sup> | Online | Introduction to C-programming language. Introduction to lab5.                                   |                               |
| F10 | 2021-10-11 | 1015-1200                          | Online | Addressing modes, program examples.                                                             | Lab 5. LCD-Display.           |
| C4  | 2021-10-15 | 1015-1200                          | Online | Introduction to C-programming language. Introduction to lab6.                                   |                               |
| F11 | 2021-10-18 | 1015-1200                          | Online | Calculations with multiply, program examples.                                                   | Lab 6. CyberTech Wall Display |
| F12 | 2021-10-22 | 1015-1200                          | Online | Repetition and program examples.                                                                | and C-programming.            |

#### Manuals and free on-line books:

- 1. doc2466\_ATmega16.pdf 8-bit Atmel Microcontroller with 4K/128K/256K Bytes In-System Programmable Flash
- 2. Instruction set.pdf ATMEL 8-bit AVR Instruction Set
- 3. doc1022\_AVR\_Assembler\_user\_guide.pdf AVR Assembler User Guide
- 4. JHD202C\_display\_2x20.pdf
- 5. Beginners Introduction to the Assembly Language of ATMEL-AVR-Microprocessors (English, Free on-line book), www.avr-asm-download.de/beginner\_en.pdf

#### Text books:

- 1. Programming and Interfacing ATMEL's AVRs, 1st Edition, chapter 2, page 29 166 (English)
- 2. Mikroprocessorteknik, Per Foyer, Studentlitteratur. ISBN 91-44-03876-3 (Swedish)

### Schedule

https://cloud.timeedit.net/lnu/web/schema2/riqvoQ0qY6XZ9QQyYp197ZQ061Zcw56QQZZ6705Q9Yo.html

### Communication channels

MyMoodle is the official channel for communicating messages.

Slack (#1DT301-comp-tech) is the unofficial channel.

# Are you studying remotely?

I need to figure out which of You are studying remotely. So, if You are studying remotely send me an email (kala224@Inu.se) where You tell from where.

### ATMega2560



| Max ADC Resolution (bits) | 10        |
|---------------------------|-----------|
| Program Memory Size (KB)  | 256       |
| Capture/Compare/PWM (CCP) | 4         |
| Number of Comparators     | 1         |
| CPU Speed (MIPS/DMIPS)    | 16        |
| Data EEPROM (bytes)       | 4096      |
| DigitalTimerQty_16bit     | 4         |
| Max 8 Bit Digital Timers  | 2         |
| Ethernet                  | None      |
| I2C                       | 1         |
| Program Memory Type       | Flash     |
| mtrlcntrlinputcapture     | 4         |
| ADC Channels              | 16        |
| Low Power                 | No        |
| Operating Voltage         | 1.8 - 5.5 |
| outputcomparatorPWM       | 16        |
| Pin Count                 | 100       |
| SPI                       | 5         |
| Temp Range (°C)           | -40 - 85  |
| USART                     | 4         |

# Pin Configuration





# STK 600



# ATTiny85





#### **Parametrics**

Click on a property to perform a parametric search for other products with that property.

| Max ADC Resolution (bits)                                       | 10                   |
|-----------------------------------------------------------------|----------------------|
| Program Memory Size (KB)                                        | 8                    |
| Number of Comparators                                           | 1                    |
| CPU Speed (MIPS/DMIPS)                                          | 20                   |
| Data EEPROM (bytes)                                             | 512                  |
| Max 8 Bit Digital Timers                                        | 2                    |
| Ethernet                                                        | None                 |
| 12C                                                             | 1                    |
| Program Memory Type                                             | Flash                |
|                                                                 | FIASII               |
| ADC Channels                                                    | 4                    |
|                                                                 | - 1                  |
| ADC Channels                                                    | 4                    |
| ADC Channels  Low Power                                         | 4<br>No              |
| ADC Channels  Low Power  Operating Voltage                      | 4<br>No<br>1.8 - 5.5 |
| ADC Channels  Low Power  Operating Voltage  outputcomparatorPWM | 4<br>No<br>1.8 - 5.5 |

### Architecture



Figure 2. Block Diagram





### Assemby or Assembler language.

### Assembly language

From Wikipedia, the free encyclopedia

An assembly language (or assembler language),<sup>[1]</sup> often abbreviated asm, is any low-level programming language in which there is a very strong correspondence between the instructions in the language and the architecture's machine code instructions.<sup>[2]</sup> Assembly language may also be called *symbolic machine code*.<sup>[3][4]</sup>

Assembly code is converted into executable machine code by a utility program referred to as an assembler. The conversion process is referred to as assembly, as in assembling the source code. Assembly language usually has one statement per machine instruction (1:1), but comments and statements that are assembler directives, [5] macros, [6][1] and symbolic labels of program and memory locations are often also supported.

Each assembly language is specific to a particular computer architecture and sometimes to an operating system.<sup>[7]</sup> However, some assembly languages do not provide specific syntax for operating system calls, and most assembly languages can be used universally with any

# Different CPUs, different Assembly languages

```
<> 

☐ □ Assembly (x86)
    TODO INSERT CONFIG CODE HERE USING CONFIG BITS GENERATOR
   #INCLUDE <P16F84A.INC>
  RES VECT CODE
                                       : processor reset vector
              START
                                       ; go to beginning of program
       GOTO
    TODO ADD INTERRUPTS HERE IF USED
8 CBLOCK 0x0C
    COUNT1
    COUNT2
11 ENDC
13 MAIN PROG CODE
    START
                                         PIC16F887
       BSF STATUS, RP0
       MOVLW 0xFE
       MOVWF TRISB
       BCF STATUS, RP0
   MAIN
       BSF PORTB.0
       CALL DELAY
       BCF PORTB, 0
       CALL DELAY
       GOTO MAIN
```

```
//asynchronous 8n1 serial transmi
#define TX PIN 6
                            //TX 1
 global SerialPutChar
SerialPutChar:
        push r16
        push r17
                            :1 start + 8 data + 1 stop bits (bit count)
        ldi r16. 10
                            ;Invert everything (r24 = byte to xmit)
            r24
                             :Start bit
        sec
putchar0:
                            ; If carry set
        brcc putchar1
        cbi _SFR_IO_ADDR(PORTA), TX_PIN ; send a '0'
        rimp putchar2
                             else
putchar1:
        sbi _SFR_IO_ADDR(PORTA), TX_PIN ;send a '1'
putchar2:
        rcall UARTDelay
                             ;1/2 bit delay +
                            ;1/2 bit delay = 1bit delay
        rcall UARTDelay
              r24
                             :Get next bit
        lsr
              r16
                             If not all bits sent
        dec
                             :send next
             putchar0
                             else
              r17
```

Microchip has purchased Atmel in 2015. Microcip is thus selling AVR micro controllers.



# Documentation. doc2549\_ATmega2560.

Most important document.
Includes almost everything about the controller that you have to know for programming it.

Example:

Pin lay-out of CPU
Different registers
Memory configuration etc.

#### **Features**

- High Performance, Low Power Atmel<sup>®</sup> AVR<sup>®</sup> 8-Bit Microcontroller
- Advanced RISC Architecture
  - 135 Powerful Instructions Most Single Clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
  - Up to 16 MIPS Throughput at 16MHz
  - On-Chip 2-cycle Multiplier
- . High Endurance Non-volatile Memory Segments
  - 64K/128K/256KBytes of In-System Self-Programmable Flash
  - 4Kbytes EEPROM
  - 8Kbytes Internal SRAM
  - Write/Erase Cycles:10,000 Flash/100,000 EEPROM
  - Data retention: 20 years at 85°C/ 100 years at 25°C
  - Optional Boot Code Section with Independent Lock Bits
    - . In-System Programming by On-chip Boot Program
    - · True Read-While-Write Operation
  - Programming Lock for Software Security
    - Endurance: Up to 64Kbytes Optional External Memory Space
- Atmel<sup>®</sup> QTouch<sup>®</sup> library support
  - Capacitive touch buttons, sliders and wheels
  - QTouch and QMatrix® acquisition
  - Up to 64 sense channels
- JTAG (IEEE std. 1149.1 compliant) Interface
  - Boundary-scan Capabilities According to the JTAG Standard
  - Extensive On-chip Debug Support
  - Programming of Flash, EEPROM, Fuses, and Lock Bits through the JTAG Interface
- Peripheral Features
  - Two 8-bit Timer/Counters with Separate Prescaler and Compare Mode
  - Four 16-bit Timer/Counter with Separate Prescaler, Compare- and Capture Mode
  - Real Time Counter with Separate Oscillator
  - Four 8-bit PWM Channels
  - Six/Twelve PWM Channels with Programmable Resolution from 2 to 16 Bits (ATmega1281/2561, ATmega640/1280/2560)
  - Output Compare Modulator
  - 8/16-channel, 10-bit ADC (ATmega1281/2561, ATmega640/1280/2560)
  - Two/Four Programmable Serial USART (ATmega1281/2561, ATmega640/1280/2560)
  - Master/Slave SPI Serial Interface
  - Byte Oriented 2-wire Serial Interface
  - Programmable Watchdog Timer with Separate On-chip Oscillator
  - On-chip Analog Comparator
  - Interrupt and Wake-up on Pin Change
- Special Microcontroller Features
- Power-on Reset and Programmable Brown-out Detection
- Internal Calibrated Oscillator
- External and Internal Interrupt Sources
- Six Sleep Modes: Idle, ADC Noise Reduction, Power-save, Power-down, Standby, and Extended Standby
- I/O and Packages



8-bit Atmel
Microcontroller
with
64K/128K/256K
Bytes In-System
Programmable
Flash

ATmega640/V ATmega1280/V ATmega1281/V ATmega2560/V ATmega2561/V

**Preliminary** 

### Documentation. 8-bit AVR Instruction Set.

Second most important document. Includes all instructions and detailed information about them.

#### **Instruction Set Nomenclature**

#### Status Register (SREG)

SREG: Status Register

C: Carry Flag

Z: Zero Flag

N: Negative Flag

V: Two's complement overflow indicator

S:  $N \oplus V$ , For signed tests

H: Half Carry Flag

T: Transfer bit used by BLD and BST instructions

I: Global Interrupt Enable/Disable Flag

#### **Registers and Operands**

Rd: Destination (and source) register in the Register File

Rr: Source register in the Register File

R: Result after instruction is executed

K: Constant data

k: Constant address

b: Bit in the Register File or I/O Register (3-bit)

: Bit in the Status Register (3-bit)

X,Y,Z: Indirect Address Register

(X=R27:R26, Y=R29:R28 and Z=R31:R30)

I/O location address

Displacement for direct addressing (6-bit)



8-bit **AVR**® Instruction Set

# Documentation. M2560def, include file.

This file includes all definitions and register names. With this file included in a program, we can use names instead absolut addresses.

```
m2560def
APPLICATION NOTE FOR
                                           THE AVR FAMILY
:* Number
                    : AVR000
;* File Name : "m2560def.inc"
;* Title : Register/Bit Definitions for the ATmega2560
;* Title
;* Date
                    : 2011-08-25
;* Version
;* Support E-mail
                    : 2.35
                    : avr@atmel.com
;* Target MCU
                    : ATmega2560
:* DESCRIPTION
;* When including this file in the assembly program file, all I/O register; names and I/O register bit names appearing in the data book can be used.
;* In addition, the six registers forming the three data pointers X, Y and
* Z have been assigned names XL - ZH. Highest RAM address for Internal
* SRAM is also defined
  The Register names are represented by their hexadecimal address.
  The Register Bit names are represented by their bit number (0-7).
;* Please observe the difference in using the bit names with instructions
;* such as "sbr"/"cbr" (set/clear bit in register) and "sbrs"/"sbrc"
* (skip if bit in register set/cleared). The following example illustrates
```

# Documentation. m2560def, include file.

```
TCNT0
                                                             = 0x26
                                            .equ
                                                             = 0x25
                                                    TCCR0B
                                            .equ
                                                    TCCR0A
                                                             = 0x24
                                            .equ
                                                    GTCCR
                                                             = 0x23
                                            .equ
                                                    EEARH
                                                             = 0x22
                                            .equ
Example:
                                                             = 0x21
                                                    EEARL
                                            .equ
                                                    EEDR
                                                             = 0x20
                                            .equ
We will use a
                                                             = 0x1f
                                                    EECR
                                            .equ
                                                    GPIOR0
                                                             = 0x1e
                                            .equ
register which is
                                                             = 0x1d
                                                    EIMSK
                                            .equ
called DDRD. It is
                                                    EIFR
                                                             = 0x1c
                                            .equ
                                                             = 0x1b
                                            .equ
                                                    PCIFR
located in this CPU
                                                    TIFR5
                                                             = 0x1a
                                            .equ
                                            .equ
                                                    TIFR4
                                                             = 0x19
(ATmega2560) on
                                                    TIFR3
                                                             = 0x18
                                            .equ
                                                    TIFR2
                                                             = 0x17
                                            .equ
address 0x0a. In a
                                                             = 0x16
                                                    TIFR1
                                            .equ
                                                    TIFR0
                                                             = 0x15
                                            .equ
different CPU it can
                                                    PORTG
                                                             = 0x14
                                            .equ
                                                             = 0x13
                                                    DDRG
                                            .equ
be an other address.
                                                             = 0x12
                                            .equ
                                                    PING
                                                             = 0x11
                                            .equ
                                                    PORTF
By including the file
                                                    DDRF
                                                             = 0x10
                                            .equ
m2560def, we can
                                                             = 0x0f
                                            .equ
                                                    PINF
                                                    PORTE
                                                             = 0x0e
                                            .equ
overcome this
                                                             = 0x0d
                                                    DDRE
                                            .equ
                                                             = 0x0c
                                            .equ
                                                    PINE
problem.
                                                             = 0x0b
                                                    PORTD
                                            .equ
                                                             = 0x0a
                                            .equ
                                                    DDRD
```

m2560def

#### **Complete Instruction Set Summary**

**Instruction Set Summary** 

| Mnemonics | Operands | Description                   | Operation              | Flags       | #Clock<br>Note |
|-----------|----------|-------------------------------|------------------------|-------------|----------------|
|           |          | Arithmetic and                | d Logic Instructions   |             | ļ.             |
| ADD       | Rd, Rr   | Add without Carry             | Rd f- Rd+ Rr           | Z,C,N,V,S,H | 1              |
| ADC       | Rd, Rr   | Add with Carry                | Rd f- Rd + Rr + C      | Z,C,N,V,S,H | 1              |
| ADIW      | Rd, K    | Add Immediate to Word         | Rd+1:Rd f- Rd+1:Rd + K | Z,C,N,V,S   | 2 (1)          |
| SUB       | Rd, Rr   | Subtract without Carry        | Rd f- Rd - Rr          | Z,C,N,V,S,H | 1              |
| SUBI      | Rd, K    | Subtract Immediate            | Rd f- Rd - K           | Z,C,N,V,S,H | 1              |
| SBC       | Rd, Rr   | Subtract with Carry           | Rd f- Rd - Rr - C      | Z,C,N,V,S,H | 1              |
| SBCI      | Rd, K    | Subtract Immediate with Carry | Rd f- Rd - K - C       | Z,C,N,V,S,H | 1              |
| SBIW      | Rd, K    | Subtract Immediate from Word  | Rd+1:Rd = Rd+1:Rd - K  | Z,C,N,V,S   | 2 (1)          |
| AND       | Rd, Rr   | Logical AND                   | Rd f- Rd • Rr          | Z,N,V,S     | 1              |
| ANDI      | Rd, K    | Logical AND with Immediate    | Rd f- Rd • K           | Z,N,V,S     | 1              |
| OR        | Rd, Rr   | Logical OR                    | Rd f- Rd v Rr          | Z,N,V,S     | 1              |
| ORI       | Rd, K    | Logical OR with Immediate     | Rd f- Rd v <b>K</b>    | Z,N,V,S     | 1              |
| EOR       | Rd, Rr   | Exclusive OR                  | Rd f- Rd EB Rr         | Z,N,V,S     | 1              |
| COM       | Rd       | One's Complement              | Rd f- \$FF-Rd          | Z,C,N,V,S   | 1              |
| NEG       | Rd       | Two's Complement              | Rd f- \$00 - Rd        | Z,C,N,V,S,H | 1              |
| SBR       | Rd,K     | Set Bit(s) in Register        | Rd f- Rd v K           | Z,N,V,S     | 1              |
| CBR       | Rd,K     | Clear Bit(s) in Register      | Rd f- Rd • (\$FFh - K) | Z,N,V,S     | 1              |
| INC       | Rd       | Increment                     | Rd f- Rd+ 1            | Z,N,V,S     | 1              |
| DEC       | Rd       | Decrement                     | Rd f- Rd - 1           | Z,N,V,S     | 1              |
| TST       | Rd       | Test for Zero or Minus        | Rd f- Rd • Rd          | Z,N,V,S     | 1              |
| rl D      | Dr!      | rlo r Donic-tor               | Dr! , Dr! d:\ Dr!      | 7 1\1\IC:   | 1              |

#### ■ AVR Instruction Set

#### **Instruction Set Summary (Continued)**

| Mnemonics | nics Operands Description |                                                                            | Operation                                  | Flags | #Clock<br>Note |
|-----------|---------------------------|----------------------------------------------------------------------------|--------------------------------------------|-------|----------------|
| BRID      | k                         | Branch if Interrupt Disabled                                               | if ( I = 0) then PC ← PC + k + 1           | None  | 1/2            |
|           | 1                         | Data Transfe                                                               | or Instructions                            | '     | '              |
| MOV       | Rd, Rr                    | Copy Register                                                              | Rd ← Rr                                    | None  | 1              |
| MOVW      | Rd, Rr                    | Copy Register Pair                                                         | Rd+1:Rd ← Rr+1:Rr                          | None  | 1 (1)          |
| LDI       | Rd, K                     | Load Immediate                                                             | Rd ← K                                     | None  | 1              |
| LDS       | Rd, k                     | Load Direct from data space                                                | $Rd \leftarrow (k)$                        | None  | 2 (1)(4)       |
| LD        | Rd, X                     | Load Indirect                                                              | $Rd \leftarrow (X)$                        | None  | 2 (2)(4)       |
| LD        | Rd, X+                    | Load Indirect and Post-Increment                                           | $Rd \leftarrow (X), X \leftarrow X + 1$    | None  | 2 (2)(4)       |
| LD        | Rd, -X                    | Load Indirect and Pre-Decrement $X \leftarrow X - 1$ , Rd $\leftarrow (X)$ |                                            | None  | 2 (2)(4)       |
| LD        | Rd, Y                     | Load Indirect                                                              | $Rd \leftarrow (Y)$                        | None  | 2 (2)(4)       |
| LD        | Rd, Y+                    | Load Indirect and Post-Increment                                           | $Rd \leftarrow (Y), Y \leftarrow Y + 1$    | None  | 2 (2)(4)       |
| LD        | Rd, -Y                    | Load Indirect and Pre-Decrement                                            | $Y \leftarrow Y - 1$ , $Rd \leftarrow (Y)$ | None  | 2 (2)(4)       |
| LDD       | Rd,Y+q                    | Load Indirect with Displacement                                            | $Rd \leftarrow (Y + q)$                    | None  | 2 (1)(4)       |
| LD        | Rd, Z                     | Load Indirect                                                              | $Rd \leftarrow (Z)$                        | None  | 2 (2)(4)       |
| LD        | Rd, Z+                    | Load Indirect and Post-Increment                                           | $Rd \leftarrow (Z), Z \leftarrow Z+1$      | None  | 2 (2)(4)       |
| LD        | Rd, -Z                    | Load Indirect and Pre-Decrement                                            | $Z \leftarrow Z - 1$ , $Rd \leftarrow (Z)$ | None  | 2 (2)(4)       |
| LDD       | Rd, Z+q                   | Load Indirect with Displacement                                            | $Rd \leftarrow (Z + q)$                    | None  | 2 (1)(4)       |
| STS       | k, Rr                     | Store Direct to data space                                                 | $(k) \leftarrow Rd$                        | None  | 2 (1)(4)       |
| ST        | X, Rr                     | Store Indirect                                                             | $(X) \leftarrow Rr$                        | None  | 2 (2)(4)       |
| ST        | X+, Rr                    | Store Indirect and Post-Increment                                          | $(X) \leftarrow Rr, X \leftarrow X + 1$    | None  | 2 (2)(4)       |
| ST        | -X Rr                     | Store Indirect and Pre-Decrement                                           | X ← X − 1 (X) ← Rr                         | None  | 2 (2)(4)       |

#### MOV – Copy Register

#### **Description:**

This instruction makes a copy of one register into another. The source register Rr is left unchanged, while the destination register Rd is loaded with a copy of Rr.

#### Operation:

(i)  $Rd \leftarrow Rr$ 

Syntax:

Operands:

**Program Counter:** 

(i) MOV Rd,Rr

 $0 \le d \le 31, 0 \le r \le 31$ 

 $PC \leftarrow PC + 1$ 

#### 16-bit Opcode:

| 0010 | 11rd | dddd | rrrr |
|------|------|------|------|
|      |      |      |      |

#### Status Register (SREG) and Boolean Formula:

| - 1 | Т | Н | S | V | N | Z | С |
|-----|---|---|---|---|---|---|---|
| _   | _ | _ | _ | _ | _ | _ | _ |

#### Example:

mov r16,r0 ; Copy r0 to r16
call check ; Call subroutine
...
check: cpi r16,\$11 ; Compare r16 to \$11
...
ret ; Return from subroutine

Words: 1 (2 bytes)

Cycles: 1

### The decimal system.

 $2^0 = ?$ 

The decimal number 2019:

$$2019 = 2 \cdot 1000 + 0 \cdot 100 + 1 \cdot 10 + 9 \cdot 1$$
  
 $2019 = 2 \cdot 10^3 + 0 \cdot 10^2 + 1 \cdot 10^1 + 9 \cdot 10^0 = 2 \cdot 1000 + 0 \cdot 100 + 1 \cdot 10 + 9 \cdot 1 =$   
 $= 2000 + 0 + 10 + 9 = 2019$ 

$$10^{0} = ?$$
 $100^{0} = ?$ 
 $10^{0} = 100^{0} = 16^{0} = 2^{0} = 1$ 
 $16^{0} = ?$ 

Each position has a value, which is the base raised to...:  $10^3$ ,  $10^2$ ,  $10^1$ ,  $10^0$ 

### The decimal system..

Decimal number with fraction:

$$567,318 = 5.100 + 6.10 + 7.1 + 3.0,1 + 1.0,01 + 8.0,001 =$$

$$567,318 = 5 \cdot 10^{2} + 6 \cdot 10^{1} + 7 \cdot 10^{0} + 3 \cdot 10^{-1} + 1 \cdot 10^{-2} + 8 \cdot 10^{-3} =$$

$$= 500 + 60 + 7 + 0.3 + 0.01 + 0.008 = 567.318$$

The position left of the decimal point has the value the base<sup>0</sup>, in this case 10<sup>0</sup>.

Positional numeral system, each position has a value:



Ev. decimal point

$$10^0 = 100^0 = 16^0 = 2^0 = 1$$
Generellt:

$$a^0 = 1$$
 for all  $a$  except 0

# Binary numbers.

Example, binary number with 8 bits, integer (= 1 Byte):

| 1   | 1                     | 0                     | 1    | 0                     | 1   | 1  | 1      | Binary nu |
|-----|-----------------------|-----------------------|------|-----------------------|-----|----|--------|-----------|
| 27  | <b>2</b> <sup>6</sup> | <b>2</b> <sup>5</sup> | 24   | <b>2</b> <sup>3</sup> | 22  | 21 | 20     | Position  |
|     |                       |                       | Osv. | 2.2.2                 | 2.2 | 2  | 20 = 1 |           |
| 128 | 64                    | 32                    | 16   | 8                     | 4   | 2  | 1      | Position  |

number

nal value, power of 2

nal value, in decimal

$$1 \cdot 2^7 + 1 \cdot 2^6 + 0 \cdot 2^5 + 1 \cdot 2^4 + 0 \cdot 2^3 + 1 \cdot 2^2 + 1 \cdot 2^1 + 1 \cdot 2^0 =$$
  
 $1 \cdot 128 + 1 \cdot 64 + 1 \cdot 16 + 1 \cdot 4 + 1 \cdot 2 + 1 \cdot 1 = 215$ 

ie:

 $1101\ 0111_2 = 215_{10}$ 

Radix 2 tells the base is 2, Binary number system

Radix 10 tells the base is 10, Decimal system

### Binary numbers.

Example, biggest integer value with 8 bits. (= 1 Byte):

| 1                     | 1                     | 1                     | 1  | 1                     | 1                     | 1  | 1  |
|-----------------------|-----------------------|-----------------------|----|-----------------------|-----------------------|----|----|
| <b>2</b> <sup>7</sup> | <b>2</b> <sup>6</sup> | <b>2</b> <sup>5</sup> | 24 | <b>2</b> <sup>3</sup> | <b>2</b> <sup>2</sup> | 21 | 20 |
| 128                   | 64                    | 32                    | 16 | 8                     | 4                     | 2  | 1  |

Highest integer with 8 bits.

$$1 \cdot 2^7 + 1 \cdot 2^6 + 1 \cdot 2^5 + 1 \cdot 2^4 + 1 \cdot 2^3 + 1 \cdot 2^2 + 1 \cdot 2^1 + 1 \cdot 2^0 =$$
  
 $1 \cdot 128 + 1 \cdot 64 + 1 \cdot 32 + 1 \cdot 16 + 1 \cdot 8 + 1 \cdot 4 + 1 \cdot 64 + 1 \cdot 2 + 1 \cdot 1 = 255$ 

ie:

 $1111\ 1111_2 = 255_{10}$ 

## Binary numbers.

Exampel, smallest integer value with 8 bits. (= 1 Byte):

| 0                     | 0                     | 0                     | 0  | 0                     | 0                     | 0  | 0 - |
|-----------------------|-----------------------|-----------------------|----|-----------------------|-----------------------|----|-----|
| <b>2</b> <sup>7</sup> | <b>2</b> <sup>6</sup> | <b>2</b> <sup>5</sup> | 24 | <b>2</b> <sup>3</sup> | <b>2</b> <sup>2</sup> | 21 | 20  |
| 128                   | 64                    | 32                    | 16 | 8                     | 4                     | 2  | 1   |

Smallest integer with 8 bits

$$0.2^7 + 0.2^6 + 0.2^5 + 0.2^4 + 0.2^3 + 0.2^2 + 0.2^1 + 0.2^0 = 0$$

ie:

 $0000\ 0000_2 = 0_{10}$ 

### Binary numbers - fractions.

Example, a binary number with 8 bits, with fractional part (= 1 Byte), 4 bits integer and 4 bits fraction:

| 1                     | 1  | 0  | 1                             | 0   | 1   | 1   | 1    | Binary number                 |
|-----------------------|----|----|-------------------------------|-----|-----|-----|------|-------------------------------|
| <b>2</b> <sup>3</sup> | 22 | 21 | 20                            | 2-1 | 2-2 | 2-3 | 2-4  | Positional value, power of 2. |
| 8                     | 4  | 2  | 1/                            | 1/2 | 1/4 | 1/8 | 1/16 | Positional value, decimal.    |
|                       |    |    | What is the positional value, |     |     |     |      |                               |

Decimal point, not visible.

$$1 \cdot 2^3 + 1 \cdot 2^2 + 0 \cdot 2^1 + 1 \cdot 2^0 + 0 \cdot 2^{-1} + 1 \cdot 2^{-2} + 1 \cdot 2^{-3} + 1 \cdot 2^{-4} =$$

$$1.8 + 1.4 + 1.1 + 1.0,25 + 1.0,125 + 1.0,0625 = 13,4375$$

ie:

Please note that the binary number is the same as in previous exampel, but in this exampel it's an integer with fraction.

(4 bits integer and 4 bits fraction.)

now?

Compare with: 2019 is not equal to 20,19

### Binary numbers, 2-complement form.

Example, binary number with 8 bits, integer (= 1 Byte):

| 1                  | 1                     | 0                     | 1  | 0                     | 1                     | 1  | 1  | Binary number                |
|--------------------|-----------------------|-----------------------|----|-----------------------|-----------------------|----|----|------------------------------|
| -(2 <sup>7</sup> ) | <b>2</b> <sup>6</sup> | <b>2</b> <sup>5</sup> | 24 | <b>2</b> <sup>3</sup> | <b>2</b> <sup>2</sup> | 21 | 20 | Positional value, power of 2 |
|                    |                       |                       |    |                       |                       |    |    |                              |
| -128               | 64                    | 32                    | 16 | 8                     | 4                     | 2  | 1  | Positional value, in decimal |

$$1 \cdot -(2^7) + 1 \cdot 2^6 + 0 \cdot 2^5 + 1 \cdot 2^4 + 0 \cdot 2^3 + 1 \cdot 2^2 + 1 \cdot 2^1 + 1 \cdot 2^0 =$$
  
 $-1 \cdot 128 + 1 \cdot 64 + 1 \cdot 16 + 1 \cdot 4 + 1 \cdot 2 + 1 \cdot 1 = -41$ 

Dvs:

 $1101\ 0111_2 = -41_{10}$ 

Radix 2 tells the base is 2, Binary number system Radix 10 tells the base is 10, Decimal system

### Two's complement.

http://en.wikipedia.org/wiki/Two%27s complement



### Hexadecimal numbers.

In the hexadecimal positional system the base is 16. => 16 digits, 0-9, A, B, C, D, E, F.

| Decimal: | Hexa-<br>decimal: | Binary: |
|----------|-------------------|---------|
| 0        | 0                 | 0       |
| 1        | 1                 | 1       |
| 2        | 2                 | 10      |
| 3        | 3                 | 11      |
| 4        | 4                 | 100     |
| 5        | 5                 | 101     |
| 6        | 6                 | 110     |
| 7        | 7                 | 111     |
| 8        | 8                 | 1000    |
| 9        | 9                 | 1001    |
| 10       | А                 | 1010    |
| 11       | В                 | 1011    |
| 12       | С                 | 1100    |
| 13       | D                 | 1101    |
| 14       | Е                 | 1110    |
| 15       | F                 | 1111    |
| 16       | 10                | 10000   |
| 17       | 11                | 10001   |
| 18       | 12                | 10010   |

1A<sub>16</sub> hexadecimal can be written as:

$$1 \cdot 16^{1} + A \cdot 16^{0} =$$
=  $1 \cdot 16^{1} + 10 \cdot 16^{0} =$ 
=  $1 \cdot 16 + 10 \cdot 1 =$ 
=  $16 + 10 = 26_{10}$ 

1A9<sub>16</sub> hexadecimal can be written as:

$$1 \cdot 16^{2} + A \cdot 16^{1} + 9 \cdot 16^{0} =$$
  
=  $1 \cdot 16^{2} + 10 \cdot 16^{1} + 9 \cdot 16^{0} =$   
=  $1 \cdot 16 \cdot 16 + 10 \cdot 16 + 9 \cdot 1 =$   
=  $1 \cdot 256 + 10 \cdot 16 + 9 \cdot 1 =$   
=  $256 + 160 + 9 = 425_{10}$ 

### Hexadecimal numbers.

In the hexadecimal positional system the base is 16. => 16 digits: 0-9, A, B, C, D, E, F.

| Decimalt: | Hexa-<br>decimalt: | Binärt: |  |
|-----------|--------------------|---------|--|
| 0         | 0                  | 0       |  |
| 1         | 1                  | 1       |  |
| 2         | 2                  | 10      |  |
| 3         | 3                  | 11      |  |
| 4         | 4                  | 100     |  |
| 5         | 5                  | 101     |  |
| 6         | 6                  | 110     |  |
| 7         | 7                  | 111     |  |
| 8         | 8                  | 1000    |  |
| 9         | 9                  | 1001    |  |
| 10        | А                  | 1010    |  |
| 11        | В                  | 1011    |  |
| 12        | С                  | 1100    |  |
| 13        | D                  | 1101    |  |
| 14        | Е                  | 1110    |  |
| 15        | F                  | 1111    |  |
| 16        | 10                 | 10000   |  |
| 17        | 11                 | 10001   |  |
| 18        | 12                 | 10010   |  |

| 1   | 1                     | 0                     | 1  | 0                     | 1                     | 1          | 1  |
|-----|-----------------------|-----------------------|----|-----------------------|-----------------------|------------|----|
| 27  | <b>2</b> <sup>6</sup> | <b>2</b> <sup>5</sup> | 24 | <b>2</b> <sup>3</sup> | <b>2</b> <sup>2</sup> | <b>2</b> ¹ | 20 |
| 128 | 64                    | 32                    | 16 | 8                     | 4                     | 2          | 1  |
| 8   | 4                     | 2                     | 1  | 8                     | 4                     | 2          | 1  |

Groups of 4 bits from right.  $1101 = 8 + 4 + 0 + 1 = 13_{10} = D_{16}$  Groups of 4 bits from right. 0111 = 0 + 4 + 2 +1 =  $7_{10}$ =  $7_{16}$ 

Dvs = 1101 0111<sub>2</sub>= 215<sub>10</sub>= D7<sub>16</sub>

### The hexadecimal system.

In the hexadecimal positional system the base is 16.

2019 decimal can be written as:

$$2019 = 2 \cdot 10^3 + 0 \cdot 10^2 + 1 \cdot 10^1 + 9 \cdot 10^0 = 2000 + 0 + 10 + 9 = 2019$$

1101 0111<sub>2</sub> binary can be written as:

$$1 \cdot 2^7 + 1 \cdot 2^6 + 0 \cdot 2^5 + 1 \cdot 2^4 + 0 \cdot 2^3 + 1 \cdot 2^2 + 1 \cdot 2^1 + 1 \cdot 2^0 = 215_{10}$$

D7<sub>16</sub> hexadecimal can be written as:

$$D \cdot 16^1 + 7 \cdot 16^0 = 13 \cdot 16 + 7 \cdot 1 = 208_{10} + 7 = 215_{10}$$

Binary and hexadecimal numbers.

0001 1110 1101 0000 0010 0001

 $0*2^{23} + 0*2^{22} + 0*2^{21} + 1*2^{20} + 1*2^{19} + 1*2^{18} + 1*2^{17} + 0*2^{16} + \dots$ 

1 E D 0 2 1

 $1 * 16^5 + 14 * 16^4 + 13 * 16^3 + 0 * 16^2 + 2 * 16^1 + 1 * 16^0 =$ 

1 \* 1 048 576 + 14 \* 65 536 + 13 \* 4096 + 0 \* 256 + 2 \* 16 + 1 \* 1 = 2 019 361<sub>10</sub>

### Hexadecimal numbers.

http://en.wikipedia.org/wiki/Hexadecimal



#### MOV – Copy Register

#### **Description:**

This instruction makes a copy of one register into another. The source register Rr is left unchanged, while the destination register Rd is loaded with a copy of Rr.

#### Operation:

(i)  $Rd \leftarrow Rr$ 

Syntax:

Operands:

**Program Counter:** 

(i) MOV Rd,Rr

 $0 \le d \le 31, 0 \le r \le 31$ 

 $PC \leftarrow PC + 1$ 

#### 16-bit Opcode:

| 0010 | 11rd | dddd | rrrr |
|------|------|------|------|
|      |      |      |      |

#### Status Register (SREG) and Boolean Formula:

| - 1 | Т | Н | S | V | N | Z | С |
|-----|---|---|---|---|---|---|---|
| _   | _ | _ | _ | _ | _ | _ | _ |

#### Example:

mov r16,r0 ; Copy r0 to r16
call check ; Call subroutine
...
check: cpi r16,\$11 ; Compare r16 to \$11
...
ret ; Return from subroutine

Words: 1 (2 bytes)

Cycles: 1

