

### 28/40/44-Pin Enhanced Flash Microcontrollers

### **Devices Included in this Data Sheet:**

- PIC16F873A
- PIC16F876A
- PIC16F874A
- PIC16F877A

### **High-Performance RISC CPU:**

- Only 35 single-word instructions to learn
- All single-cycle instructions except for program branches, which are two-cycle
- Operating speed: DC 20 MHz clock input
   DC 200 ns instruction cycle
- Up to 8K x 14 words of Flash Program Memory, Up to 368 x 8 bytes of Data Memory (RAM), Up to 256 x 8 bytes of EEPROM Data Memory
- Pinout compatible to other 28-pin or 40/44-pin PIC16CXXX and PIC16FXXX microcontrollers

### **Peripheral Features:**

- · Timer0: 8-bit timer/counter with 8-bit prescaler
- Timer1: 16-bit timer/counter with prescaler, can be incremented during Sleep via external crystal/clock
- Timer2: 8-bit timer/counter with 8-bit period register, prescaler and postscaler
- · Two Capture, Compare, PWM modules
  - Capture is 16-bit, max. resolution is 12.5 ns
  - Compare is 16-bit, max. resolution is 200 ns
  - PWM max. resolution is 10-bit
- Synchronous Serial Port (SSP) with SPI™ (Master mode) and I<sup>2</sup>C™ (Master/Slave)
- Universal Synchronous Asynchronous Receiver Transmitter (USART/SCI) with 9-bit address detection
- Parallel Slave Port (PSP) 8 bits wide with external RD, WR and CS controls (40/44-pin only)
- Brown-out detection circuitry for Brown-out Reset (BOR)

### **Analog Features:**

- 10-bit, up to 8-channel Analog-to-Digital Converter (A/D)
- · Brown-out Reset (BOR)
- · Analog Comparator module with:
  - Two analog comparators
  - Programmable on-chip voltage reference (VREF) module
  - Programmable input multiplexing from device inputs and internal voltage reference
  - Comparator outputs are externally accessible

### **Special Microcontroller Features:**

- 100,000 erase/write cycle Enhanced Flash program memory typical
- 1,000,000 erase/write cycle Data EEPROM memory typical
- Data EEPROM Retention > 40 years
- Self-reprogrammable under software control
- In-Circuit Serial Programming™ (ICSP™) via two pins
- Single-supply 5V In-Circuit Serial Programming
- Watchdog Timer (WDT) with its own on-chip RC oscillator for reliable operation
- Programmable code protection
- Power saving Sleep mode
- Selectable oscillator options
- In-Circuit Debug (ICD) via two pins

### CMOS Technology:

- Low-power, high-speed Flash/EEPROM technology
- · Fully static design
- Wide operating voltage range (2.0V to 5.5V)
- · Commercial and Industrial temperature ranges
- · Low-power consumption

|            | Prog  | ram Memory                    | Data            | FEDDOM  |     | 10-bit   | ССР | N   | ISSP                       |       | Timers   |             |
|------------|-------|-------------------------------|-----------------|---------|-----|----------|-----|-----|----------------------------|-------|----------|-------------|
| Device     | Bytes | # Single Word<br>Instructions | SRAM<br>(Bytes) | (Bytes) | I/O | A/D (ch) |     | SPI | Master<br>I <sup>2</sup> C | USART | 8/16-bit | Comparators |
| PIC16F873A | 7.2K  | 4096                          | 192             | 128     | 22  | 5        | 2   | Yes | Yes                        | Yes   | 2/1      | 2           |
| PIC16F874A | 7.2K  | 4096                          | 192             | 128     | 33  | 8        | 2   | Yes | Yes                        | Yes   | 2/1      | 2           |
| PIC16F876A | 14.3K | 8192                          | 368             | 256     | 22  | 5        | 2   | Yes | Yes                        | Yes   | 2/1      | 2           |
| PIC16F877A | 14.3K | 8192                          | 368             | 256     | 33  | 8        | 2   | Yes | Yes                        | Yes   | 2/1      | 2           |

### Pin Diagrams (Continued)





FIGURE 2-3: PIC16F876A/877A REGISTER FILE MAP

| ı                              | File<br>Address | A                                          | File<br>Address   |                                            | File<br>Address      | ,                                          | File<br>Addre |
|--------------------------------|-----------------|--------------------------------------------|-------------------|--------------------------------------------|----------------------|--------------------------------------------|---------------|
| Indirect addr.(*)              | 00h             | Indirect addr.(*)                          | 80h               | Indirect addr. (*)                         | 100h                 | Indirect addr.(*)                          | 180           |
| TMR0                           | 01h             | OPTION REG                                 | 81h               | TMR0                                       | 101h                 | OPTION_REG                                 | 181           |
| PCL                            | 02h             | PCL                                        | 82h               | PCL                                        | 102h                 | PCL                                        | 182           |
| STATUS                         | 03h             | STATUS                                     | 83h               | STATUS                                     | 103h                 | STATUS                                     | 183           |
| FSR                            | 04h             | FSR                                        | 84h               | FSR                                        | 104h                 | FSR                                        | 184           |
| PORTA                          | 05h             | TRISA                                      | 85h               |                                            | 105h                 |                                            | 185           |
| PORTB                          | 06h             | TRISB                                      | 86h               | PORTB                                      | 106h                 | TRISB                                      | 186           |
| PORTC                          | 07h             | TRISC                                      | 87h               |                                            | 107h                 |                                            | 187           |
| PORTD <sup>(1)</sup>           | 08h             | TRISD <sup>(1)</sup>                       | 88h               |                                            | 108h                 |                                            | 188           |
| PORTE <sup>(1)</sup>           | 09h             | TRISE <sup>(1)</sup>                       | 89h               |                                            | 109h                 |                                            | 189           |
| PCLATH                         | 0Ah             | PCLATH                                     | 8Ah               | PCLATH                                     | 10Ah                 | PCLATH                                     | 18A           |
| INTCON                         | 0Bh             | INTCON                                     | 8Bh               | INTCON                                     | 10Bh                 | INTCON                                     | 18E           |
| PIR1                           | 0Ch             | PIE1                                       | 8Ch               | EEDATA                                     | 10Ch                 | EECON1                                     | 180           |
| PIR2                           | 0Dh             | PIE2                                       | 8Dh               | EEADR                                      | 10Dh                 | EECON2                                     | 180           |
| TMR1L                          | 0Eh             | PCON                                       | 8Eh               | EEDATH                                     | 10Eh                 | Reserved <sup>(2)</sup>                    | 18E           |
| TMR1H                          | 0Fh             |                                            | 8Fh               | EEADRH                                     | 10Fh                 | Reserved <sup>(2)</sup>                    | 18F           |
| T1CON                          | 10h             |                                            | 90h               |                                            | 110h                 |                                            | 190           |
| TMR2                           | 11h             | SSPCON2                                    | 91h               |                                            | 111h                 |                                            | 191           |
| T2CON                          | 12h             | PR2                                        | 92h               |                                            | 112h                 |                                            | 192           |
| SSPBUF                         | 13h             | SSPADD                                     | 93h               |                                            | 113h                 |                                            | 193           |
| SSPCON                         | 14h             | SSPSTAT                                    | 94h               |                                            | 114h                 |                                            | 194           |
| CCPR1L                         | 15h             |                                            | 95h               |                                            | 115h                 |                                            | 195           |
| CCPR1H                         | 16h             |                                            | 96h               |                                            | 116h                 |                                            | 196           |
| CCP1CON                        | 17h             |                                            | 97h               | General                                    | 117h                 | General                                    | 197           |
| RCSTA                          | 18h             | TXSTA                                      | 98h               | Purpose<br>Register                        | 118h                 | Purpose<br>Register                        | 198           |
| TXREG                          | 19h             | SPBRG                                      | 99h               | 16 Bytes                                   | 119h                 | 16 Bytes                                   | 199           |
| RCREG                          | 1Ah             |                                            | 9Ah               |                                            | 11Ah                 |                                            | 19A           |
| CCPR2L                         | 1Bh             |                                            | 9Bh               |                                            | 11Bh                 |                                            | 19E           |
| CCPR2H                         | 1Ch             | CMCON                                      | 9Ch               |                                            | 11Ch                 |                                            | 190           |
| CCP2CON                        | 1Dh             | CVRCON                                     | 9Dh               |                                            | 11Dh                 |                                            | 190           |
| ADRESH                         | 1Eh             | ADRESL                                     | 9Eh               |                                            | 11Eh                 |                                            | 19E           |
| ADCON0                         | 1Fh             | ADCON1                                     | 9Fh               |                                            | 11Fh                 |                                            | 19F           |
|                                | 20h             |                                            | A0h               |                                            | 120h                 |                                            | 1A0           |
| General<br>Purpose<br>Register |                 | General<br>Purpose<br>Register<br>80 Bytes | 7.011             | General<br>Purpose<br>Register<br>80 Bytes |                      | General<br>Purpose<br>Register<br>80 Bytes |               |
| 96 Bytes                       |                 |                                            | CCh               |                                            | 1655                 |                                            | 1EF           |
| oo bytes                       | 7Fh             | accesses<br>70h-7Fh                        | EFh<br>F0h<br>FFh | accesses<br>70h-7Fh                        | 16Fh<br>170h<br>17Fh | accesses<br>70h - 7Fh                      | 1F0           |
| Bank 0                         | <i>(</i> / E () | Bank 1                                     | FFII              | Bank 2                                     | 4 171 H              | Bank 3                                     | · IEE         |

Unimplemented data memory locations, read as '0'.

\* Not a physical register.

Note 1: These registers are not implemented on the PIC16F876A.

<sup>2:</sup> These registers are reserved; maintain these registers clear.

### 2.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and peripheral modules for controlling the desired operation of the device. These registers are implemented as static RAM. A list of these registers is given in Table 2-1. The Special Function Registers can be classified into two sets: core (CPU) and peripheral. Those registers associated with the core functions are described in detail in this section. Those related to the operation of the peripheral features are described in detail in the peripheral features section.

TABLE 2-1: SPECIAL FUNCTION REGISTER SUMMARY

| Address              | Name    | Bit 7                     | Bit 6                                                                       | Bit 5        | Bit 4          | Bit 3         | Bit 2           | Bit 1                                     | Bit 0         | Value<br>POR, | e on:<br>BOR | Details<br>on page: |
|----------------------|---------|---------------------------|-----------------------------------------------------------------------------|--------------|----------------|---------------|-----------------|-------------------------------------------|---------------|---------------|--------------|---------------------|
| Bank 0               |         |                           | 1                                                                           |              | 1              |               |                 |                                           |               |               |              |                     |
| 00h <sup>(3)</sup>   | INDF    | Addressing                | this locatio                                                                | n uses cont  | ents of FSR t  | o address da  | ata memory (    | not a physic                              | cal register) | 0000          | 0000         | 31, 150             |
| 01h                  | TMR0    | Timer0 Mo                 | dule Regist                                                                 | er           |                |               |                 |                                           |               | xxxx          | xxxx         | 55, 150             |
| 02h <sup>(3)</sup>   | PCL     | Program C                 | Counter (PC)                                                                | Least Sign   | ificant Byte   |               |                 |                                           |               | 0000          | 0000         | 30, 150             |
| 03h <sup>(3)</sup>   | STATUS  | IRP                       | RP1                                                                         | RP0          | TO             | PD            | Z               | DC                                        | С             | 0001          | 1xxx         | 22, 150             |
| 04h <sup>(3)</sup>   | FSR     | Indirect Da               | ta Memory                                                                   | Address Po   | inter          |               |                 |                                           |               | xxxx          | xxxx         | 31, 150             |
| 05h                  | PORTA   | 1 - <del>1</del> - 20 1/1 |                                                                             | PORTA Da     | ita Latch whe  | n written: Po | ORTA pins w     | hen read                                  |               | 0x            | 0000         | 43, 150             |
| 06h                  | PORTB   | PORTB Da                  | ata Latch wh                                                                | nen written: | PORTB pins     | when read     |                 |                                           |               | xxxx          | xxxx         | 45, 150             |
| 07h                  | PORTC   | PORTC D                   | ata Latch wh                                                                | nen written: | PORTC pins     | when read     |                 |                                           |               | xxxx          | xxxx         | 47, 150             |
| 08h <sup>(4)</sup>   | PORTD   | PORTD D                   | ata Latch wh                                                                | nen written: | PORTD pins     | when read     |                 |                                           |               | xxxx          | xxxx         | 48, 150             |
| 09h <sup>(4)</sup>   | PORTE   | ÷                         | _                                                                           |              | -              | -             | RE2             | RE1                                       | RE0           |               | -xxx         | 49, 150             |
| 0Ah <sup>(1,3)</sup> | PCLATH  | ==:                       | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                       |              | Write Buffer   | for the uppe  | r 5 bits of the | Program C                                 | Counter       | 0             | 0000         | 30, 150             |
| 0Bh <sup>(3)</sup>   | INTCON  | GIE                       | PEIE                                                                        | TMR0IE       | INTE           | RBIE          | TMR0IF          | INTF                                      | RBIF          | 0000          | 000x         | 24, 150             |
| 0Ch                  | PIR1    | PSPIF(3)                  | ADIF                                                                        | RCIF         | TXIF           | SSPIF         | CCP1IF          | TMR2IF                                    | TMR1IF        | 0000          | 0000         | 26, 150             |
| 0Dh                  | PIR2    | шэ <del>4</del> го        | CMIF                                                                        |              | EEIF           | BCLIF         |                 |                                           | CCP2IF        | -0-0          | 0 0          | 28, 150             |
| 0Eh                  | TMR1L   | Holding Re                | Holding Register for the Least Significant Byte of the 16-bit TMR1 Register |              |                |               | xxxx            | xxxx                                      | 60, 150       |               |              |                     |
| 0Fh                  | TMR1H   | Holding Re                | egister for th                                                              | e Most Sigr  | ificant Byte o | of the 16-bit | ΓMR1 Regist     | er                                        |               | xxxx          | xxxx         | 60, 150             |
| 10h                  | T1CON   | W 4/8                     | _                                                                           | T1CKPS1      | T1CKPS0        | T10SCEN       | T1SYNC          | TMR1CS                                    | TMR10N        | 00            | 0000         | 57, 150             |
| 11h                  | TMR2    | Timer2 Mo                 | dule Registe                                                                | er           |                |               |                 | •                                         |               | 0000          | 0000         | 62, 150             |
| 12h                  | T2CON   |                           | TOUTPS3                                                                     | TOUTPS2      | TOUTPS1        | TOUTPS0       | TMR2ON          | T2CKPS1                                   | T2CKPS0       | -000          | 0000         | 61, 150             |
| 13h                  | SSPBUF  | Synchrono                 | us Serial Po                                                                | ort Receive  | Buffer/Transr  | nit Register  |                 |                                           |               | xxxx          | xxxx         | 79, 150             |
| 14h                  | SSPCON  | WCOL                      | SSPOV                                                                       | SSPEN        | CKP            | SSPM3         | SSPM2           | SSPM1                                     | SSPM0         | 0000          | 0000         | 82, 82,<br>150      |
| 15h                  | CCPR1L  | Capture/C                 | ompare/PW                                                                   | M Register   | 1 (LSB)        |               |                 | \$0 · · · · · · · · · · · · · · · · · · · | •             | xxxx          | xxxx         | 63, 150             |
| 16h                  | CCPR1H  | Capture/Co                | ompare/PW                                                                   | M Register   | 1 (MSB)        |               | v-              |                                           |               | xxxx          | xxxx         | 63, 150             |
| 17h                  | CCP1CON |                           |                                                                             | CCP1X        | CCP1Y          | CCP1M3        | CCP1M2          | CCP1M1                                    | CCP1M0        | 00            | 0000         | 64, 150             |
| 18h                  | RCSTA   | SPEN                      | RX9                                                                         | SREN         | CREN           | ADDEN         | FERR            | OERR                                      | RX9D          | 0000          | 000x         | 112, 150            |
| 19h                  | TXREG   | USART Tra                 | ansmit Data                                                                 | Register     | //             |               |                 |                                           |               | 0000          | 0000         | 118, 150            |
| 1Ah                  | RCREG   | USART RE                  | eceive Data                                                                 | Register     |                |               |                 |                                           |               | 0000          | 0000         | 118, 150            |
| 1Bh                  | CCPR2L  | Capture/Co                | Capture/Compare/PWM Register 2 (LSB)                                        |              |                |               |                 |                                           | xxxx          | xxxx          | 63, 150      |                     |
| 1Ch                  | CCPR2H  | Capture/Co                | Capture/Compare/PWM Register 2 (MSB)                                        |              |                |               |                 |                                           | xxxx          | xxxx          | 63, 150      |                     |
| 1Dh                  | CCP2CON |                           |                                                                             | CCP2X        | CCP2Y          | CCP2M3        | CCP2M2          | CCP2M1                                    | ССР2М0        | 00            | 0000         | 64, 150             |
| 1Eh                  | ADRESH  | A/D Result                | Register Hi                                                                 | gh Byte      |                |               |                 |                                           |               | xxxx          | xxxx         | 133, 150            |
| 1Fh                  | ADCON0  | ADCS1                     | ADCS0                                                                       | CHS2         | CHS1           | CHS0          | GO/DONE         |                                           | ADON          | 0000          | 00-0         | 127, 150            |

**Legend:** x = unknown, u = unchanged, q = value depends on condition, -= unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'.

- Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose contents are transferred to the upper byte of the program counter.
  - 2: Bits PSPIE and PSPIF are reserved on PIC16F873A/876A devices; always maintain these bits clear.
  - 3: These registers can be addressed from any bank.
  - 4: PORTD, PORTE, TRISD and TRISE are not implemented on PIC16F873A/876A devices, read as '0'.
  - 5: Bit 4 of EEADRH implemented only on the PIC16F876A/877A devices.

TABLE 2-1: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)

| IADLE                | 2-1.       | LOIALI               | 0110110        | NI INLO                   | SILK 50         | TATION ALC I | 1001111          | 1010)         |               |                       |                     |
|----------------------|------------|----------------------|----------------|---------------------------|-----------------|--------------|------------------|---------------|---------------|-----------------------|---------------------|
| Address              | Name       | Bit 7                | Bit 6          | Bit 5                     | Bit 4           | Bit 3        | Bit 2            | Bit 1         | Bit 0         | Value on:<br>POR, BOR | Details<br>on page: |
| Bank 1               |            |                      | •              |                           |                 |              | -                |               |               |                       |                     |
| 80h <sup>(3)</sup>   | INDF       | Addressing           | g this locatio | n uses cont               | ents of FSR to  | o address d  | ata memory (     | not a physic  | cal register) | 0000 0000             | 31, 150             |
| 81h                  | OPTION_REG | RBPU                 | INTEDG         | T0CS                      | TOSE            | PSA          | PS2              | PS1           | PS0           | 1111 1111             | 23, 150             |
| 82h <sup>(3)</sup>   | PCL        | Program C            | Counter (PC)   | Least Sign                | ificant Byte    |              |                  |               |               | 0000 0000             | 30, 150             |
| 83h <sup>(3)</sup>   | STATUS     | IRP                  | RP1            | RP0                       | TO              | PD           | Z                | DC            | С             | 0001 1xxx             | 22, 150             |
| 84h <sup>(3)</sup>   | FSR        | Indirect Da          | ta Memory .    | Address Po                | inter           |              | 1                |               |               | xxxx xxxx             | 31, 150             |
| 85h                  | TRISA      | 上上点                  |                | PORTA Da                  | ita Direction F | Register     | =                |               |               | 11 1111               | 43, 150             |
| 86h                  | TRISB      | PORTB D              | ata Direction  | Register                  |                 |              |                  |               |               | 1111 1111             | 45, 150             |
| 87h                  | TRISC      | PORTC D              | ata Direction  | Register                  |                 |              |                  |               |               | 1111 1111             | 47, 150             |
| 88h <sup>(4)</sup>   | TRISD      | PORTD D              | ata Direction  | Register                  |                 |              |                  |               |               | 1111 1111             | 48, 151             |
| 89h <sup>(4)</sup>   | TRISE      | IBF                  | OBF            | IBOV                      | PSPMODE         | -            | PORTE Dat        | a Direction I | bits          | 0000 -111             | 50, 151             |
| 8Ah <sup>(1,3)</sup> | PCLATH     |                      | -              | 37                        | Write Buffer    | for the uppe | er 5 bits of the | Program C     | Counter       | 0 0000                | 30, 150             |
| 8Bh <sup>(3)</sup>   | INTCON     | GIE                  | PEIE           | TMR0IE                    | INTE            | RBIE         | TMR0IF           | INTF          | RBIF          | 0000 000x             | 24, 150             |
| 8Ch                  | PIE1       | PSPIE <sup>(2)</sup> | ADIE           | RCIE                      | TXIE            | SSPIE        | CCP1IE           | TMR2IE        | TMR1IE        | 0000 0000             | 25, 151             |
| 8Dh                  | PIE2       | -                    | CMIE           | -                         | EEIE            | BCLIE        |                  |               | CCP2IE        | -0-0 00               | 27, 151             |
| 8Eh                  | PCON       |                      | -              |                           |                 | -            | -                | POR           | BOR           | qq                    | 29, 151             |
| 8Fh                  |            | Unimplem             | ented          |                           | u i a Mi        |              |                  |               |               |                       |                     |
| 90h                  |            | Unimplem             | ented          |                           |                 |              |                  | Elect 19      |               |                       |                     |
| 91h                  | SSPCON2    | GCEN                 | ACKSTAT        | ACKDT                     | ACKEN           | RCEN         | PEN              | RSEN          | SEN           | 0000 0000             | 83, 151             |
| 92h                  | PR2        | Timer2 Pe            | riod Registe   | r                         |                 |              |                  | ^^            |               | 1111 1111             | 62, 151             |
| 93h                  | SSPADD     | Synchrono            | ous Serial Po  | ort (I <sup>2</sup> C mod | e) Address R    | egister      |                  |               |               | 0000 0000             | 79, 151             |
| 94h                  | SSPSTAT    | SMP                  | CKE            | D/Ā                       | Р               | S            | R/W              | UA            | BF            | 0000 0000             | 79, 151             |
| 95h                  |            | Unimplem             | ented          | 1.0                       |                 | MEDELLE      |                  | r spin i      | AU SI Ter     |                       | =                   |
| 96h                  | W J        | Unimplem             | ented          |                           |                 |              |                  |               |               |                       |                     |
| 97h                  |            | Unimplem             | ented          |                           |                 |              |                  |               |               | P 4                   | -                   |
| 98h                  | TXSTA      | CSRC                 | TX9            | TXEN                      | SYNC            | \$ - T       | BRGH             | TRMT          | TX9D          | 0000 -010             | 111, 151            |
| 99h                  | SPBRG      | Baud Rate            | Generator      | Register                  |                 |              |                  |               |               | 0000 0000             | 113, 151            |
| 9Ah                  |            | Unimplem             | ented          | Kills III                 |                 |              |                  |               | يريلا بالبدي  | -                     |                     |
| 9Bh                  |            | Unimplem             | ented          |                           | Se Hall         | aritida A    | N. HULL          |               | A SY          |                       | -                   |
| 9Ch                  | CMCON      | C2OUT                | C10UT          | C2INV                     | C1INV           | CIS          | CM2              | CM1           | CM0           | 0000 0111             | 135, 151            |
| 9Dh                  | CVRCON     | CVREN                | CVROE          | CVRR                      | - 1             | CVR3         | CVR2             | CVR1          | CVR0          | 000- 0000             | 141, 151            |
| 9Eh                  | ADRESL     | A/D Result           | Register Lo    | w Byte                    |                 |              |                  |               |               | xxxx xxxx             | 133, 151            |
| 9Fh                  | ADCON1     | ADFM                 | ADCS2          |                           |                 | PCFG3        | PCFG2            | PCFG1         | PCFG0         | 00 0000               | 128, 151            |

**Legend:** x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'.

- Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose contents are transferred to the upper byte of the program counter.
  - 2: Bits PSPIE and PSPIF are reserved on PIC16F873A/876A devices; always maintain these bits clear.
  - 3: These registers can be addressed from any bank.
  - 4: PORTD, PORTE, TRISD and TRISE are not implemented on PIC16F873A/876A devices, read as '0'
  - 5: Bit 4 of EEADRH implemented only on the PIC16F876A/877A devices.

#### 2.2.2.1 Status Register

The Status register contains the arithmetic status of the ALU, the Reset status and the bank select bits for data memory.

The Status register can be the destination for any instruction, as with any other register. If the Status register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the  $\overline{\mathsf{TO}}$  and  $\overline{\mathsf{PD}}$  bits are not writable, therefore, the result of an instruction with the Status register as destination may be different than intended.

For example, CLRF STATUS, will clear the upper three bits and set the Z bit. This leaves the Status register as 000u uluu (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the Status register because these instructions do not affect the Z, C or DC bits from the Status register. For other instructions not affecting any status bits, see Section 15.0 "Instruction Set Summary".

The C and DC bits operate as a borrow and digit borrow bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

#### **REGISTER 2-1:** STATUS REGISTER (ADDRESS 03h, 83h, 103h, 183h)

|   | R/W-0 | R/W-0 | R/W-0 | R-1 | R-1 | R/W-x | R/W-x | R/W-x |
|---|-------|-------|-------|-----|-----|-------|-------|-------|
| ſ | IRP   | RP1   | RP0   | TO  | PD  | Z     | DC    | С     |
| ١ | bit 7 |       |       |     |     |       |       | bit 0 |

bit 7 IRP: Register Bank Select bit (used for indirect addressing)

1 = Bank 2, 3 (100h-1FFh)

0 = Bank 0, 1 (00h-FFh)

bit 6-5 RP1:RP0: Register Bank Select bits (used for direct addressing)

11 = Bank 3 (180h-1FFh)

10 = Bank 2 (100h-17Fh)

01 = Bank 1 (80h-FFh)

00 = Bank 0 (00h-7Fh)

Each bank is 128 bytes.

bit 4 TO: Time-out bit

1 = After power-up, CLRWDT instruction or SLEEP instruction

0 = A WDT time-out occurred

bit 3 PD: Power-down bit

1 = After power-up or by the CLRWDT instruction

0 = By execution of the SLEEP instruction

bit 2 Z: Zero bit

1 = The result of an arithmetic or logic operation is zero

0 = The result of an arithmetic or logic operation is not zero

DC: Digit carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions) bit 1

(for borrow, the polarity is reversed)

1 = A carry-out from the 4th low order bit of the result occurred

0 = No carry-out from the 4th low order bit of the result

bit 0 C: Carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions)

1 = A carry-out from the Most Significant bit of the result occurred

0 = No carry-out from the Most Significant bit of the result occurred

Note:

For borrow, the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high, or low order bit of the source register.

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

### 2.2.2.2 OPTION REG Register

The OPTION\_REG Register is a readable and writable register, which contains various control bits to configure the TMR0 prescaler/WDT postscaler (single assignable register known also as the prescaler), the external INT interrupt, TMR0 and the weak pull-ups on PORTB.

Note: To achieve a 1:1 prescaler assignment for the TMR0 register, assign the prescaler to the Watchdog Timer.

### REGISTER 2-2: OPTION REG REGISTER (ADDRESS 81h, 181h)

| R/W-1 | R/W-1  | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|--------|-------|-------|-------|-------|-------|-------|
| RBPU  | INTEDG | T0CS  | T0SE  | PSA   | PS2   | PS1   | PS0   |
| bit 7 |        |       |       |       |       |       | bit 0 |

bit 7 RBPU: PORTB Pull-up Enable bit

1 = PORTB pull-ups are disabled

0 = PORTB pull-ups are enabled by individual port latch values

bit 6 INTEDG: Interrupt Edge Select bit

1 = Interrupt on rising edge of RB0/INT pin

0 = Interrupt on falling edge of RB0/INT pin

bit 5 T0CS: TMR0 Clock Source Select bit

1 = Transition on RA4/T0CKI pin

0 = Internal instruction cycle clock (CLKO)

bit 4 T0SE: TMR0 Source Edge Select bit

1 = Increment on high-to-low transition on RA4/T0CKI pin

0 = Increment on low-to-high transition on RA4/T0CKI pin

bit 3 PSA: Prescaler Assignment bit

1 = Prescaler is assigned to the WDT

0 = Prescaler is assigned to the Timer0 module

bit 2-0 PS2:PS0: Prescaler Rate Select bits

| Bit Value | TMR0 Rate | WDT Rate |
|-----------|-----------|----------|
| 000       | 1:2       | 1:1      |
| 001       | 1:4       | 1:2      |
| 010       | 1:8       | 1:4      |
| 011       | 1:16      | 1:8      |
| 100       | 1:32      | 1:16     |
| 101       | 1:64      | 1:32     |
| 110       | 1:128     | 1:64     |
| 111       | 1:256     | 1:128    |

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

Note: When using Low-Voltage ICSP Programming (LVP) and the pull-ups on PORTB are enabled, bit 3 in the TRISB register must be cleared to disable the pull-up on RB3 and ensure the proper operation of the device

### 2.2.2.3 INTCON Register

The INTCON register is a readable and writable register, which contains various enable and flag bits for the TMR0 register overflow, RB port change and external RB0/INT pin interrupts.

Interrupt flag bits are set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

### REGISTER 2-3: INTCON REGISTER (ADDRESS 0Bh, 8Bh, 10Bh, 18Bh)

| R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-x |
|-------|-------|--------|-------|-------|--------|-------|-------|
| GIE   | PEIE  | TMR0IE | INTE  | RBIE  | TMR0IF | INTF  | RBIF  |
| bit 7 |       |        |       |       |        |       | bit 0 |

Note:

bit 7 GIE: Global Interrupt Enable bit

1 = Enables all unmasked interrupts

0 = Disables all interrupts

bit 6 PEIE: Peripheral Interrupt Enable bit

1 = Enables all unmasked peripheral interrupts

0 = Disables all peripheral interrupts

bit 5 TMR0IE: TMR0 Overflow Interrupt Enable bit

1 = Enables the TMR0 interrupt0 = Disables the TMR0 interrupt

bit 4 INTE: RB0/INT External Interrupt Enable bit

1 = Enables the RB0/INT external interrupt

0 = Disables the RB0/INT external interrupt

bit 3 RBIE: RB Port Change Interrupt Enable bit

1 = Enables the RB port change interrupt

0 = Disables the RB port change interrupt

bit 2 TMR0IF: TMR0 Overflow Interrupt Flag bit

1 = TMR0 register has overflowed (must be cleared in software)

0 = TMR0 register did not overflow

bit 1 INTF: RB0/INT External Interrupt Flag bit

1 = The RB0/INT external interrupt occurred (must be cleared in software)

0 = The RB0/INT external interrupt did not occur

bit 0 RBIF: RB Port Change Interrupt Flag bit

1 = At least one of the RB7:RB4 pins changed state; a mismatch condition will continue to set the bit. Reading PORTB will end the mismatch condition and allow the bit to be cleared (must be cleared in software).

0 = None of the RB7:RB4 pins have changed state

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented I  | oit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

### 2.3 PCL and PCLATH

The Program Counter (PC) is 13 bits wide. The low byte comes from the PCL register which is a readable and writable register. The upper bits (PC<12:8>) are not readable, but are indirectly writable through the PCLATH register. On any Reset, the upper bits of the PC will be cleared. Figure 2-5 shows the two situations for the loading of the PC. The upper example in the figure shows how the PC is loaded on a write to PCL (PCLATH<4:0>  $\rightarrow$  PCH). The lower example in the figure shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3>  $\rightarrow$  PCH).

## FIGURE 2-5: LOADING OF PC IN DIFFERENT SITUATIONS



### 2.3.1 COMPUTED GOTO

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When doing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256-byte block). Refer to the application note, AN556, "Implementing a Table Read" (DS00556).

### 2.3.2 STACK

The PIC16F87XA family has an 8-level deep x 13-bit wide hardware stack. The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed, or an interrupt causes a branch. The stack is POP'ed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer. This means that after the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

- Note 1: There are no status bits to indicate stack overflow or stack underflow conditions.
  - 2: There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW and RETFIE instructions or the vectoring to an interrupt address.

### 2.4 Program Memory Paging

All PIC16F87XA devices are capable of addressing a continuous 8K word block of program memory. The CALL and GOTO instructions provide only 11 bits of address to allow branching within any 2K program memory page. When doing a CALL or GOTO instruction, the upper 2 bits of the address are provided by PCLATH<4:3>. When doing a CALL or GOTO instruction, the user must ensure that the page select bits are programmed so that the desired program memory page is addressed. If a return from a CALL instruction (or interrupt) is executed, the entire 13-bit PC is popped off the stack. Therefore, manipulation of the PCLATH<4:3> bits is not required for the RETURN instructions (which POPs the address from the stack).

Note: The contents of the PCLATH register are unchanged after a RETURN or RETFIE instruction is executed. The user must rewrite the contents of the PCLATH register for any subsequent subroutine calls or GOTO instructions.

Example 2-1 shows the calling of a subroutine in page 1 of the program memory. This example assumes that PCLATH is saved and restored by the Interrupt Service Routine (if interrupts are used).

## EXAMPLE 2-1: CALL OF A SUBROUTINE IN PAGE 1 FROM PAGE 0

```
ORG 0x500
         BCF PCLATH, 4
         BSF PCLATH, 3
                        ;Select page 1
                        ; (800h-FFFh)
         CALL SUB1 P1
                        ; Call subroutine in
                        ;page 1 (800h-FFFh)
         ORG 0x900
                        ;page 1 (800h-FFFh)
SUB1_P1
                        ; called subroutine
                        ;page 1 (800h-FFFh)
         RETURN
                        ;return to
                        ; Call subroutine
                        ;in page 0
                        ; (000h-7FFh)
```

# 2.5 Indirect Addressing, INDF and FSR Registers

The INDF register is not a physical register. Addressing the INDF register will cause indirect addressing.

Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually accesses the register pointed to by the File Select Register, FSR. Reading the INDF register itself, indirectly (FSR = 0) will read 00h. Writing to the INDF register indirectly results in a no operation (although status bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (Status<7>) as shown in Figure 2-6.

A simple program to clear RAM locations 20h-2Fh using indirect addressing is shown in Example 2-2.

### **EXAMPLE 2-2: INDIRECT ADDRESSING**

|          | MOVLW | 0x20   | ;initialize pointer  |
|----------|-------|--------|----------------------|
|          | MOVWF | FSR    | ;to RAM              |
| NEXT     | CLRF  | INDF   | clear INDF register; |
|          | INCF  | FSR, F | ;inc pointer         |
|          | BTFSS | FSR,4  | ;all done?           |
|          | GOTO  | NEXT   | ;no clear next       |
| CONTINUE |       |        |                      |
|          | 1     |        | ;yes continue        |
|          |       |        |                      |

FIGURE 2-6: DIRECT/INDIRECT ADDRESSING



# 3.0 DATA EEPROM AND FLASH PROGRAM MEMORY

The data EEPROM and Flash program memory is readable and writable during normal operation (over the full VDD range). This memory is not directly mapped in the register file space. Instead, it is indirectly addressed through the Special Function Registers. There are six SFRs used to read and write this memory:

- EECON1
- EECON2
- EEDATA
- EEDATH
- EEADR
- EEADRH

When interfacing to the data memory block, EEDATA holds the 8-bit data for read/write and EEADR holds the address of the EEPROM location being accessed. These devices have 128 or 256 bytes of data EEPROM (depending on the device), with an address range from 00h to FFh. On devices with 128 bytes, addresses from 80h to FFh are unimplemented and will wraparound to the beginning of data EEPROM memory. When writing to unimplemented locations, the on-chip charge pump will be turned off.

When interfacing the program memory block, the EEDATA and EEDATH registers form a two-byte word that holds the 14-bit data for read/write and the EEADR and EEADRH registers form a two-byte word that holds the 13-bit address of the program memory location being accessed. These devices have 4 or 8K words of program Flash, with an address range from 0000h to 0FFFh for the PIC16F873A/874A and 0000h to 1FFFh for the PIC16F876A/877A. Addresses above the range of the respective device will wraparound to the beginning of program memory.

The EEPROM data memory allows single-byte read and write. The Flash program memory allows single-word reads and four-word block writes. Program memory write operations automatically perform an erase-before-write on blocks of four words. A byte write in data EEPROM memory automatically erases the location and writes the new data (erase-before-write).

The write time is controlled by an on-chip timer. The write/erase voltages are generated by an on-chip charge pump, rated to operate over the voltage range of the device for byte or word operations.

When the device is code-protected, the CPU may continue to read and write the data EEPROM memory. Depending on the settings of the write-protect bits, the device may or may not be able to write certain blocks of the program memory; however, reads of the program memory are allowed. When code-protected, the device programmer can no longer access data or program memory; this does NOT inhibit internal reads or writes.

### 3.1 EEADR and EEADRH

The EEADRH:EEADR register pair can address up to a maximum of 256 bytes of data EEPROM or up to a maximum of 8K words of program EEPROM. When selecting a data address value, only the LSByte of the address is written to the EEADR register. When selecting a program address value, the MSByte of the address is written to the EEADRH register and the LSByte is written to the EEADR register.

If the device contains less memory than the full address reach of the address register pair, the Most Significant bits of the registers are not implemented. For example, if the device has 128 bytes of data EEPROM, the Most Significant bit of EEADR is not implemented on access to data EEPROM.

### 3.2 EECON1 and EECON2 Registers

EECON1 is the control register for memory accesses.

Control bit, EEPGD, determines if the access will be a program or data memory access. When clear, as it is when reset, any subsequent operations will operate on the data memory. When set, any subsequent operations will operate on the program memory.

Control bits, RD and WR, initiate read and write or erase, respectively. These bits cannot be cleared, only set, in software. They are cleared in hardware at completion of the read or write operation. The inability to clear the WR bit in software prevents the accidental, premature termination of a write operation.

The WREN bit, when set, will allow a write or erase operation. On power-up, the WREN bit is clear. The WRERR bit is set when a write (or erase) operation is interrupted by a MCLR or a WDT Time-out Reset during normal operation. In these situations, following Reset, the user can check the WRERR bit and rewrite the location. The data and address will be unchanged in the EEDATA and EEADR registers.

Interrupt flag bit, EEIF in the PIR2 register, is set when the write is complete. It must be cleared in software.

EECON2 is not a physical register. Reading EECON2 will read all '0's. The EECON2 register is used exclusively in the EEPROM write sequence.

Note:

The self-programming mechanism for Flash program memory has been changed. On previous PIC16F87X devices, Flash programming was done in single-word erase/write cycles. The newer PIC18F87XA devices use a four-word erase/write cycle. See Section 3.6 "Writing to Flash Program Memory" for more information.

### REGISTER 3-1: EECON1 REGISTER (ADDRESS 18Ch)

| R/W-x | U-0 | U-0 | U-0 | R/W-x | R/W-0 | R/S-0 | R/S-0 |
|-------|-----|-----|-----|-------|-------|-------|-------|
| EEPGD |     | =   |     | WRERR | WREN  | WR    | RD    |
| bit 7 |     | 1   | 1   | 710   |       |       | bit 0 |

bit 7 **EEPGD**: Program/Data EEPROM Select bit

1 = Accesses program memory

0 = Accesses data memory

Reads '0' after a POR; this bit cannot be changed while a write operation is in progress.

bit 6-4 Unimplemented: Read as '0'

bit 3 WRERR: EEPROM Error Flag bit

1 = A write operation is prematurely terminated (any  $\overline{MCLR}$  or any WDT Reset during normal operation)

0 = The write operation completed

bit 2 WREN: EEPROM Write Enable bit

1 = Allows write cycles

0 = Inhibits write to the EEPROM

bit 1 WR: Write Control bit

1 = Initiates a write cycle. The bit is cleared by hardware once write is complete. The WR bit can only be set (not cleared) in software.

0 = Write cycle to the EEPROM is complete

bit 0 RD: Read Control bit

1 = Initiates an EEPROM read; RD is cleared in hardware. The RD bit can only be set (not cleared) in software.

0 = Does not initiate an EEPROM read

| Leg | 0 | n | d |  |
|-----|---|---|---|--|
| Led | E |   | u |  |

R = Readable bit

W = Writable bit

U = Unimplemented bit, read as '0'

- n = Value at POR

'1' = Bit is set

'0' = Bit is cleared

x = Bit is unknown

### 3.3 Reading Data EEPROM Memory

To read a data memory location, the user must write the address to the EEADR register, clear the EEPGD control bit (EECON1<7>) and then set control bit RD (EECON1<0>). The data is available in the very next cycle in the EEDATA register; therefore, it can be read in the next instruction (see Example 3-1). EEDATA will hold this value until another read or until it is written to by the user (during a write operation).

The steps to reading the EEPROM data memory are:

- Write the address to EEADR. Make sure that the address is not larger than the memory size of the device.
- Clear the EEPGD bit to point to EEPROM data memory.
- 3. Set the RD bit to start the read operation.
- Read the data from the EEDATA register.

#### **EXAMPLE 3-1:** DATA EEPROM READ

```
BSF
       STATUS, RP1
                      7
                      ; Bank 2
       STATUS, RPO
BCF
       DATA EE ADDR, W P Data Memory
MOVF
MOVWF
       EEADR
                     Address to read
                      Bank 3
       STATUS, RPO
BSF
                     Point to Data
BCF
       EECON1, EEPGD
                      ; memory
BSF
       EECON1, RD
                      FEE Read
       STATUS, RPO
BCF
                      ; Bank 2
       EEDATA, W
                      W = EEDATA
MOVE
```

### 3.4 Writing to Data EEPROM Memory

To write an EEPROM data location, the user must first write the address to the EEADR register and the data to the EEDATA register. Then the user must follow a specific write sequence to initiate the write for each byte.

The write will not initiate if the write sequence is not exactly followed (write 55h to EECON2, write AAh to EECON2, then set WR bit) for each byte. We strongly recommend that interrupts be disabled during this code segment (see Example 3-2).

Additionally, the WREN bit in EECON1 must be set to enable write. This mechanism prevents accidental writes to data EEPROM due to errant (unexpected) code execution (i.e., lost programs). The user should keep the WREN bit clear at all times, except when updating EEPROM. The WREN bit is not cleared by hardware

After a write sequence has been initiated, clearing the WREN bit will not affect this write cycle. The WR bit will be inhibited from being set unless the WREN bit is set. At the completion of the write cycle, the WR bit is cleared in hardware and the EE Write Complete Interrupt Flag bit (EEIF) is set. The user can either enable this interrupt or poll this bit. EEIF must be cleared by software.

The steps to write to EEPROM data memory are:

- If step 10 is not implemented, check the WR bit to see if a write is in progress.
- Write the address to EEADR. Make sure that the address is not larger than the memory size of the device.
- Write the 8-bit data value to be programmed in the EEDATA register.
- Clear the EEPGD bit to point to EEPROM data memory.
- 5. Set the WREN bit to enable program operations.
- 6. Disable interrupts (if enabled).
- 7. Execute the special five instruction sequence:
  - Write 55h to EECON2 in two steps (first to W, then to EECON2)
  - Write AAh to EECON2 in two steps (first to W, then to EECON2)
  - · Set the WR bit
- 8. Enable interrupts (if using interrupts).
- Clear the WREN bit to disable program operations.
- 10. At the completion of the write cycle, the WR bit is cleared and the EEIF interrupt flag bit is set. (EEIF must be cleared by firmware.) If step 1 is not implemented, then firmware should check for EEIF to be set, or WR to clear, to indicate the end of the program cycle.

### **EXAMPLE 3-2:** DATA EEPROM WRITE

```
BSF
        STATUS, RP1
        STATUS, RPO
 BSF
 BTFSC EECON1, WR
                        ;Wait for write
 COTO
        5-1
                        ; to complete
                        ;Bank 2
 BCF
        STATUS, RPO
 MOVF
        DATA EE ADDR, W ; Data Memory
                        ; Address to write
 MOVWF
        EEADR
        DATA_EE_DATA,W ;Data Memory Value
 MOVF
 MOVWF EEDATA
                        ;to write
 BSF
        STATUS, RPO
                        :Bank 3
        EECON1, EEPGD
 BCF
                        ; Point to DATA
                        ; memory
        EECON1, WREN
 BSF
                        ; Enable writes
 BCF
        INTCON.GIE
                        ;Disable INTs.
 MOVLW
        55h
8 MOVWF EECON2
                        ;Write 55h
 MOVLW
        AAh
 MOVWF
        EECON2
                        ;Write AAh
 BSF
        EECON1, WR
                        ; Set WR bit to
                        ; begin write
        INTCON, GIE
 BSF
                        ; Enable INTs.
        EECON1, WREN
 BCF
                        ;Disable writes
```

### 4.2 PORTB and the TRISB Register

PORTB is an 8-bit wide, bidirectional port. The corresponding data direction register is TRISB. Setting a TRISB bit (= 1) will make the corresponding PORTB pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISB bit (= 0) will make the corresponding PORTB pin an output (i.e., put the contents of the output latch on the selected pin).

Three pins of PORTB are multiplexed with the In-Circuit Debugger and Low-Voltage Programming function: RB3/PGM, RB6/PGC and RB7/PGD. The alternate functions of these pins are described in **Section 14.0** "Special Features of the CPU".

Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit RBPU (OPTION\_REG<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset.

FIGURE 4-4: BLOCK DIAGRAM OF RB3:RB0 PINS



Four of the PORTB pins, RB7:RB4, have an interrupt-on-change feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB7:RB4 pin configured as an output is excluded from the interrupt-on-change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are OR'ed together to generate the RB port change interrupt with flag bit RBIF (INTCON<0>).

bit(s) and clear the RBPU bit (OPTION\_REG<7>).

This interrupt can wake the device from Sleep. The user, in the Interrupt Service Routine, can clear the interrupt in the following manner:

- Any read or write of PORTB. This will end the mismatch condition.
- b) Clear flag bit RBIF.

A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition and allow flag bit RBIF to be cleared.

The interrupt-on-change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt-on-change feature. Polling of PORTB is not recommended while using the interrupt-on-change feature.

This interrupt-on-mismatch feature, together with soft-ware configurable pull-ups on these four pins, allow easy interface to a keypad and make it possible for wake-up on key depression. Refer to the application note, *AN552*, "Implementing Wake-up on Key Stroke" (DS00552).

RB0/INT is an external interrupt input pin and is configured using the INTEDG bit (OPTION REG<6>).

RB0/INT is discussed in detail in **Section 14.11.1 "INT Interrupt"**.

FIGURE 4-5: BLOCK DIAGRAM OF RB7:RB4 PINS



### 5.0 TIMERO MODULE

The Timer0 module timer/counter has the following features:

- 8-bit timer/counter
- Readable and writable
- 8-bit software programmable prescaler
- Internal or external clock select
- Interrupt on overflow from FFh to 00h
- Edge select for external clock

Figure 5-1 is a block diagram of the Timer0 module and the prescaler shared with the WDT.

Additional information on the Timer0 module is available in the PICmicro® Mid-Range MCU Family Reference Manual (DS33023).

Timer mode is selected by clearing bit T0CS (OPTION\_REG<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting bit T0CS (OPTION\_REG<5>). In Counter mode, Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit, T0SE (OPTION\_REG<4>). Clearing bit T0SE selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 5.2 "Using Timer0 with an External Clock".

The prescaler is mutually exclusively shared between the Timer0 module and the Watchdog Timer. The prescaler is not readable or writable. **Section 5.3** "**Prescaler**" details the operation of the prescaler.

### 5.1 Timer0 Interrupt

The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h. This overflow sets bit TMR0IF (INTCON<2>). The interrupt can be masked by clearing bit TMR0IE (INTCON<5>). Bit TMR0IF must be cleared in software by the Timer0 module Interrupt Service Routine before re-enabling this interrupt. The TMR0 interrupt cannot awaken the processor from Sleep since the timer is shut-off during Sleep.

FIGURE 5-1: BLOCK DIAGRAM OF THE TIMERO/WDT PRESCALER



## 5.2 Using Timer0 with an External Clock

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks. Therefore, it is necessary for T0CKI to be high for at least 2 Tosc (and a small RC delay of 20 ns) and low for at least 2 Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device.

### 5.3 Prescaler

There is only one prescaler available which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. A prescaler assignment for the

Timer0 module means that there is no prescaler for the Watchdog Timer and vice versa. This prescaler is not readable or writable (see Figure 5-1).

The PSA and PS2:PS0 bits (OPTION\_REG<3:0>) determine the prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF1, MOVWF 1, BSF1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable.

Note: Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment.

### REGISTER 5-1: OPTION\_REG REGISTER

| R/W-1 | R/W-1  | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|--------|-------|-------|-------|-------|-------|-------|
| RBPU  | INTEDG | T0CS  | TOSE  | PSA   | PS2   | PS1   | PS0   |
| bit 7 | ·      |       |       | •     |       |       | bit 0 |

bit 7 RBPU 0 = PORTB weak pull-ups enabled

bit 6 INTEDG 0 = interrupt on Falling edge of RBO/INT pin, 1 = rising edge

bit 5 TOCS: TMR0 Clock Source Select bit

1 = Transition on TOCKI pin

0 = Internal instruction cycle clock (CLKO)

bit 4 T0SE: TMR0 Source Edge Select bit

1 = Increment on high-to-low transition on TOCKI pin

0 = Increment on low-to-high transition on T0CKI pin

bit 3 **PSA**: Prescaler Assignment bit

1 = Prescaler is assigned to the WDT

0 = Prescaler is assigned to the Timer0 module

bit 2-0 PS2:PS0: Prescaler Rate Select bits

| Bit Value | TMR0 Rate | WDT Rate |
|-----------|-----------|----------|
| 000       | 1:2       | 1::1     |
| 001       | 1:4       | 1:2      |
| 010       | 1:8       | 1::4     |
| 011       | 1:16      | 1 8      |
| 100       | 1:32      | 1::16    |
| 101       | 1:64      | 1:32     |
| 110       | 1:128     | 1 : 64   |
| 111       | 1:256     | 1 128    |

### Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'
- n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

**Note:** To avoid an unintended device Reset, the instruction sequence shown in the PICmicro® Mid-Range MCU Family Reference Manual (DS33023) must be executed when changing the prescaler assignment from Timer0 to the WDT. This sequence must be followed even if the WDT is disabled.

### 14.11 Interrupts

The PIC16F87XA family has up to 15 sources of interrupt. The Interrupt Control register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits.

Note: Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit.

A global interrupt enable bit, GIE (INTCON<7>), enables (if set) all unmasked interrupts or disables (if cleared) all interrupts. When bit GIE is enabled and an interrupt's flag bit and mask bit are set, the interrupt will vector immediately. Individual interrupts can be disabled through their corresponding enable bits in various registers. Individual interrupt bits are set regardless of the status of the GIE bit. The GIE bit is cleared on Reset.

The "return from interrupt" instruction, RETFIE, exits the interrupt routine, as well as sets the GIE bit, which re-enables interrupts.

The RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register.

The peripheral interrupt flags are contained in the Special Function Registers, PIR1 and PIR2. The corresponding interrupt enable bits are contained in Special Function Registers, PIE1 and PIE2, and the peripheral interrupt enable bit is contained in Special Function Register, INTCON.

When an interrupt is responded to, the GIE bit is cleared to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with 0004h. Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid recursive interrupts.

For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends when the interrupt event occurs. The latency is the same for one or two-cycle instructions. Individual interrupt flag bits are set regardless of the status of their corresponding mask bit, PEIE bit or GIE bit.

FIGURE 14-10: INTERRUPT LOGIC



#### 14.11.1 INT INTERRUPT

External interrupt on the RB0/INT pin is edge triggered, either rising if bit INTEDG (OPTION\_REG<6>) is set or falling if the INTEDG bit is clear. When a valid edge appears on the RB0/INT pin, flag bit, INTF (INTCON<1>), is set. This interrupt can be disabled by clearing enable bit, INTE (INTCON<4>). Flag bit INTF must be cleared in software in the Interrupt Service Routine before re-enabling this interrupt. The INT interrupt can wake-up the processor from Sleep if bit INTE was set prior to going into Sleep. The status of global interrupt enable bit, GIE, decides whether or not the processor branches to the interrupt vector following wake-up. See Section 14.14 "Power-down Mode (Sleep)" for details on Sleep mode.

### 14.11.2 TMR0 INTERRUPT

An overflow (FFh  $\rightarrow$  00h) in the TMR0 register will set flag bit, TMR0IF (INTCON<2>). The interrupt can be enabled/disabled by setting/clearing enable bit, TMR0IE (INTCON<5>). See **Section 5.0** "**Timer0 Module**".

### 14.11.3 PORTB INTCON CHANGE

An input change on PORTB<7:4> sets flag bit, RBIF (INTCON<0>). The interrupt can be enabled/disabled by setting/clearing enable bit, RBIE (INTCON<4>). See Section 4.2 "PORTB and the TRISB Register".

### 14.12 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt (i.e., W register and Status register). This will have to be implemented in software.

For the PIC16F873A/874A devices, the register W\_TEMP must be defined in both Banks 0 and 1 and must be defined at the same offset from the bank base address (i.e., If W\_TEMP is defined at 0x20 in Bank 0, it must also be defined at 0xA0 in Bank 1). The registers, PCLATH\_TEMP and STATUS\_TEMP, are only defined in Bank 0.

Since the upper 16 bytes of each bank are common in the PIC16F876A/877A devices, temporary holding registers, W\_TEMP, STATUS\_TEMP and PCLATH\_TEMP, should be placed in here. These 16 locations don't require banking and therefore, make it easier for context save and restore. The same code shown in Example 14-1 can be used.

### **EXAMPLE 14-1: SAVING STATUS, W AND PCLATH REGISTERS IN RAM**

```
;Copy W to TEMP register
MOVWF
         W TEMP
SWAPF
         STATUS, W
                           ; Swap status to be saved into W
                           ; bank 0, regardless of current bank, Clears IRP, RP1, RP0
         STATUS
CLRF
                           ; Save status to bank zero STATUS TEMP register
MOVWE
         STATUS TEMP
MOVF
         PCLATH, W
                           ;Only required if using pages 1, 2 and/or 3
MOVWF
         PCLATH TEMP
                           ; Save PCLATH into W
CLRF
         PCLATH
                           ; Page zero, regardless of current page
:(ISR)
                           ; (Insert user code here)
MOVF
         PCLATH TEMP, W
                           ; Restore PCLATH
                           ; Move W into PCLATH
MOVWF
         PCLATH
                           ; Swap STATUS TEMP register into W
         STATUS_TEMP, W
SWAPF
                           ; (sets bank to original state)
MOVWE
         STATUS
                           ; Move W into STATUS register
                           ; Swap W TEMP
SWAPF
         W TEMP, F
                           ;Swap W_TEMP into W
         W TEMP, W
SWAPF
```

### 14.13 Watchdog Timer (WDT)

The Watchdog Timer is a free running, on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKI pin. That means that the WDT will run even if the clock on the OSC1/CLKI and OSC2/CLKO pins of the device has been stopped, for example, by execution of a SLEEP instruction.

During normal operation, a WDT time-out generates a device Reset (Watchdog Timer Reset). If the device is in Sleep mode, a WDT time-out causes the device to wake-up and continue with normal operation (Watchdog Timer Wake-up). The TO bit in the Status register will be cleared upon a Watchdog Timer time-out.

The WDT can be permanently disabled by clearing configuration bit, WDTE (Section 14.1 "Configuration Bits").

WDT time-out period values may be found in **Section 17.0** "Electrical Characteristics" under parameter #31. Values for the WDT prescaler (actually a postscaler but shared with the Timer0 prescaler) may be assigned using the OPTION REG register.

- Note 1: The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT and prevent it from timing out and generating a device Reset condition.
  - 2: When a CLRWDT instruction is executed and the prescaler is assigned to the WDT, the prescaler count will be cleared but the prescaler assignment is not changed.

FIGURE 14-11: WATCHDOG TIMER BLOCK DIAGRAM



TABLE 14-7: SUMMARY OF WATCHDOG TIMER REGISTERS

| Address   | Name         | Bit 7 | Bit 6                | Bit 5 | Bit 4 | Bit 3                | Bit 2 | Bit 1 | Bit 0 |
|-----------|--------------|-------|----------------------|-------|-------|----------------------|-------|-------|-------|
| 2007h     | Config. bits | (1)   | BODEN <sup>(1)</sup> | CP1   | CP0   | PWRTE <sup>(1)</sup> | WDTE  | Fosc1 | Fosc0 |
| 81h, 181h | OPTION_REG   | RBPU  | INTEDG               | T0CS  | T0SE  | PSA                  | PS2   | PS1   | PS0   |

Legend: Shaded cells are not used by the Watchdog Timer.

Note 1: See Register 14-1 for operation of these bits.

### 15.0 INSTRUCTION SET SUMMARY

The PIC16 instruction set is highly orthogonal and is comprised of three basic categories:

- Byte-oriented operations
- · Bit-oriented operations
- · Literal and control operations

Each PIC16 instruction is a 14-bit word divided into an **opcode** which specifies the instruction type and one or more **operands** which further specify the operation of the instruction. The formats for each of the categories is presented in Figure 15-1, while the various opcode fields are summarized in Table 15-1.

Table 15-2 lists the instructions recognized by the MPASM™ Assembler. A complete description of each instruction is also available in the PICmicro® Mid-Range MCU Family Reference Manual (DS33023).

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the bit affected by the operation, while 'f' represents the address of the file in which the bit is located.

For **literal and control** operations, 'k' represents an eight or eleven-bit constant or literal value

One instruction cycle consists of four oscillator periods; for an oscillator frequency of 4 MHz, this gives a normal instruction execution time of 1  $\mu s$ . All instructions are executed within a single instruction cycle, unless a conditional test is true, or the program counter is changed as a result of an instruction. When this occurs, the execution takes two instruction cycles with the second cycle executed as a NOP.

Note: To maintain upward compatibility with future PIC16F87XA products, do not use the OPTION and TRIS instructions.

All instruction examples use the format '0xhh' to represent a hexadecimal number, where 'h' signifies a hexadecimal digit.

## 15.1 READ-MODIFY-WRITE OPERATIONS

Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified, and the result is stored according to either the instruction or the destination designator 'd'. A read operation is performed on a register even if the instruction writes to that register.

For example, a "CLRF PORTB" instruction will read PORTB, clear all the data bits, then write the result back to PORTB. This example would have the unintended result that the condition that sets the RBIF flag would be cleared.

TABLE 15-1: OPCODE FIELD DESCRIPTIONS

| Field | Description                                                                                                                                                           |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f     | Register file address (0x00 to 0x7F)                                                                                                                                  |
| W     | Working register (accumulator)                                                                                                                                        |
| b     | Bit address within an 8-bit file register                                                                                                                             |
| k     | Literal field, constant data or label                                                                                                                                 |
| х     | Don't care location (= 0 or 1).  The assembler will generate code with x = 0.  It is the recommended form of use for compatibility with all Microchip software tools. |
| d     | Destination select; d = 0: store result in W, d = 1: store result in file register f. Default is d = 1.                                                               |
| PC    | Program Counter                                                                                                                                                       |
| то    | Time-out bit                                                                                                                                                          |
| PD    | Power-down bit                                                                                                                                                        |

## FIGURE 15-1: GENERAL FORMAT FOR INSTRUCTIONS



TABLE 15-2: PIC16F87XA INSTRUCTION SET

| Mnemonic, |      | Description                  | Cycles  | 14-Bit Opcode |      |      | Status | Notes    |        |
|-----------|------|------------------------------|---------|---------------|------|------|--------|----------|--------|
| Oper      | ands | Description                  |         | MSb           |      |      | LSb    | Affected | 140162 |
|           |      | BYTE-ORIENTED FILE REGIS     | TER OPE | RATIO         | NS   |      |        |          |        |
| ADDWF     | f, d | Add W and f                  | 1       | 0.0           | 0111 | dfff | ffff   | C,DC,Z   | 1,2    |
| ANDWF     | f, d | AND W with f                 | 1       | 00            | 0101 | dfff | ffff   | Z        | 1,2    |
| CLRF      | f    | Clear f                      | 1       | 00            | 0001 | lfff | ffff   | Z        | 2      |
| CLRW      | -    | Clear W                      | 1       | 0.0           | 0001 | 0xxx | xxxx   | Z        |        |
| COMF      | f, d | Complement f                 | 1       | 0.0           | 1001 | dfff | ffff   | Z        | 1,2    |
| DECF      | f, d | Decrement f                  | 1       | 0.0           | 0011 | dfff | ffff   | Z        | 1,2    |
| DECFSZ    | f, d | Decrement f, Skip if 0       | 1(2)    | 0.0           | 1011 | dfff | ffff   |          | 1,2,3  |
| INCF      | f, d | Increment f                  | 1       | 00            | 1010 | dfff | ffff   | Z        | 1,2    |
| INCFSZ    | f, d | Increment f, Skip if 0       | 1(2)    | 00            | 1111 | dfff | ffff   |          | 1,2,3  |
| IORWF     | f, d | Inclusive OR W with f        | 1       | 00            | 0100 | dfff | ffff   | Z        | 1,2    |
| MOVF      | f, d | Move f                       | 1       | 00            | 1000 | dfff | ffff   | Z        | 1,2    |
| MOVWF     | f    | Move W to f                  | 1       | 00            | 0000 | lfff | ffff   |          |        |
| NOP       | 2    | No Operation                 | 1       | 00            | 0000 | 0xx0 | 0000   |          |        |
| RLF       | f, đ | Rotate Left f through Carry  | 1       | 00            | 1101 | dfff | ffff   | С        | 1,2    |
| RRF       | f, đ | Rotate Right f through Carry | 1       | 0.0           | 1100 | dfff | ffff   | С        | 1,2    |
| SUBWF     | f, d | Subtract W from f            | 1       | 0.0           | 0010 | dfff | ffff   | C,DC,Z   | - 1,2  |
| SWAPF     | f, d | Swap nibbles in f            | 1       | 0.0           | 1110 | dfff | ffff   |          | 1,2    |
| XORWF     | f, d | Exclusive OR W with f        | 1       | 0.0           | 0110 | dfff | ffff   | Z        | 1,2    |
|           |      | BIT-ORIENTED FILE REGIST     | ER OPER | RATION        | 18   |      |        |          |        |
| BCF       | f, b | Bit Clear f                  | 1       | 01            | 00bb | bfff | ffff   |          | 1,2    |
| BSF       | f, b | Bit Set f                    | 1       | 01            | 01bb | bfff | ffff   |          | 1,2    |
| BTFSC     | f, b | Bit Test f, Skip if Clear    | 1 (2)   | 01            | 10bb | bfff | ffff   |          | 3      |
| BTFSS     | f, b | Bit Test f, Skip if Set      | 1 (2)   | 01            | 11bb | bfff | ffff   |          | 3      |
|           |      | LITERAL AND CONTROL          | OPERAT  | IONS          |      |      |        |          |        |
| ADDLW     | k    | Add Literal and W            | 1       | 11            | 111x | kkkk | kkkk   | C,DC,Z   |        |
| ANDLW     | k    | AND Literal with W           | 1       | 11            | 1001 | kkkk | kkkk   | Z        |        |
| CALL      | k    | Call Subroutine              | 2       | 10            | 0kkk | kkkk | kkkk   |          |        |
| CLRWDT    | 3    | Clear Watchdog Timer         | 1       | 00            | 0000 | 0110 | 0100   | TO,PD    |        |
| GOTO      | k    | Go to Address                | 2       | 10            | 1kkk | kkkk | kkkk   |          |        |
| IORLW     | k    | Inclusive OR Literal with W  | 1       | 11            | 1000 | kkkk | kkkk   | Z        |        |
| MOVLW     | k    | Move Literal to W            | 1       | 11            | xx00 | kkkk |        |          |        |
| RETFIE    | 9-   | Return from Interrupt        | 2       | 0.0           | 0000 | 0000 | 1001   |          |        |
| RETLW     | k    | Return with Literal in W     | 2       | 11            | 01xx | kkkk | kkkk   |          |        |
| RETURN    | 32   | Return from Subroutine       | 2       | 0.0           | 0000 | 0000 | 1000   |          |        |
| SLEEP     | 3    | Go into Standby mode         | 1       | 0.0           | 0000 | 0110 | 0011   | TO,PD    |        |
| SUBLW     | k    | Subtract W from Literal      | 1       | 11            | 110x | kkkk | kkkk   | C,DC,Z   |        |
| XORLW     | k    | Exclusive OR Literal with W  | 1       | 11            | 1010 | kkkk | kkkk   | Z        |        |

Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

Note: Additional information on the mid-range instruction set is available in the PICmicro® Mid-Range MCU Family Reference Manual (DS33023).

<sup>2:</sup> If this instruction is executed on the TMR0 register (and where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 module.

<sup>3:</sup> If Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.