#### **Processor Architecture**

# Pipelined RISC-V Implementation (Part I)



4190.308 Computer Architecture Spring 2023

#### **Module Outline**

- From a Single-Cycle to a Pipelined Implementation
- A Pipelined Datapath
- A Pipelined Control Path
- Module Summary



# From a Single-Cycle to a Pipelined Implementation

# From Single-Cycle to Pipelining





# From Single-Cycle Execution

#### Instruction sequence

```
lw x10, 40(x1)
sub x11, x2, x3
add x12, x3, x4
lw x13, 48(x1)
add x14, x5, x6
```



# **Pipelined Execution**





# **A Pipelined Datapath**

# **RISC-V Pipelined Datapath**



# **Pipeline Registers**

Pipeline registers hold information produced in previous cycle



# **Pipeline Operation**

- Cycle-by-cycle flow of instructions through the pipelined datapath
- "Single-clock-cycle" pipeline diagram
  - Shows pipeline usage in a single cycle
  - Highlight resource used
  - (cf.) "multi-clock-cycle" diagram: graph of operation over time
- Let's have a look at "single-clock-cycle" diagrams for load & store

## **IF for Load**





### **ID** for Load





## **EX for Load**





#### **MEM for Load**





### **WB for Load**



# **Corrected Datapath for Load**



# **IF for Store**

# read instruction

Instruction fetch



#### **ID** for Store





#### **EX for Store**





#### **MEM for Store**





20

# **WB for Store**





# **Pipelined Execution**



# **Pipelined Execution**





# Single-Cycle Pipeline Diagram

State of pipeline in a given cycle

backwood hold





CC<sub>5</sub>

**MEM** 

EX

ID

IF

lw x10, 40(x1)

sub x11, x2, x3

add x12, x3, x4

lw x13, 48(x1)

add x14, x5, x6



# **A Pipelined Control Path**

# **Pipelined Control (Simplified)**



# **Control Signals Recap**

- Six 1-bit control signals
  - Same signals as in single-cycle implementation



| Signal    | Action when Low                   |      | Action when High                                                         |  |  |
|-----------|-----------------------------------|------|--------------------------------------------------------------------------|--|--|
| RegWrite  | None                              |      | Write value at Write data <sub>RF</sub> port to register[Write register] |  |  |
| ALUSrc    | Second ALU operand = Read da      | ta 2 | Second ALU operand = sign-extended, 12 bits of instruction               |  |  |
| PCSrc     | new PC = old PC + 4               |      | new PC = result of branch target adder                                   |  |  |
| MemRead   | None                              |      | Read data = mem[Address]                                                 |  |  |
| Mem Write | None                              |      | $mem[Address] = Write data_{DM}$                                         |  |  |
| MemtoReg  | Write $data_{RF}$ = output of ALU |      | Write $data_{RF}$ = output of data memory                                |  |  |

# **ALU Control Signals Recap**

- Combinational logic derives ALU control
  - Input
    - 2-bit ALUOp derived from opcode field
    - funct7 and funct3 from instruction
  - Output: ALU control

| opcode | ALUOp | Operation       | funct7  | funct3 | ALU<br>function | ALU<br>control |
|--------|-------|-----------------|---------|--------|-----------------|----------------|
| lw     | 00    | load register   | XXXXXXX | XXX    | add             | 0010           |
| SW     | 00    | store register  | XXXXXX  | XXX    | add             | 0010           |
| beq    | 01    | branch on equal | XXXXXX  | XXX    | subtract        | 0110           |
| R-type | 10    | add             | 0000000 | 000    | add             | 0010           |
|        |       | subtract        | 0100000 | 000    | subtract        | 0110           |
|        |       | AND             | 0000000 | 111    | AND             | 0000           |
|        |       | OR              | 0000000 | 110    | OR              | 0001           |

# **Generating Control Signals**

If: None

ID: None EX: ALVOP/ALV src MEM: PCsrc/Mem Read/Mem Write

WB: Men to Res/Res Write

| Instruction | Execution calculat | n/address<br>ion stage<br>ol lines | Memory access stage control lines |              |               | Write-back stage<br>control lines |               |
|-------------|--------------------|------------------------------------|-----------------------------------|--------------|---------------|-----------------------------------|---------------|
|             | ALUOp              | ALUSrc                             | Branch                            | Mem-<br>Read | Mem-<br>Write | Reg-<br>Write                     | Memto-<br>Reg |
| R-format    | 10                 | 0                                  | 0                                 | 0            | 0             | 1                                 | 0             |
| lw          | 00                 | 1 \                                | 0                                 | 1            | 0             | 1                                 | 1             |
| SW          | 00                 | 1 人                                | 0                                 | 0            | 1             | 0                                 | Х             |
| beq         | 01                 | 0                                  | 1                                 | 0            | 0             | 0                                 | X             |



# **Pipelined Control**

- Control signals derived from instruction (ID stage)
  - as in single-cycle implementation
  - conveyed to appropriate stage via pipeline registers



# **Pipelined Control**



Reg Write: write reg or not

MentoRis: MVXing executed data or memory data instruction

[F/ID | ID/EX | EX/MEM | MEM/WB

# **Module Summary**

# **Module Summary**

#### Pipelinened datapath

- Insert pipeline registers between stages
- Forward all data signals one stage per cycle

#### Pipelined control path

- Pipelined control identical to single-cycle control
- Control signals forwarded through pipeline registers to respective stage
- Current implementation does not yet handle hazards