# Synthesizing an RTL Design

### Introduction

This lab shows you the synthesis process and effect of changing of the synthesis settings. You will analyze the design and the generated reports.

### **Objectives**

After completing this lab, you will be able to:

- Use the provided Xilinx Design Constraint (XDC) file to constrain the timing of the circuit
- Elaborate the design and understand the output
- Synthesize the design with the provided basic timing constraints
- Analyze the output of the synthesized design
- Change the synthesis settings and see their effects on the generated output
- Write a checkpoint after the synthesis so the results can be analyzed after re-loading it

### **Procedure**

This lab is broken into steps that consist of general overview statements providing information on the detailed instructions that follow. Follow these detailed instructions to progress through the lab.

## **Design Description**

The design consists of a uart receiver receiving the input typed on a keyboard and displaying the least significant 4 bits of binary equivalent of the typed character on the 4 LEDs. When a push button is pressed, the upper bits of the binary equivalent are displayed. The block diagram is as shown in **Figure 1**.



Figure 1. The Completed Design

### **General Flow**



# Create a Vivado Project using IDE

Step 1

- 1-1. Launch Vivado and create a project targeting the XC7Z010CLG400-1 device and using the Verilog HDL. Use the provided Verilog source files and uart\_led\_timing.xdc file from the *lab2a\_files* directory.
- 1-1-1. Open Vivado by selecting Start > All Programs > Xilinx Design Tools > Vivado 201X.Y > Vivado 201X.Y
  - \* In Linux. Double click the Icon in desktop or in a shell type "vivado"
- **1-1-2.** Click **Create New Project** to start the wizard. You will see *Create A New Vivado Project* dialog box. Click **Next**.
- **1-1-3.** Click the Browse button of the *Project location* field of the **New Project** form, browse to your **P1** directory and click **Select**.
- **1-1-4.** Enter **lab2a** in the *Project name* field. Make sure that the *Create Project Subdirectory* box is checked. Click **Next**.
- **1-1-5.** Select **RTL Project** option in the *Project Type* form, and click **Next**.
- **1-1-6.** Using the drop-down buttons, select **Verilog** as the *Target Language* and *Simulator Language* in the *Add Sources* form.
- **1-1-7.** Click on the **Add Files...** button, browse to the **lab2a\_files** directory, select all the Verilog files (led\_ctl.v, meta\_harden.v, uart\_baud\_gen.v, uart\_led.v, uart\_rx.v, and uart\_rx\_ctl.v), click **OK**, and then click **Next** to get to the *Add Constraints* form.
- 1-1-8. Add only the uart\_led\_timing.xdc file, do not add uart\_led\_pins.xdc. Click **OK** and **Next.**

This Xilinx Design Constraints file assigns the basic timing constraints (period, input delay, and output delay) to the design.

- **1-1-9.** In the *Default Part* form, using the **Parts** option and various drop-down fields of the **Filter** section (*Family=Zynq-7000*, *Package=clg400*, *Speed=-1*), select the **XC7Z010CLG400-1** part. Click **Next**.
- 1-1-10. Click Finish to create the Vivado project.
- 1-2. Analyze the design source files hierarchy.
- 1-2-1. In the Sources pane, expand the uart\_led entry and notice hierarchy of the lower-level modules.



Figure 2. Opening the source file

1-2-2. Double-click on the uart\_led entry to view its content.

Notice in the Verilog code that the BAUD\_RATE and CLOCK\_RATE parameters are defined to be 115200 and 125 MHz respectively as shown in the design diagram (Figure 1). Also notice that the lower level modules are instantiated. The meta\_harden modules are used to synchronize the asynchronous reset and push-button inputs.

**1-2-3.** Expand **uart\_rx\_i0** instance to see its hierarchy.

It uses the baud rate generator and the finite state machine. The rxd\_pin is sampled at x16 the baud rate.

- 1-3. Open the uart\_led\_timing.xdc source and analyze the content.
- **1-3-1.** In the *Sources* pane, expand the *Constraints* folder and double-click the **uart\_led\_timing.xdc** entry to open the file in text mode.

```
# ZYBO xdc
# define clock and period
create_clock -period 8.000 -name clk_pin -waveform {0.000 4.000} [get_ports clk_pin]

# input delay
set_input_delay -clock clk_pin 0 [get_ports rxd_pin]
set_input_delay -clock clk_pin -min -0.5 [get_ports rxd_pin]

set_input_delay -clock clk_pin -max 0.0 [get_ports btn_pin]
set_input_delay -clock clk_pin -min -0.5 [get_ports btn_pin]
# set_input_delay -clock clk_pin -min -0.5 [get_ports btn_pin]
# set_input_delay -clock clk_pin 0 [get_ports led_pins[*]]
```

Figure 3. Timing constraints

Line 3 creates the period constraint of 8 ns with a duty cycle of 50% (125 Mhz). The rxd\_pin is constrained with respect to the design clock (lines 6, and 7). The btn\_pin is constrained in lines 9, 10. The led\_pins are constrained in line 13.

## **Elaborate the Design**

- 2-1. Elaborate and perform the RTL analysis on the source file.
- **2-1-1.** Expand the *Open Elaborated Design* entry under the *RTL Analysis* tasks of the *Flow Navigator* pane and click on **Schematic**.

The model (design) will be elaborated and a logic view of the design is displayed.



Figure 4. A logic view of the design

You will see four components at the top-level, 2 instances of meta\_harden, one instance of uart\_rx, and one instance of led\_ctl.

- **2-1-2.** To see where the uart\_rx\_i0 gets generated, right-click on the uart\_rx\_i0 instance and select *Go To Source* and see that line 84 in the source code is generating it.
- **2-1-3.** Double-click on the uart\_rx\_i0 instance in the schematic diagram to see the underlying components.



Figure 5. Lower level components of the uart\_rx\_i0 module

- **2-1-4.** Click on **Report Noise** under the *Open Elaborated Design* entry of the *RTL Analysis* tasks of the *Flow Navigator* pane.
- **2-1-5.** Click **OK** to generate the report named **ssn\_1**.
- **2-1-6.** View the ssn\_1 report and observe the unplaced ports, Summary, and I/O Bank Details are highlighted in red because the pin assignments were not done. Note that only output pins are reported as the noise analysis is done on the output pins.



Figure 6. Noise report

- **2-1-7.** Click on **Add Sources** under the *Project Navigator*, select *Add or Create Constraints* option and click **Next**.
- **2-1-8.** Click on the **Add Files...** button, browse to the **lab2a\_files** directory, select **uart\_led\_pins.xdc** file, click **OK**, and then click **Finish** to add the pins location constraints.

Notice that the sources are modified and the tools detect it, showing a warning status bar to reload the design.



**2-1-9.** Click on the **Reload** link. The constraints will be processed.

# Synthesize the Design

Step 3

- 3-1. Synthesize the design with the Vivado synthesis tool and analyze the Project Summary output.
- **3-1-1.** Click on **Run Synthesis** under the *Synthesis* tasks of the *Flow Navigator* pane. Click **Ok**.

The synthesis process will be run on the uart\_led.v and all its hierarchical files. When the process is completed a *Synthesis Completed* dialog box with three options will be displayed.

**3-1-2.** Select the *Open Synthesized Design* option and click **OK** as we want to look at the synthesis output.

Click **Yes** to close the elaborated design if the dialog box is displayed.

3-1-3. Select the Project Summary tab

If you don't see the Project Summary tab then select **Layout > Default Layout, or** click the **Project Summary** icon

3-1-4. Click on the Table tab in the Utilization section of the Project Summary tab and fill out the following information.

#### **Question 1**

| Look unough the table and line t | ne namber | asca or ca | on or the rone | wing. |
|----------------------------------|-----------|------------|----------------|-------|
| FF:                              |           |            | <u></u>        |       |
| LUT:                             |           |            |                |       |
| I/O:                             |           |            |                |       |
| BUFG:                            |           |            |                |       |

Look through the table and find the number used of each of the following:

**3-1-5.** Click on **Schematic** under the *Open Synthesized Design* tasks of *Synthesis* tasks of the *Flow Navigator* pane to view the synthesized design in a schematic view.



Figure 7. Synthesized design's schematic view

Notice that IBUF and OBUF are automatically instantiated (added) to the design as the input and output are buffered. There are still four lower level modules instantiated.

- **3-1-6.** Double-click on the **uart\_rx\_i0** instance in the schematic view to see the underlying instances.
- 3-1-7. Select the uart\_baud\_gen\_rx\_i0 instance, right-click, and select Go To Source.

Notice that line 86 is highlighted. Also notice that the CLOCK\_RATE and BAUD\_RATE parameters are passed to the module being called.

- **3-1-8.** Double-click on the **meta\_harden\_rxd\_io** instance to see how the synchronization circuit is being implemented using two FFs. This synchronization is necessary to reduce the likelihood of meta-stability.
- **3-1-9.** Click on the ( ) in the schematic view to go back to its parent block.
- 3-2. Analyze the timing report.
- **3-2-1.** Click on **Report Timing Summary** under the *Open Synthesized Design* tasks of the *Flow Navigator* pane.
- **3-2-2.** Click **OK** to generate the *timing\_1* report.



Notice that the *Design Timing Summary* and *Intra-Clock Paths* entry in the left pane are highlighted in red indicating timing violations. In the right pane, the information is grouped in Setup, Hold, and Width columns.

We will come back to timing issues later on during the course.

### 3-3. Generate the utilization and power reports.

**3-3-1.** Click **Report Utilization** under *Open Synthesized Design*, and click **OK** to generate the *utilization\_1* report.



Figure 11. Utilization report

#### **Question 2**

Look through the report and find the number used of each of the following:

FF (Flip Flops):

LUT (Slice LUTs):

I/O (Bonded IOBs):

BUFG (BUFGCTRL):

**3-3-2.** Select Slice LUTs entry in the left pane and see the utilization by lower-level instances. You can expand the instances in the right pane to see the complete hierarchy utilization.



Figure 12. Utilization of lower-level modules

**3-3-3.** Click **Report Power** under *Open Synthesized Design*, and click **OK** to generate the estimated power consumption report using default values.

Note that this is just an estimate as no simulation run data was provided and no accurate activity rate, or environment information was entered.



Figure 13. Power consumption estimation