date: 2003/03/27

## HITACHI SEMICONDUCTOR TECHNICAL UPDATE

| Classification of Production | Microcomputer           |                  |                               | No                                                                                                                                                     | TN-SH7-470A/E                                      | Rev | 1                       |  |
|------------------------------|-------------------------|------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|-------------------------|--|
| THEME                        | ATT   CH6 CH/           |                  | Classification of Information | <ol> <li>Spec change</li> <li>Supplement of Documents</li> <li>Limitation of Use</li> <li>Change of Mask</li> <li>Change of Production Line</li> </ol> |                                                    |     |                         |  |
| PRODUCT<br>NAME              | HD64F7055R<br>HD64E7055 | Lot No. All lots | Reference<br>Documents        |                                                                                                                                                        | SH7055F-ZTAT<br>Hardware Manual<br>02-155C Rev.4.0 |     | Effective Date  Eternal |  |

Regarding ATU chapter of SH7055F Hardware Manual, description of ch6 and ch7 PWM output will be revised as following.

When H'0000 is set to DTR to set the duty 0% and when DTR and BFR are reset to H'0000 (by CPU) during pin output is H, pin output will be fixed to H and duty will be 100%. When duty 0% is desired, set BFR to H'0000 and have H'0000 forwarded to DTR when TCNT and CYLR matches.

## P.336

11.2.22 Cycle Register (CYLR)

(1) Cycle Register (CYLR6A - D, CYLR7A - D)

## Before Correction:

At the same time, the buffer register (BFR) value is transferred to the duty register (DTR).

## After Correction:

At the same time, the buffer register (BFR) value is transferred to the duty register (DTR).

Output pin (TO6A - D,TO7A- D) of corresponding channel will be 0 when H'0000 of BFR is 0 output and otherwise will be 1.

| P356                                                                                                         |
|--------------------------------------------------------------------------------------------------------------|
| 11.3 Operation                                                                                               |
| 11.3.1Overview                                                                                               |
| (5)Channel6,7                                                                                                |
|                                                                                                              |
| Before Correction:                                                                                           |
| Do not set a value in DTR that will result in the condition DTR>CYLR                                         |
|                                                                                                              |
| After Correction:                                                                                            |
| Do not set a value in DTR that will result in the condition DTR>CYLR When H'0000 is set to DTR, do not have  |
| DTR directly read H'0000. Set BFR to H'0000 and set H'0000 by forwarding from BFR to DTR. If H'0000 is       |
| directly set to DTR, duty may not be 0%.                                                                     |
|                                                                                                              |
|                                                                                                              |
| P.367                                                                                                        |
| 11.3 Operation                                                                                               |
| 11.3.9 PWM Timer Function                                                                                    |
| Before Correction::                                                                                          |
| If the DTR value is H'0000, the output does not change (0% duty).                                            |
| After Correction:                                                                                            |
| If the DTR value is H'0000, the output does not change (0%duty). However, when H'0000 is set to DTR, do not  |
| directly write H'0000 to DTR. Set H'0000 to BFR and forward it from BFR to DTR. If H'0000 is directly set to |
| DTR, duty may not be 0%.                                                                                     |
| DTR, duty may not be 676.                                                                                    |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |
|                                                                                                              |