# CSCI6461 Section 10 Group Project Documentation: Part 3

Team Number: 09

### **Group Members:**

- 1. Jugal Gajjar
- 2. Kamalasankari Subramaniakuppusamy
- 3. Karan Patel

#### **Introduction:**

Part 3 of the CSCI6461 Computer Architecture Project expands the simulator developed in Part 1 by adding a broader range of instructions and deeper functionality. This phase enhances the system's ability to handle complex operations, includes cache management, and introduces additional user interaction options. The simulator's interface has been refined to give users a detailed view of register states and memory usage, allowing for better debugging and interaction with the C6461 architecture's behavior.

### **Objectives of Part 3:**

The objectives of Part 3 of the CS6461 Computer Architecture Project Simulator can be summarized as follows:

- 1. Expansion of Instruction Set: Implementation of a wider range of instructions, such as arithmetic, logical, shift, and branch operations, to more accurately simulate a computer's operational scope.
- 2. Enhanced User Interface: Update to the control panel with more detailed insights into memory, error handling, and condition codes.
- 3. Improved Execution Flow Control: Enhanced stepping and running options for detailed tracking of program flow.
- 4. Detailed Documentation: Thorough documentation that guides users through added functionalities and troubleshooting.

#### **Design Structure:**

- 1. Main Class ('Main.java'):
  - Serves as the entry point and initializes the simulator.
- 2. Assembler Class ('Assembler.java'):
  - Core of the assembler, responsible for translating assembly language into machine code.

### • Key Components:

- Instruction Processing: Decodes and encodes each instruction based on the opcode and addressing modes.
- Two-Pass Assembly: The assembler first scans to resolve memory locations and labels, then generates the final machine code.
- Addressing Modes: Handles direct, indirect, and indexed addressing along with register and memory encoding.
- o Instruction Encoding: Encodes assembly instructions into a 16-bit binary format and converts them to octal.

# • Key Methods:

- o handleComments(): Removes comments from assembly code.
- o assembleInstruction(): Translates instructions based on opcode and parameters.
- o getOpcodeBinary(): Encodes opcodes into binary values.

### 3. Simulator Class ('Simulator.java')

• Manages the graphical user interface (GUI) for interacting with the simulator, handling file input, instruction execution, and display updates.

### • Key Functions:

- o setup GUI: Creates the GUI using JTextField, JTextArea, JButton, and JLabel for registers and control buttons.
- o File Operations: Allows the user to load a program file in .txt format via a file chooser, and the instructions are processed sequentially.
- Execution Control: Provides buttons for all instruction executions such as Add, Subtract, AND, OR, and other operations.

### 4. FileHandler Class ('FileHandler.java'):

• Manages file input/output operations for the assembler.

### • Key Functions:

- o Reads assembly instructions from the input file.
- O Writes the generated machine code to the load file.
- Creates the listing file that includes original instructions, machine code, and memory addresses.

### 5. Cache Class (Cache.java)

• Implements a cache memory system with FIFO replacement policy to handle data access and storage efficiently.

### • Key Components:

- Cache Lines: Each cache line stores tag, data array, valid, and dirty bits to maintain cache coherence and track modifications.
- o FIFO Replacement Queue: A queue that tracks cache line usage order to manage evictions.
- Trace Logging: Logs cache activity (hits, misses, evictions) for debugging and performance analysis.

### • Key Methods:

- o accessCache(int address): Checks for cache hit or miss based on tag and retrieves data if a hit, else fetches from memory.
- o fetchFromMemory(int address, CacheLine line): Fetches data from memory into the cache line and updates the FIFO queue.

- o evictCacheLine(): Removes the oldest cache line in the FIFO queue, clearing its data to make room for new entries.
- o addItemToCache(int address, int[] data): Adds new data to the cache and evicts the oldest cache line if the cache is full.
- o removeItemFromCache(int address): Clears a specific cache line if it matches the given address tag.
- o clearCache(): Resets all cache lines and clears the FIFO queue.
- o printCacheContents(): Prints the contents of all cache lines for review.
- o logTrace(String message): Logs cache events to a trace file for debugging purposes.
- o closeTrace(): Closes the trace writer to ensure all logs are saved before program termination.



Fig. Overall Assembler Data Flow

### GitHub Link:

https://github.com/JugalGajjar/CSCI6461-Computer-System-Architecture-Project/

### **Steps to Use:**

- 1. Install OpenJDK 17.0.7
- 2. Execute .jar file. (java -jar CSCI6461.jar)
- 3. Place the program2.txt in an accessible directory.

### **To Execute Other Instructions:**

- 1. Execute the jar file to start the simulator.
- 2. Press IPL button to initialize the simulator.
- 3. Press "Start Program 2" button.
- 4. Enter first sentence and then press "Enter Next Sentence/Word" button.
- 5. Enter consecutive sentences and keep pressing the same button. (The system keeps track of number of sentences the user has inputted)
- 6. After inputting 6 sentences, enter the search word and press the same button to load it in the memory. (Note: If you enter a sentence in place of a word then the first word will be used as the search word. If you try to enter more than 7 inputs, it will show message.)

7. Now, press the "Search" button on the lower right-side of the panel to dynamically place the data and generate load file and execute the search.

The sentence number and the word number will be stored at memory location 14 and 15 respectively, from where the program will access it and display result in output area.

### **Important Note:**

- 1. The program2.txt will be dynamically modified by the data entered in the console input and corresponding load file will be generated automatically once all data values has been filled in.
- 2. The simulator will return the first occurrence of the search word only. If the search word is not found, that is, the code jumped to LOC 600, the output area will be blank.

### **Interface Components:**



Console



File Selector



**Initialized Simulator** 



Some intermediate step for the initial load file with using 'Step'



Message received upon successful 'Run'

### **Step-by-Step Screenshots of Program 2 Execution:**



Program2.txt in which the placeholders will get dynamically updated in memory when user enters the input values



Start program 2



The first sentence



The second sentence



The third sentence



The fourth sentence



The fifth sentence



The sixth sentence



The search word



Successful dynamic creation of load file



Result

### **GUI Description:**

# 1. General Purpose Registers (GPR)

- There are four registers (labeled 0–3), each capable of holding a 16-bit binary value.
- Each register includes a yellow button that allows users to load values directly from the Binary input field.

### 2. Index Registers (IXR)

- $\circ$  Comprising three index registers (1–3), each also supports a 16-bit binary value.
- o Like the GPRs, each index register features a yellow button for value loading.

### 3. Essential Registers

- o **Program Counter (PC)**: This register points to the address of the next instruction to be executed. When updated, it retrieves the relevant instruction from memory and places it in the Instruction Register.
- o **Memory Address Register (MAR)**: This register contains the address of the word that will be accessed in memory.
- o **Memory Buffer Register (MBR)**: This stores the last word fetched from memory or the word that was just written back.
- o **Instruction Register (IR)**: This displays the instruction ready for execution. Each time the PC updates, the corresponding instruction appears in the IR and executes when either the Step or Run button is pressed.

- o Condition Code (CC): This will be implemented with arithmetic and logical operations and includes four 1-bit flags: O (overflow), U (underflow), D (division by zero), and E (indicating equality).
- o **Machine Fault Register (MFR)**: This shows the machine fault code if an error occurs, with complete functionality expected in later updates.

#### **Buttons and Controls**

- 1. Load (under GPR, IXR, PC, MAR, MBR, IR, CC, MFR): Transfers the current input value into the respective register, enabling manual input into each specific register.
- 2. **Console Output**: Displays messages and output from the simulator, helping users see results of operations or debug information in real-time.

### 3. Arithmetic Operations:

- o Add: Adds values in specified registers or memory locations.
- o Subtract: Subtracts values from registers or memory locations.
- o Multiply: Multiplies values in registers.
- o Divide: Divides values between registers.

## 4. Logic Operations:

- Equal: Compares values in registers or memory locations.
- o AND: Performs a logical AND operation on values.
- o OR: Executes a logical OR operation on values.
- NOT: Applies a logical NOT to the selected register value.

#### 5. Shift and Rotate:

- o Shift: Shifts the bits in the specified register left or right.
- o Rotate: Rotates bits in the selected register.

# 6. Control Operations:

- o Reset: Resets all registers and memory to their default values.
- o Halt: Stops the current execution in the simulator.
- Run: Executes the program continuously until it completes or hits a halt.
- Step: Executes one instruction at a time, helpful for debugging.

### 7. Conditional Jumps:

- JZ/JNZ: Jumps based on zero (JZ) or non-zero (JNZ) conditions.
- JCC: Conditional jump based on the condition code.
- o JMA: Unconditional jump to a specified memory address.
- JSR: Jumps to subroutine.
- o JGE: Jumps if the register is greater than or equal to a value.
- o RFS: Return from subroutine.

### 8. File and Program Controls:

- o Start Program 1: Initiates Program 1 in memory.
- o Console Input: Field to enter user commands or data for the program.
- o Program File: Field displaying the selected file path for program loading.
- o Select File: Allows users to choose a program file to load into the simulator.
- o Create Load File: Creates a file from the current setup for reloading later.

#### 9. Cache Controls:

o Clear Cache: Clears the contents of the cache, resetting it to its initial state.

### 10. Numerical Conversion:

- o Octal Input/Conversion: Allows entry of octal values. The To binary button converts octal to binary.
- o Binary Input: Accepts binary values for direct entry into registers.
- 11. **Find Closest Number**: Searches for and displays the closest number based on the given input values.

### **Memory and Register Management:**

- **GPR (General Purpose Registers)**: Four registers (0 to 3) used for general operations and data storage.
- **IXR (Index Registers)**: Three index registers (1 to 3) used for addressing modes and calculations.
- PC (Program Counter): Stores the address of the next instruction to execute.
- MAR (Memory Address Register): Holds the address for memory read/write operations.
- MBR (Memory Buffer Register): Holds data to be transferred to/from memory.
- IR (Instruction Register): Stores the currently executing instruction.
- CC (Condition Code Register): Contains flags for conditions like zero, overflow, etc.
- MFR (Machine Fault Register): Stores error codes or fault information from memory and execution errors.

#### **Conclusion:**

The CSCI 6461 simulator is a tool that replicates the functioning of the C6461 computer architecture by executing machine-level instructions. It processes program files, decodes opcodes, and performs operations on registers and memory, providing a real-time view of how each instruction is executed. The simulator not only supports various instruction types but also facilitates debugging through its step-by-step execution feature. By offering an interactive interface, this simulator enables users to gain a deeper understanding of how the C6461 system manages memory, processes instructions, and handles control flow. Overall, this project serves as a foundation for experimenting with low-level operations and understanding the internal workings of computer architecture.