



# HDL Lab Manual 2017

# July 31, 2017

# Contents

| 1            |                                                         | 2  |
|--------------|---------------------------------------------------------|----|
|              | 1.1 Goals                                               | 2  |
|              | 1.2 Expected Outcome                                    | 2  |
| <b>2</b>     | Primary Objectives                                      | 2  |
|              | 2.1 Processor Design in Verilog                         | 2  |
|              | 2.2 Register-Transfer-Level Simulation and Verification | 3  |
|              | 2.3 Standard-Cell Synthesis                             | 3  |
|              | 2.3.1 Synthesis using TSMC 45nm Standard Cells          | 3  |
|              | 2.3.2 Gate-Level Simulation and Verification            | 4  |
| 3            | Secondary Objectives                                    | 5  |
|              | 3.1 Instruction/Data Cache                              | 5  |
|              | 3.2 Branch Prediction                                   | 5  |
|              | 3.3 Superscalar Execution                               | 6  |
|              | 3.4 Balanced Pipeline                                   | 6  |
| 4            | Best Practices                                          | 7  |
|              | 4.1 Coding                                              | 7  |
|              | 4.2 Tools                                               | 8  |
|              | 4.3 Group Work                                          | 8  |
| 5            | Deliverables                                            | 9  |
| 6            | Examination - HDL Lab                                   | 11 |
| A            | IES Servers and Tools                                   | 12 |
|              | A.1 Login Procedure                                     | 12 |
| В            | Verilog and SystemVerilog Templates                     | 14 |
| $\mathbf{C}$ | Software Templates                                      | 19 |
| _            | C.1 Test Programs                                       | 19 |
|              | C.2 Makefile and Linker Script                          | 25 |
| D            | Gate-Level-Simulation Script for Modelsim               | 27 |





# 1 Introduction

In this lab the design of a complex digital circuit, i.e. a THUMB processor with multiple pipeline stages, will be practised in teams of four students. System modelling will be performed in the hardware description language Verilog. Students will practise digital system design for a typical ASIC design flow. Project work will be guided, but self-organised. i.e. given a range of proposals and best practises, groups determine responsibilities and organisation themselves.

#### 1.1 Goals

- Use Verilog to model a processor that is defined on instruction set level.
- Go through the digital design process encompassing specification, register-transfer-level modelling, simulation/verification, synthesis and gate-level simulation.
- Evaluate the system's performance and resolve bottlenecks.
- Practice group work, documentation and presentation techniques.
- Apply course knowledge and use industry-grade tools, particularly:
  - Modelsim (Mentor Graphics)
  - Design Compiler (Synopsys)
  - bash, TCL, make
  - GNU C toolchain for ARM

#### 1.2 Expected Outcome

This lab serves as preparation for a B.Sc./M.Sc. thesis in digital design at the Integrated Electronic Systems Lab. The practised methodology can directly be used as a template for a thesis and extended towards physical implementation targeting ASIC or FPGA.

# 2 Primary Objectives

### 2.1 Processor Design in Verilog

Design a processor that can execute *Thumb* instructions for the instruction set given in the Thumb Quick Reference Card [4]. Implement all instructions in the following sections: Move, Add, Subtract, Multiply, Compare, Logical, Shift/Rotate, Load, Store, Push, Pop, If-Then, Branch, Extend, Reverse, No Op. Do not implement Processor State Change and Hint. Refer to the ARM Architecture Manual [1] for a detailed description of the instruction set.

The entire program code is stored in a 4Kx16 fully-buffered, single-port random access memory (RAM). 4Kx16 means that it has 4096 entries (depth) of 16 bit (width) each and it can store 8KB (B = byte, b = bit) in total. Fully-buffered means that its inputs as well as its outputs are registered. On a write, the memory contents update with the next rising edge of the clk input. On a read, the data is delayed by one cycle before appearing at the output. Use the same clock signal for both cpu and memory. Only use active-high synchronous resets on all Flip-flops. Do not use Latches. Do not use tri-state logic.





#### **Internal Structure**

An instruction set does not yet define the implementation of the cpu. It merely defines which registers exist, which instructions the cpu can process, what an instruction means etc. Therefore the architecture is up to you to decide. Hint: Try to stick to the basic structure in the section "Best Practices".

### 2.2 Register-Transfer-Level Simulation and Verification

There are many ways to verify a design's correctness. In this lab you will create a *directed test bench* and simulate it in Modelsim (a tutorial is provided in [3]). This means you will define test cases in the form of C-programs as in appendix C.1. Using the provided makefile in appendix C.2 you can compile your test programs into ARM-assembler language files (.asm), executable and linkable files (.elf) and binary files (.bin).

Keep these programs simple as you will need to trace the program execution on your waveform viewer. When writing test programs also specify the correct expected results (golden model). Once this is done you will simulate your DUT (device under test, i.e. cpu) with these test cases as memory content (stimulus) and compare the final memory content with the expected results.

- Review and understand the provided testbench and memory in the appendix. Use it as your starting point and adapt it where needed.
- Write test programs (and document them) to ensure that all instructions work properly.
- You are allowed to share test programs and verify your design with other groups' test programs. Give them credit in your report!
- Include an active-high finish\_out signal in your design and assert it, when your program is
  done.

### 2.3 Standard-Cell Synthesis

#### 2.3.1 Synthesis using TSMC 45nm Standard Cells

During the design process you will frequently synthesize your design with Design Compiler. You will use standard cell libraries from TSMC 45nm technology. The tool will tell you how fast your circuit will be.

As a rule of thumb: Code that you write should be synthesized by the end of the day. (In the beginning try lots of small iterations. Later - when you know what you are doing - try longer iterations.)

Take a look at your implementation reports and understand key metrics:

- frequency
- (critical path delay)
- area
- power

Be able to explain these metrics. When optimizing your design, observe how key metrics correlate with each other.





### 2.3.2 Gate-Level Simulation and Verification

Synthesis transforms your register-transfer-level design (RTL) into a gate-level design (GL). This is a net list of standard cells. Simulating on this net list allows you to verify functionality at gate level. A tutorial is provided in appendix D.

Once at the end of each week make sure, that your example programs simulate correctly as in your RTL simulations. For fully-synchronous single-clocked designs you should not expect any surprises here. In asynchronous or multi-clock designs you'll be able to find bugs on gate-level that did not occur at register-transfer-level.

When you simulate on GL look at the waveforms and observe the switching activity. Review the terms slack, critical path and setup time.





# 3 Secondary Objectives

When you are confident to have a functionally correct and synthesizable design you are ready to advance to the secondary objectives. The main task in this section is to **optimize for execution time** by using the techniques described in the following subsections. The basic optimization cycle starts with an evaluation of your current design. Once you have found and understood a performance bottleneck you will think of ways to push the limits, implement additional circuitry and start over. Document your key figures and reasoning in each design refinement step. In most cases there is no optimal solution (or it's hard to tell before you try it out). Before you start coding any of the following extensions:

- Write a program, to demonstrate the extension's effectiveness. Calculate the speed increase.
   Note that sometimes it suffices to recompile an existing program with different compiler optimizations.
- Think of how you want to integrate it in your processor. Is it an additional pipeline stage? Is it a modification to one (or more) existing pipeline stage(s)?
- Always KISS: "Keep it Simple and Stupid!" (If nothing else, remember this)

After (and while) designing an extension:

• Make sure that you do not break your other test programs.

### 3.1 Instruction/Data Cache

If memory bandwidth lags behind cpu performance:

- Build a configurable cache with parameters:
  - CACHE\_ON=[0 | 1] determines if a cache is instantiated (1) or not (0).
  - CACHE\_SIZE= [2 | 4 | 8 | 16 | 32] determines the number of words in your cache.
  - Additional parameters as needed (depending on policy).
- Cache policy and associativity is up to you. (KISS)

#### 3.2 Branch Prediction

If a long pipeline causes long latency at branches:

- Build a branch prediction unit with parameters:
  - BP\_ON= $[0 \mid 1]$  determines if a branch predictor is instantiated (1) or not (0).
  - Additional parameters as needed (depending on policy).
- Algorithm is up to you. (KISS)





### 3.3 Superscalar Execution

If cpu performance lags behind memory bandwidth:

- Duplicate (triplicate, ...) the execution unit and add additional circuitry for decoding and distributing instructions and handling hazards.
- Use parameters:
  - SS\_<UNIT>=[ (default: 1) | 2 | 3... ] indicating which unit is duplicated, triplicated... Replace <UNIT> with DEC, EX or other appropriate name
  - Additional parameters as needed.

### 3.4 Balanced Pipeline

If cpu performance lags behind memory bandwidth:

- Split execute stage in two or more stages and add additional circuitry to handle hazards.
- If you have registered all your execute-stage outputs properly, this is an easy task. Look up the DesignCompiler command "balance" registers".





## 4 Best Practices

# 4.1 Coding

- Draw your schematics/state machines on paper before coding!
  - Do not try to save paper!
  - Clearly mark combinational logic in one color and non-combinational in another.
  - leave out clocks and resets from your drawing... too messy
- Make one separate file for each module. Recommended granularity: A stage is a module, e.g.
  "execute.v, decode.v, ..." This split is actually finer-grained than absolutely necessary, but
  gives a nice, clean design.
- Instantiate all synthesizable modules within "cpu.v". Then instantiate "cpu.v" in "test-bench.sv". This gives a nice, clean structure.



• Register all outputs of each stage, i.e. the output is driven by a register directly!



This "latched mealy" machine is a very fast and safe technique to model pipelined data paths. (Mealy and Moore are taught in classes because they are difficult enough to confuse students. They are rarely used though, because of some poor properties: When connected together Mealy machines produce long combinational paths. Moore does not yield such long combinational paths but the basic drawback remains.)

- Decide upon a naming convention for signals, registers, modules, constants,...! Consistency helps when your code base grows larger and larger.
- Do not reinvent the wheel: Use the built-in operators "+" and "-" for addition and subtraction. The synthesis tool will infer the right architecture for you.





- No tri-state buses and no "inout" ports
- Port connections only by name, not by position
- Tasks/functions only if absolutely necessary
- Save your files often (at least once before lunch break and before leaving in the evening)! You can use a revision control system if you like.
- Comments, comments

### 4.2 Tools

- Do not run any tool in the same working directory in two shells at the same time. Instead have seperate working directories for each instance of the respective tool.
- Use the graphical user interface (GUI) to get familiar with the functionality. Later, you can observe the commands issued by the GUI to create your own scripts. The latter is preferred because it guarantees reproducibility. Also many useful commands/options are not available in the GUI.

### 4.3 Group Work

- Work together, discuss regularly and often.
- At least once a day (in the morning), discuss what each of you will do today.
- Work in pairs of 2 for a while, then come together to integrate your work. Explain what you did to the others. Make only small iterations!
- Make only small iterations! REALLY!
- Inform each other of your schedules/absences well in advance.





### 5 Deliverables

Make a folder tree as indicated below and place your files and your 1 page long short report named

$$hdllab2017\_summary\_xx.pdf$$

in the corresponding sub-folder. Pack everything in a zip-file named

(xx is your group number) and email it to

sarath.mohanan@ies.tu-darmstadt.de by 11.08.2017 (Friday) 23:59:59

In the short report indicate the major milestones achieved and status of your processor with respect to the test cases provided.

Make the detailed main report named

and email it by

16.08.2017 (Wednesday) 23:59:59

- 1. Folder structure
  - /designs (gate-level netlists, .sdf timing anotation)
  - /documents (put your PDF report here)
  - /reports (synthesis reports: area, power, timing, resources, references)
  - /sources/rtl (RTL Verilog source code)
  - /source/scripts/simulation (simulation scripts)
  - /source/scripts/synthesis (synthesis scripts)
  - /source/sim (Modlesim project directory)
  - $\bullet\ / source / software\ (makefile,\ c\text{-source}$  files and binaries)
  - $\bullet \ / \mathbf{source} / \mathbf{syn} \ (\mathrm{Synthesis} \ \mathrm{directory}) \\$
  - /source/testbench (testbench source code)
  - /stimulus (test program binaries)
- 2. Report (12 pages maximum, English)
  - ullet General outline
    - Introduction / motivation / goals / work distribution (1 page)
    - Implementation / technical work (10 pages)
      - \* Design
        - · figure: block diagram of processor architecture
        - · Discussion of processor architecture
      - \* RTL Verification
        - · figure: block diagram of testbench





- · Discussion of testbench
- \* Synthesis
  - · figure: top level schematic
  - · Discussion of schematic
  - · figure: critical path schematic
  - · Discussion of critical path
  - · Discussion of resources and resource sharing
- \* GL Verification
- \* (other, e.g. comparison between different architectures... you can go crazy here)
- Evaluation / conclusion (1 page)

\*

- Appendix
  - \* timing report
  - \* resource report
  - \* area report
  - \* power report

#### • Hints

- There is no cookbook recipe (and only few mathematical formulas) for processor design, only good/bad experience. Therefore reports and articles in this domain need to focus on the reasoning, i.e. why a particular design was chosen. Sections on design iterations, evaluation strategies, comparisons between different options/configurations and so on are most interesting to read.
- Use passive mode: "The registers are comprised of d-flipflops" instead of "we used d-flipflops for the registers". In the work distribution (beginning) and conclusion (very end) sections you may use active mode, i.e. "Sarath was responsible for the decode stage" or "the authors will continue verification after tape-out".
- Express yourself clearly and in a concise form.
- This is a good occasion to learn I<sup>A</sup>T<sub>E</sub>X, because you will need it for your thesis.
   After the lab you are given sufficient days to write your report for exactly this reason.

#### • Sad but true

Plagiarism is embarrassing! Point out your own as well as others' original work.
 Cite when you use other people's results (even when paraphrasing). Ask if in doubt.
 All reports and source code at IES are checked with automated tools.





# 6 Examination - HDL Lab

The examination is mandatory, oral and takes place in groups of 4. It lasts roughly 30-45 minutes and the date is by agreement, preferably in the week after report submission. Use the following collection of questions for preparation. Read "explain" as "tell a non-technical person how it works." If you are able to do so, then you can also explain it to your examinor.

- 1. Know your group's design
  - Explain your general architecture. (What where your considerations when chosing this particular one?)
  - Explain some line of your entire source code.
  - Explain something that you have written (or omitted) in your report.
  - Explain how an instruction passes through your design.
  - Which is the most expensive operation in terms of time/area/power.

#### 2. Verilog

- Write code for: DFF, sensitive to rising/falling edge with/without enable, with (a)synchronous reset
- Write code for: purely combinational barrel shifter that shifts din 0, 1, 2 or 3 bits right and drives dout with the result. Empty bits are filled with zeros. selection is based on signal "shift" (00, 01, 10, 11). din/dout have a width of 8.
- Write code for: some other simple logic/FSM ...

### 3. Digital Design

- Explain: Moore, Mealy, latched-Mealy
- Explain: 2's Complement, signed and unsigned representation, carry and overflow
- Explain: combinational and non-combinational
- Explain: D-FF and Latch.
- Explain: setup time and hold time
- Explain: gtech library, synthetic library, Design Ware Building Blocks library
- Explain: critical path
- Explain: maximum frequency
- Explain: the power report
- Explain: the timing report
- Explain: the area report
- Explain: the reference report

### 4. Pipelining

- What is the idea behind pipelining?
- Explain: hazard
- What types of hazards do you know? When do they occur? How can you resolve hazards?
- What is a balanced pipeline?
- 5. Other questions related to anything you did in the lab.





## A IES Servers and Tools

### A.1 Login Procedure

```
### IES SERVERS AND TOOLS ###
 #start the lab pc
5
 #enter username + password
 #open a terminal
 #login to an IES server and work there (use 64bit machines for gcc)
 #64bit-server := [ falbala | adonix ]
 #32bit-server := [ obelix | talentix | gibtermine ]
 ssh -X username@server
 #list available tools
13
 module avail
14
 #load tools
16
module load modelsim
18 module load syn
 #verify loaded modules
20
 module list
 #start Design Vision in graphical mode from syn
 design_vision
 #start Modelsim from sim directory
26
 vsim &
27
28
 #to unload a tool
29
 module unload <module name>
30
31
32
 ####If Modelsim crashes...
 #find its process id (pid) with
37 ps aux | grep vsim
 #then kill it with
38
 kill <pid>
39
40
 41
 ####To change your password...
 #log on to idefix:
 ssh <username > @idefix
 #and from there type:
 smbpasswd
 #for some accounts the above doesn't work. in this case try:
 passwd
49
50
```





../scripts/tools.txt





# B Verilog and SystemVerilog Templates

../rtl/top.v





```
1 // Integrated Electronic Systems Lab
  // TU Darmstadt
  // Author: Dipl.-Ing. Boris Traskov
  // Modified by M.Sc. Haoyuan Ying, Dual 8-bit Memory Port -> Single 16-bit
  // Email: boris.traskov@ies.tu-darmstadt.de
  'timescale 1 ns / 1 ps
  module memory(
     clk,
      en,
11
      rd_en,
12
      wr_en,
13
      addr,
14
      din,
16
      dout
17
 );
18
 //stores this many halfwords (1halfword=16bit=2Byte)
19
 parameter MEM_DEPTH = 2**12;
20
21
  //addresses this many Bytes (1Byte = 8bit)
  localparam ADDR_WIDTH = $clog2(MEM_DEPTH);
23
24
  // PORTS
25
  input
          logic
                                         clk;
26
  input
          logic
                                         en;
  input
          logic
                                        rd_en;
  input
          logic
                                    wr_en;
          logic [15:0]
 input
                                    din:
31 output logic [15:0]
                                    dout;
          logic [ADDR_WIDTH-1:0]
32 input
                                        addr;
33
34 // MEM ARRAY AND INTERNAL SIGNALS
35 logic [15:0] ram [0:MEM_DEPTH-1];
36 logic [15:0] wr_halfword;
37 integer wr_i;
 // WR_EN DECODER
39
  always_comb begin
40
      wr_halfword = ram[addr[ADDR_WIDTH-1:0]];
41
      if (wr_en==1'b1) begin
42
          wr_halfword = din;
43
      end
44
  end
45
46
  // REGISTERED WRITE
47
  always_ff@(posedge clk) begin
      if (en==1'b1) begin
49
          ram[addr[ADDR_WIDTH-1:0]] <= wr_halfword;</pre>
50
      end
51
  end
53
```





```
// REGISTERED READ
always_ff@(posedge clk) begin
if (en==1'b1) begin
if (rd_en==1'b1) begin
dout <= ram[addr[ADDR_WIDTH-1:0]];
end
end
end
end
end
end
end</pre>
```

../testbench/memory.sv





```
1 // Integrated Electronic Systems Lab
 // TU Darmstadt
 // Author: Dipl.-Ing. Boris Traskov
  // Modified by M.Sc. Haoyuan Ying Dual 8-bit Memory Port -> Single 16-bit
  // Email: boris.traskov@ies.tu-darmstadt.de
  'timescale 1 ns / 1 ps
  module testbench();
 // PARAMETERS
parameter MEM_DEPTH
                             = 2**12;
                                         //8192 Bytes 4096*2B
parameter ADDR_WIDTH
                             = $clog2(MEM_DEPTH);
parameter string filename = "sources/software/count32.bin";
16 // INTERNAL SIGNALS
17 integer file, status; // needed for file-io
18 logic
                 clk;
19 logic
                 rst;
20 logic
                 en;
 logic
                  rd_en;
21
        wr_en;
 logic
22
  logic [15:0]
                  data_cpu2mem;
23
               data_mem2cpu;
  logic [15:0]
24
  logic [ADDR_WIDTH-1:0] addr;
                  = 1, b1;
27
  assign en
               = 1'b1;
 assign rd_en
28
                 = 1, b0;
 assign wr_en
29
31 // CPU INSTANTIATION
32 //cpu
33 //cpu_i (
34 //
     .clk (clk),
35 //
       .rst (rst),
36 //
       .addr (addr)
     // add more signals here
 //);
39
 // MODULE INSTANTIATION
40
 memory #(
41
    .MEM_DEPTH (MEM_DEPTH))
42
  memory_i (
43
              (clk),
    .clk
44
      .addr
              (addr),
45
      .en
              (en),
46
     .rd_en (rd_en),
47
      .wr_en (wr_en),
48
      .din (data_cpu2mem),
49
     .dout(data_mem2cpu));
50
51
 //CLOCK GENERATOR
52
53 initial begin
```



```
clk = 1, b0;
     forever #1 clk = !clk;
55
  end
56
57
  //RESET GENERATOR
58
  initial begin
59
                 = 1,b0;
     rst
     file
                 = $fopen(filename, "r");
     #3 rst
                 = 1'b1; // 3 ns
      status
                 = $fread(memory_i.ram, file);
     #2.1 rst
                 = 1'b0; //2.1 ns
      $finish;
65
  end
66
67
  endmodule
```

../testbench/testbench.sv





# C Software Templates

# C.1 Test Programs

```
// Integrated Electronic Systems Lab
  // TU Darmstadt
 // Author: Dipl.-Ing. Boris Traskov
  // Email:
             boris.traskov@ies.tu-darmstadt.de
  // Purpose: counts "i" from 0 up to 31
  #define N 32
  volatile int i = 0x76543210;
                                 //marker in .bss field
  main() {
      for (i=0; i<N; i++) {
12
13
      return 0;
14
 }
```

../software/count32.c

```
count32.elf:
                   file format elf32-littlearm
  count32.elf
  architecture: arm, flags 0x00000112:
  EXEC_P, HAS_SYMS, D_PAGED
  start address 0x00000000
  Program Header:
      LOAD off
                  0x00008000 vaddr 0x00000000 paddr 0x00000000 align 2**15
          filesz 0x00000204 memsz 0x00000204 flags rwx
  private flags = 200: [APCS-32] [FPA float format] [software FP]
  Sections:
13
  Idx Name
14
                    Size
                              VMA
                                        LMA
                                                  File off
                    0000002c 00000000 00000000
   0 .text
                                                  0008000
                                                            2**2
                    CONTENTS, ALLOC, LOAD, READONLY, CODE
16
                    00000004 00000200 00000200
                                                 00008200
   1 .data
                                                            2**2
                    CONTENTS, ALLOC, LOAD, DATA
18
                    00000012 00000000
                                       00000000
                                                  00008204 2**0
19
    2 .comment
                    CONTENTS, READONLY
20
 SYMBOL TABLE:
21
  00000000 1
                d .text 00000000 .text
  00000200 1
                d .data 00000000 .data
  00000000 1
                d .comment
                              00000000 .comment
 00000000 1
                d *ABS* 00000000 .shstrtab
 00000000 1
               d *ABS* 00000000 .symtab
  00000000 1
                d *ABS* 00000000 .strtab
  00000000 1
                df *ABS* 00000000 count32.c
  00000200 g
                O .data 00000004 i
  00000000 g
                F .text 0000002c main
30
31
32
```





```
33 Contents of section .text:
   0000 80b502af 084a0023 136004e0 064b1b68 .....J.#. '...K.h
35 0010 5a1c054b 1a60044b 1b681f2b f6dd0023 Z..K.'.K.h.+...#
36 0020 181cbd46 82b080bd 00020000
                                              ...F......
37 Contents of section .data:
38 0200 10325476
                                              .2Tv
39 Contents of section .comment:
40 0000 00474343 3a202847 4e552920 342e312e .GCC: (GNU) 4.1.
  0010 3100
42 Disassembly of section .text:
43 00000000 <main> b580 push {r7, lr}
                                                                   p.560 T1, M
     =1 (multiple registers and also push LR), reg_list=R7
  00000002 \mbox{main} + 0 \mbox{x2} > \mbox{af02} add r7, sp, #8
  00000004 <main+0x4> 4a08
                                  ldr r2, [pc, #32]
                                                     (00000028 < .text + 0x28 >)
                                 movs r3, #0
str r3, [r2, #0]
  00000006 < main + 0x6 > 2300
  00000008 <main+0x8> 6013
47
  0000000a <main+0xa> e004
                                  b.n 00000016 <main+0x16>
                                                                  p.356 T1,
    UCondBranch
                                  ldr r3, [pc, #24]
49 0000000c <main+0xc> 4b06
                                                       (00000028 < .text + 0x28 >)
50 0000000e <main+0xe> 681b
                                  ldr r3, [r3, #0]
_{51} 00000010 <main+0x10> 1c5a
                                  adds r2, r3, #1
_{52} 00000012 <main+0x12> 4b05
                                 ldr r3, [pc, #20]
                                                       (00000028 < .text + 0x28 >)
| 00000014 < main + 0x14 > 601a 
                                 str r2, [r3, #0]
_{54} 00000016 <main+0x16> 4b04
                                 ldr r3, [pc, #16]
                                                       (00000028 < .text + 0x28 >)
55 00000018 <main+0x18> 681b
                                 ldr r3, [r3, #0]
56 0000001a <main+0x1a> 2b1f
                                 cmp r3, #31
  0000001c <main+0x1c> ddf6
                                 ble.n 0000000c < main + 0xc >
                                                                  p.356 T1,
    DD=CondBranch, F6:=D-10, -10*2 =D-20, PC=H1C+H04=H20, nextPC=H20+-D20 =
      D32-D20=D12=H0C-> Yeah
58 0000001e <main+0x1e> 2300
                                  movs
                                        r3, #0
59 00000020 <main+0x20> 1c18
                                  adds r0, r3, #0
60 00000022 <main+0x22> 46bd
                                  mov sp, r7
00000024 <main+0x24> b082
                                 sub sp, #8
62 00000026 <main+0x26> bd80
                                  pop {r7, pc}
  00000028 <.text+0x28> 0200
                                              r0, r0, #8
                                                                   #ptr to i
                                      lsls
63
  0000002a <.text+0x2a> 0000
                                      lsls
                                              r0, r0, #0
                                                                   #nop
```

../../stimulus/count32.dasm





```
0000000: 80b5 02af 084a 0023 1360 04e0 064b 1b68
                       ....J.#.'...K.h
0000010: 5a1c 054b 1a60 044b 1b68 1f2b f6dd 0023
                       Z..K.'.K.h.+...#
0000020: 181c bd46 82b0 80bd 0002 0000 0000 0000
                       ...F.........
. . . . . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . .
0000120 \colon \ 0000 \ \ 0000 \ \ 0000 \ \ 0000 \ \ 0000 \ \ 0000 \ \ 0000
                       . . . . . . . . . . . . . . . .
20
                       . . . . . . . . . . . . . . . .
21
0000150: 0000 0000 0000 0000 0000 0000
                 0000 0000
22
                       . . . . . . . . . . . . . . . . .
23
                       . . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . .
. . . . . . . . . . . . . . . .
0000200: 1032 5476
                       .2Tv
```

../../stimulus/count32.bintxt





| 1  | 0000000: | 80b5 | 02af | 084a | 0023 | 1360 | 04e0 | 064b | 1b68 | J.#.'K.h    |
|----|----------|------|------|------|------|------|------|------|------|-------------|
| 2  | 0000010: | 5a1c | 054b | 1a60 | 044b | 1b68 | 1f2b | f6dd | 0023 | ZK.'.K.h.+# |
| 3  | 0000020: | 181c | bd46 | 82b0 | 80bd | 0002 | 0000 | 0000 | 0000 | F           |
| 4  | 0000030: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 5  | 0000040: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 6  | 0000050: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 7  | 0000060: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 8  | 0000070: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 9  | 0000080: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 10 | 0000090: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 11 | 00000a0: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 12 | 00000b0: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 13 | 00000c0: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 14 | 00000d0: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 15 | 00000e0: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 16 | 00000f0: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 17 | 0000100: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 18 | 0000110: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 19 | 0000120: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 20 | 0000130: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 21 | 0000140: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 22 | 0000150: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 23 | 0000160: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 24 | 0000170: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 25 | 0000180: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 26 | 0000190: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 27 | 00001a0: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 28 | 00001b0: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 29 | 00001c0: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 30 | 00001d0: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 31 | 00001e0: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 32 | 00001f0: | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |             |
| 33 | 0000200: | 1f00 | 0000 |      |      |      |      |      |      |             |
|    |          |      |      |      |      |      |      |      |      |             |

../../stimulus/count 32. goldtxt





```
// Integrated Electronic Systems Lab
  // TU Darmstadt
  // Author: Dipl.-Ing. Boris Traskov
  // Email: boris.traskov@ies.tu-darmstadt.de)
  // Purpose: copies "msg" to "dst"
  #define N 46
               \verb|char msg[N]| = \verb|"A long time ago, in a galaxy far, far away...";
  static
  volatile
               char dst[N];
 main() {
12
      int i;
13
      for (i=0; i<N; i++) {
14
          dst[i] = msg[i];
15
16
      }
17
      return 0;
18
  }
```

../software/memcpy46.c

```
file format elf32-littlearm
 memcpy46.elf:
 memcpy46.elf
  architecture: arm, flags 0x00000112:
  EXEC_P, HAS_SYMS, D_PAGED
  start address 0x00000000
  Program Header:
                0x00008000 vaddr 0x00000000 paddr 0x00000000 align 2**15
     LOAD off
          filesz 0x00000230 memsz 0x0000025e flags rwx
  private flags = 200: [APCS-32] [FPA float format] [software FP]
11
  Sections:
13
  Idx Name
                    Size
                              VMA
                                        LMA
                                                  File off
                                                            Algn
14
                    00000044 00000000 00000000
15
   0 .text
                                                 0008000
                                                            2**2
                    CONTENTS, ALLOC, LOAD, READONLY, CODE
16
                    00000030 00000200 00000200 00008200
   1 .data
                                                            2**2
                    CONTENTS, ALLOC, LOAD, DATA
18
   2 .bss
                    0000002e 00000230 00000230 00008230 2**0
19
                    ALLOC
20
                    00000012 00000000 00000000 00008230 2**0
    3 .comment
21
                   CONTENTS, READONLY
22
 SYMBOL TABLE:
23
  00000000 1
               d .text 00000000 .text
 00000200 1
               d .data 00000000 .data
 00000230 1
               d .bss 00000000 .bss
 00000000 1
               d .comment
                             00000000 .comment
 00000000 1
               d *ABS* 00000000 .shstrtab
 00000000 1
               d *ABS* 00000000 .symtab
 00000000 1
               d *ABS* 00000000 .strtab
30
31 00000000 1
               df *ABS* 00000000 memcpy46.c
 00000200 1
               O .data 0000002e msg
32
33 00000230 g
                0 .bss 0000002e dst
```





```
00000000 g
                 F .text 00000044 main
  Contents of section .text:
37
   0000 80b581b0 00af3a1c 00231360 0ce03b1c .....#.'..;
   0010 19683b1c 1a68094b 9b5c094a 53543a1c .h;..h.K.\.JST:.
40 0020 3b1c1b68 01331360 3b1c1b68 2d2beedd ;..h.3.';..h-+..
  0030 0023181c bd4601b0 80bd0000 00020000 .#...F......
  0040 30020000
                                              0...
43 Contents of section .data:
44 0200 41206c6f 6e672074 696d6520 61676f2c A long time ago,
  0210 20696e20 61206761 6c617879 20666172
                                             in a galaxy far
  0220 2c206661 72206177 61792e2e 2e000000
                                             , far away.....
46
  Contents of section .comment:
47
   0000 00474343 3a202847 4e552920 342e312e
                                             .GCC: (GNU) 4.1.
48
  0010 3100
49
50 Disassembly of section .text:
  00000000 <main> b580 push
                                      {r7, lr}
  00000002 < main + 0x2 > b081
                                  sub sp, #4
53 00000004 <main+0x4> af00
                                   add r7, sp, #0
_{54} 00000006 <main+0x6> 1c3a
                                  adds r2, r7, #0
55 00000008 <main+0x8> 2300
                                          r3, #0
                                  movs
56 0000000a <main+0xa> 6013
                                  str r3, [r2, #0]
57 0000000c <main+0xc> e00c
                                 b.n 00000028 <main+0x28>
58 0000000e <main+0xe> 1c3b
                                  adds r3, r7, #0
59 00000010 <main+0x10> 6819
                                  ldr r1, [r3, #0]
60 00000012 <main+0x12> 1c3b
                                  adds r3, r7, #0
61 00000014 <main+0x14> 681a
                                  ldr r2, [r3, #0]
62 00000016 <main+0x16> 4b09
                                  ldr r3, [pc, #36]
                                                        (0000003c < .text + 0x3c >)
63 00000018 <main+0x18> 5c9b
                                  ldrb r3, [r3, r2]
                                 ldr r2, [pc, #36]
                                                       (00000040 < .text + 0x40 >)
64 0000001a <main+0x1a> 4a09
65 0000001c <main+0x1c> 5453
                                 strb r3, [r2, r1]
                                 adds
  0000001e <main+0x1e> 1c3a
                                          r2, r7, #0
66
                                          r3, r7, #0
  00000020 < main + 0x20 > 1c3b
                                  adds
67
                                  ldr r3, [r3, #0]
  00000022 < main + 0x22 > 681b
68
                                  adds r3, #1
str r3, [r2, #0]
  00000024 < main + 0x24 > 3301
69
  00000026 < main + 0x26 > 6013
70
  00000028 < main + 0x28 > 1c3b
                                  adds r3, r7, #0
ldr r3, [r3, #0]
71
  0000002a < main + 0x2a > 681b
  0000002c <main+0x2c> 2b2d
                                  cmp r3, #45
74 0000002e <main+0x2e> ddee
                                 ble.n 0000000e <main+0xe>
75 00000030 <main+0x30> 2300
                                  movs
                                          r3, #0
_{76} 00000032 <main+0x32> 1c18
                                  adds
                                         r0, r3, #0
                                  mov sp, r7
77 \mid 00000034 \mid main + 0x34 > 46bd
78 00000036 <main+0x36> b001
                                  add sp, #4
79 00000038 <main+0x38> bd80
                                   pop {r7, pc}
80 0000003a <main+0x3a> 0000
                                   lsls r0, r0, #0
81 0000003c <.text+0x3c> 0200
                                      lsls
                                              r0, r0, #8
82 0000003e <.text+0x3e> 0000
                                      lsls
                                               r0, r0, #0
                                               r0, r6, #8
83 00000040 <.text+0x40> 0230
                                       lsls
84 00000042 <.text+0x42> 0000
                                      lsls
                                               r0, r0, #0
```

../../stimulus/memcpy46.dasm





### C.2 Makefile and Linker Script

```
# Example makefile for HDL Lab
 # Integrated Electronic Systems Lab
3 # TU Darmstadt
 #
 # Author: Dipl.-Ing. Boris Traskov
 # Email: boris.traskov@ies.tu-darmstadt.de
 #
 # Usage:
  # Invoke from shell with "make <target>"
  # For example, to compile count32.c run:
  # make count32
  # To generate utf8-encoded binary (for documentation) run:
 # make text
                 := /cad/mentor/tools/gnuarm/install/bin/arm-elf-gcc
 GCC
15 SIZE
                 := /cad/mentor/tools/gnuarm/install/bin/arm-elf-size
 STRIP
                 := /cad/mentor/tools/gnuarm/install/bin/arm-elf-strip
16
17 OBJDUMP
                 := /cad/mentor/tools/gnuarm/install/bin/arm-elf-objdump
 ### OPTIONS SWITCHING STD-LIB FUNCTIONS ON/OFF
19
20 OPT_NOSTDLIBS
                := -nodefaultlibs -fno-builtin -nostdlib
21
 ### OPTIONS CONTROLLING CODE GENERATION
22
 #-mlittle-endian Generate code for a processor running in little-endian
    mode.
 #-mthumb or -marm Select between generating code that executes in ARM and
     Thumb states.
                    Reduce compilation time and make debugging produce the
    expected results.
 #-T default.ld specify default linker script
26
 OPT_CODEGEN
                := -mlittle-endian -mthumb -00 -T default.ld
27
28
  ### OPTIONS CONTROLLING DISASSEMBLY
29
                    Display assembler contents of executable sections
  #-d, --disassemble
30
  #-s, --full-contents
                          Display the full contents of all sections
    requested
 #-S, --source
                          Intermix source code with disassembly
32
  #-x, --all-headers Display the contents of all headers
33
 #-z, --disassemble-zeroes Do not skip blocks of zeroes when
    disassembling
35 OPT_DASM
                := -dsSxz
36
37 SOURCES
                := $(wildcard *.c)
38 TARGETS
                := $(basename $(SOURCES))
39 BINS
                := $(wildcard *.bin)
40 GOLDS
                := $(wildcard *.gold)
41 LATEX_BINS
               := $(patsubst %.bin, %.bintxt, $(BINS))
42 LATEX_GOLDS
                := $(patsubst %.gold, %.goldtxt, $(GOLDS))
43
44 .PHONY: all clean $(TARGETS) text
45
  46
 #COMPILE
```





```
all :
49
    make $(TARGETS)
50
    make text
51
 $(TARGETS):
    make $@.bin $@.dasm
 #used to convert binary data to utf8 for the lab manual
 text : $(BINS) $(GOLDS)
    make $(LATEX_BINS) $(LATEX_GOLDS)
59
 . SECONDARY:
60
 %.elf : %.c
61
    $(GCC) $(OPT_NOSTDLIBS) $(OPT_CODEGEN) $^ -o $@
62
    $(SIZE) $@
63
    echo $(TARGETS)
64
 %.dasm: %.elf
    $(OBJDUMP) $(OPT_DASM) --prefix-addresses --show-raw-insn $^ > $0
67
 %.bin: %.elf
69
    $(STRIP) -0 binary $^ -o $@
70
71
 %.bintxt : %.bin
72
    xxd $^ > $@
73
74
 %.goldtxt : %.gold
75
    xxd $^ > $@
 #REMOVE ALL INTERMEDIATE FILES
 clean:
80
    rm -f *.elf *.asm *.dasm *.bin *.s *.o *txt
81
```

../software/makefile

../software/default.ld





# D Gate-Level-Simulation Script for Modelsim

```
Gate Level Simulation Script
 ##### Integrated Electronic Systems Lab
 ##### TU Darmstadt
                                               #############
 # Create a library for standard cells and fill it(only needed once)
 vlib tsmc40
11
 vlib work
 vlog -work tsmc40 /cad/synopsys/libs/TSMC_40nm/digital/Front_End/verilog/
12
    tcbn45gsbwp12t_200a/tcbn45gsbwp12t.v
 # Compile the gate level netlist, memory compiler and testbench into the
    library work
 vlog -work work ../designs/netlist/cpu_gl.v ../sources/testbench/memory.sv
    ../sources/testbench/testbench.sv
 # Perform the simulation with timing information annotated from the sdf
    file
 vsim -L tsmc40 -sdftyp /top_i=../sources/designs/mapped/cpu_timing.sdf
    -novopt work.testbench
```

 $../scripts/simulation/modelsim\_gl\_sim.tcl$ 

### References

- [1] ARM Architecture Reference Manual.
- [2] GCC Online Documentation.
- [3] Modelsim SE Tutorial.
- [4] Thumb® 16-bit Instruction Set Quick Reference Card.