Julian Kemmerer ECEC 621 Simulation Project Introduction to gem5

### **Cache Experiment**

Experiment Chosen: Keep number of processors fixed at 4, block size fixed at 64B and vary L1 cache

capacity: 16KB, 32KB, 64KB

Benchmarks Used: FFT, WaterSpatial

#### Results:

|           |   |               | FFT                  |           |          | WaterSpatial  |                      |           |          |
|-----------|---|---------------|----------------------|-----------|----------|---------------|----------------------|-----------|----------|
|           |   |               |                      |           | Harmonic |               |                      |           | Harmonic |
| L1 Cache  | l | L1 Cache      | L2 Bus               | Execution | Mean     | L1 Cache      | L2 Bus               | Execution | Mean     |
| Size (KB) | / | Avg Miss Rate | Traffic (Trans/Proc) | Cycles    | IPC      | Avg Miss Rate | Traffic (Trans/Proc) | Cycles    | IPC      |
| 1         | 6 | 0.04713       | 63754.25             | 28594813  | 2.0314   | 0.00813       | 250241.5             | 225482432 | 2.6020   |
| 3         | 2 | 0.04598       | 61257.5              | 28501404  | 2.0406   | 0.00506       | 162422.5             | 223032033 | 2.6296   |
| 6         | 4 | 0.04569       | 60286.5              | 28446048  | 2.0465   | 0.00323       | 89644.75             | 220334496 | 2.6599   |

The following parameters have the specified behavior as L1 cache size is increased:

Miss rate: decreasesL2 bus traffic: decreasesExecution cycles: decreases

• IPC: increases

## **Result Explanations:**

• Miss rate: decreases

- ∘ Since more data can be stored in the L1 cache, it is more likely that the data requested will already be present in the cache → decreasing L1 miss rate.
- L2 bus traffic: decreases
  - Since more data is being found in the L1 cache, less requests to the L2 cache are made → L2 bus traffic decreases.
- Execution cycles: decreases
  - Since extra cycles do not need to be 'spent' accessing L2 or main memory (due to larger L1) the number of total execution cycles decreases.
- IPC: increases
  - ∘ When more memory operations can be completed through L1 cache, on average it takes less cycles to complete a single instruction → larger IPC.

#### Workload Analysis:

- Miss rate: decreases
  - WaterSpatial shows a sharper decrease in miss rate as the L1 becomes larger. This would indicate that the cache configuration for L1 is such that WaterSpatial benefits more than FFT (i.e. WaterSpatial likely has higher temporal and spacial data locality throughout the code)
- L2 bus traffic: decreases
  - Again, WaterSpatial shows a sharper decrease in L2 bus traffic. This can be directly correlated to the decrease in L1 misses as described above.
- Execution cycles: decreases
  - Both FFT and WaterSpatial have approximately equal decreases in execution cycles (as a
    percentage of the original number of cycles). This would indicate that both benchmarks
    have an approximately equal percentage of instructions that benefit from larger L1 cache
    sizes.
- IPC: increases
  - WaterSpatial shows a larger increase in IPC, this can be directly correlated to the lower miss rate in the L1 cache as described above.

#### L1 Cache Size vs. IPC



L1 Cache Size vs. IPC



L1 Cache Size vs. L1 Miss Rate



## L1 Cache Size vs. L1 Miss Rate



L1 Cache Size vs. L2 Bus Traffic



## L1 Cache Size vs. L2 Bus Traffic



# L1 Cache Size vs. Execution Cycles



### L1 Cache Size vs. Execution Cycles



## **Architecture Experiment**

Experiment Chosen: numPhysIntRegs: range [64, 128, 256, 512]

Benchmarks Used: FFT, WaterSpatial

#### Results:

|                  |           | FFT      |             | WaterSpatial |          |             |  |
|------------------|-----------|----------|-------------|--------------|----------|-------------|--|
|                  |           | Harmonic |             |              | Harmonic |             |  |
| Physical Integer | Execution | Mean     | Branch      | Execution    | Mean     | Branch      |  |
| Registers        | Cycles    | IPC      | Mispredicts | Cycles       | IPC      | Mispredicts |  |
| 64               | 31784729  | 1.7815   | 44409       | 227761761    | 2.5763   | 2385092     |  |
| 128              | 28937825  | 1.9877   | 52361       | 223062717    | 2.6292   | 2420437     |  |
| 256              | 28501404  | 2.0406   | 51228       | 223032033    | 2.6296   | 2417256     |  |
| 512              | 28501404  | 2.0406   | 51228       | 223032033    | 2.6296   | 2417256     |  |

It is interesting to note that no result parameter changed between 256/512 physical integer registers. The result was verified through examining the config.ini file for each benchmark run.

The following parameters have the specified behavior as the number of physical integer registers is increased:

- Execution cycles: decreases
- IPC: increases
- Branch Mispredicts: no correlation

#### Result Explanations:

- Execution cycles: decreases
  - As the number of integer registers increases, the number of writes to cache, and writes to main memory to free register space is lower → lower number of execution cycles. Keeping more data in registers decreases execution cycles.
- IPC: increases
  - As the number of integer registers increases, more data can be maintained in registers causing less 'long' writes and reads to cache and main memory. This increases the ratio of instructions to cycles (less cycles for the same instruction).
- Branch Mispredicts: no correlation
  - It is likely that the number of branch mispredicts does not depend on the number of integer registers.

### Trade-offs Involved When Varying Integer Registers:

- From the collected data, it does not appear that there are trade offs that need to be made when increasing the number of integer registers.
- However, it is possible to imagine that as the number of integer registers increases, the total register memory must have a lower latency to maintain the benefits of the larger number memory.

### Other Required Changes to Architecture:

• There should be no other architecture changes required for using additional integer registers (other than a larger register file, obviously).

#### Workload Analysis:

- Execution cycles: decreases
  - Both FFT and WaterSpatial show large decreases in execution cycles from 64 to 128 integer registers. Then both show a smaller decrease from 128 to 256. This would indicate that both benchmarks do not rely heavily on more that 64-128 integer registers.
- IPC: increases
  - The FFT benchmark shows a larger increase in IPC when compared to WaterSpatial. This
    correlates with the execution cycle decrease. This indicates that both benchmarks execute
    instructions that take more cycles on average when there are less integer registers to use
    (related to cache usage).
- Branch Mispredicts: no correlation
  - It is likely that the number of branch mispredicts does not depend on the number of integer registers.

## Number of Physical Integer Registers vs. Execution Cycles



## Number of Physical Integer Registers vs. Execution Cycles



## Number of Physical Integer Registers vs. IPC



# Number of Physical Integer Registers vs. IPC



## Number of Physical Integer Registers vs. Branch Mispredictions



## Number of Physical Integer Registers vs. Branch Mispredictions

