

## Drexel University Electrical and Computer Engineering Department

## ECEC 471 Introduction to VLSI Design

Lab Assignment 7 November 22nd, 2013

Julian Kemmerer jvk@drexel.edu

Lab 7 completes schematic and layout based simulations to characterize D-flip-flop functionality. Special attention is paid to timing characteristics such as setup time, hold time, propagation delay and rise/fall time.



Fig. 1. Schematic view of DFF.



Fig. 2. Layout view of DFF.



Fig. 3. Simulation results verifying the functionality of the flip-flop schematic view.



Fig. 4. Simulation results verifying the functionality of the flip-flop layout view.



Fig. 5. Setup time simulation results for schematic view.



Fig. 6. Setup time simulation results for layout view.



Fig. 7. Hold time simulation results for schematic view.



Fig. 8. Hold time simulation results for layout view.

Table 1. Summary of timing information of DFF.

|           | Setup Time (ps) |       |         | Hold Time (ps) |       |         | Clocking in '0' |                   | Clocking in '1' |            |
|-----------|-----------------|-------|---------|----------------|-------|---------|-----------------|-------------------|-----------------|------------|
|           | Low             | High  |         | Low            | High  |         | Propagation     | <b>Transition</b> | Propagation     | Transition |
|           | Bound           | Bound | Average | Bound          | Bound | Average | Delay (ns)      | Time (ps)         | Delay (ns)      | Time (ps)  |
| Schematic | 652.2           | 656.7 | 654.45  | 383.3          | 396.7 | 390     | 1.46            | 391.76            | 0.81            | 542.49     |
| Layout    | 555             | 556.7 | 555.85  | 546.7          | 560   | 553.35  | 1.25            | 330.35            | 0.71            | 449.06     |