

# SDE Upgrade WP5 ECRs

## **WP5 Proposal**



#### **EA UUB production status:**

#### ECRs (Feb 2016) for the next UUB version:

- Present UUB block Schematic.
- ECRs integrated for EA.
- ECRs not integrated for EA.

#### **New ECRs for next UUB version:**



## **EA UUB production status**

## ECRs (Feb 2016) added by WP5 for EA



| WP  | ECR nb. |                                                                                  |     | WP5 proposale for KIT Prod.                        | BOM Modif. | Retro-fit |                             |
|-----|---------|----------------------------------------------------------------------------------|-----|----------------------------------------------------|------------|-----------|-----------------------------|
|     | 1-1     | Replace type 3 FE design by Type 1 or 2 (2 last channels)                        |     | Simplest modification                              | ٧          | ٧         | ]                           |
| WP1 | 1-2     | Low gain on type 1 FE design at -12 dB                                           | Yes | Ok                                                 | ٧          |           |                             |
|     | 1-3     | Gain optimization on 3 last ADC chan. (on type 1 & 2, 3 boards only)             | Yes | Ok                                                 | ٧          |           |                             |
|     | 1-4     | Remove zero resistors as jumper to exclude external VREF on ADCs                 | Yes | Cut wire                                           |            | ٧         |                             |
|     | 1-5     | Siegen solution for enable of - 3.3 V problem                                    | Yes | Seems not work. Other propasal made and seems work |            | ٧         | After WP 1 & 5 discussions: |
|     | 1-6     | Add tantalum capacitors on offset output                                         | Yes | Ok                                                 |            | ٧         | Not integrated              |
|     | 1-7     | Precision & quality resistors for offset and VREF generators                     | Yes | No. Seems not need (TBC)                           |            |           | 1                           |
|     | 1-8     | Passive components final values on filter and amplifiers and capacitors position |     | Ok                                                 |            | ٧         |                             |
|     | 1-9     | Remove last SMA connector                                                        | No  | N/A                                                |            |           |                             |
| WP2 | 2-1     | Remove the ADC overflow bits (useless)                                           | No  | N/A                                                |            |           |                             |
|     | 4-1     | Add 10uF capacitors filter on microcontroller Vref+                              | Yes | Ok                                                 |            | ٧         |                             |
| WP4 | 4-2     | Change SC ADC impedances on PMT_TMon lines to $1\mathrm{k}\Omega$                | Yes | Ok                                                 | ٧          |           |                             |
|     | 4-3     | 3.3 to 1.8V conversion for microcontroller NMI-FPGA line                         | No  | N/A                                                |            |           | Modification made           |
|     | 4-4     | Connect microcontroller PS_SRST_B line to 3.3V                                   | Yes | Ok, NCR_2-49                                       |            | ٧         | Modification made           |
|     | 5-1     | Ethernet LED connection                                                          | No  | N/A                                                |            |           | during EA                   |
|     | 5-2     | Radio reset routed to micro-controller                                           | No  | Should be made                                     |            | ٧ .       | 441116 271                  |
|     | 5-3     | Replace Jitter cleaner with fan-out and new VXO to go to 1ps jitter, 3.3V on DAC | No  | N/A                                                |            |           |                             |
|     | 5-4     | Replace QSPI flash memory (to be tested)                                         | Yes | Ok                                                 |            | ٧         |                             |
|     | 5-5     | Remove LVDS buffers on EXT I/O and on board connectors                           | Yes | Ok                                                 | ٧          |           |                             |
|     | 5-6     | New power supply connector (stronger)                                            | No  | N/A                                                |            |           |                             |
|     | 5-7     | Modify bad footprints (see list)                                                 | No  | N/A                                                |            |           |                             |
| WP5 | 5-8     | Use adapted size stencil sheet for PCB                                           | Yes | KIT                                                |            |           |                             |
|     | 5-9     | Update the BOM                                                                   | Yes | Ok                                                 | ٧          |           |                             |
|     | 5-10    | Additional ground plane on top and bottom of the PCB                             | No  | N/A                                                |            |           |                             |
|     | 5-11    | Change holes position on PCB                                                     | No  | N/A                                                |            |           |                             |
|     | 5-12    | Remove stiffener                                                                 | Yes | Ok                                                 | ٧          |           |                             |
|     | 5-13    | DC/DC ramp capacitor value optimization                                          | Yes | Ok                                                 | ٧          |           |                             |
|     | 5-14    | Correction on USB PHY component                                                  | Yes | Ok                                                 |            | ٧         |                             |
|     | 5-15    | Correction on clock DAC voltage                                                  | Yes | Ok                                                 |            | ٧         | : Not integrated for the    |
|     | 5-16    | Optimized ADCs SDIO Configuration (power down)                                   | No  | N/A                                                |            |           | _                           |
|     | 5-17    | Optimize passive components values and sizes (prod. center recom.)               | Yes | Ok                                                 | ٧          |           | 21 UUBs production          |
|     | 5-18    | Replace pin connectors by SMT models (prod. center recom.)                       | No  | N/A                                                |            |           |                             |
| WP7 | 7-1     | LED controller logic integration into FPGA                                       | Yes | Ok                                                 | ٧          | ٧         |                             |

#### **Status**



3 March 2016, PCB specifications provided by WP5 for PCB manufacturing

Middle of March, 22 PCBs and BOM files sent to KIT Begin of June 16, 21 UUBs sent to Grenoble:

- 67 NCRs.
- Middle June, Only 2 UUBs was fully tested (WP1 & WP5).
- End of June, 4 UUBs sent to Malargüe.

#### **Begin September 16, EA:**

- 12 UUBs available, retro-fitted and tested at Malargüe (WP5).
- EA test: 7 NCRs (4 UUB NCRs & 3 Cable NCRs).
- 13 Watts power consumption (with BULLET radio)

End March 2017, WP5 provides specifications for layout:

Middle of June 2017, 5 prototypes delivered:

End 2017, Mass production ???:

**Next prototypes must FULLY tested before mass-Prod** 





## ECRs (Feb 2016) for the next UUB version

- Present UUB block Schematics
- ECRs not integrated for EA

## **UUB block Schematic – main (v1.12)**



### **UUB block Schematic – Power supplies**







#### ECR 1-9, Remove Last SMA connector:

In layout, but mounted or D.N.M. with BOM

#### ECR 2-1, Remove the ADC overflow bit:

Already in layout. Why remove it?

#### ECR 4-3, 3,3V to 1,8V conversion NMI-FPGA line:

Micro-controller pin configured in open-collector.

Compliant with Micro-controller input threshold. No voltage translator needed.

#### ECR 5-1, Ethernet LED connection:

Schematic error



#### ECR 5-2, Radio RESET routed to Micro-controller (P. Allison)



In present UUB design: RADIO\_Rest\_IN signal from radio is managed by FPGA



RADIO\_Rest\_IN signal from radio is managed by Slow-Control as the other Resets (fpga & QSPI Flash memories).



#### ECR 5-3, Jitter Cleaner replacement by Fanout:

WHAT DO WE NEED: Acceptable SNR (noise) MUST BE define before the choice. MORE JITTER = MORE NOISE



Figure 58. SNR vs. Input Frequency and Jitter

Analog Devices AD9628 datasheet rev. C



**Lower power consumption OR Lower noise** 

To remove Jitter cleaner -> risk of increase of noise



ECR 5-3, Jitter Cleaner replacement by Fanout:

Alternate proposal



Compliant with ADCs 100fs specs

Clocks Jitter Estimate: 0,1 ps Max

+/- 150 ppm frequency control (+/- 18 kHz)

Configurable

Power: 700mW



Outside ADCs specs.

Clocks Jitter estimate: 0,3 ps RMS

+/- 45 ppm frequency control (+/- 5,4 kHz)

No configuration

Power: 252 mW



#### ECR 5-6, Power supply connector:

Describe in New ECR 15.11 & ECR 15.12

#### ECR 5-7, Bad footprints:

Done

## ECR 5-10, Additional Ground plane on Top and Bottom PCB layers:

Describe in New ECR 15.03

#### ECR 5-11, Change holes position on PCB:

Describe in New ECR 5.11 & ECR 2-13



#### ECR 5-18, Change through-hole pin connector by SMT:

J4, J5, J7 & J9 are used for PMT and extension cable plug: could be snatched





**SMT** = fragile

Can't be production problem. Basic connector.



#### **ECR 5-16, Optimized ADCs SDIO configuration:**



ADCs power down enable from

- ADCs initialization.
- Low power when UUB
- Better component's life.



## New ECRs for the next UUB version



## ECR 11.1, Add LC filters for +/-3,3V power supplies for Frontend amplifiers:

A DC/DC is an extremely noisy component.

#### ECR 14-1, -3,3V monitoring schematic:

Error in the schematic (NCR n° 2-52).

#### ECR 14-2, Change digital pressure sensor:

The BMP180 component is obsolete (NCR n° 2-61).

#### ECR 14.3, : Analog temperature sensor ESD protection:

Remove ESD protection for temperature sensor 12V power supply pin (NCR n° 2-66).



#### **ECRs 14.4, 14.9 & 14.10, Resets specifications:**

Never clearly specified:

- Watchdog: Reset UUB (FPGA+SC) or only FPGA?
- "Radio" Reset: UUB (FPGA+SC) or only FPGA?





#### **ECR 15-1, -3,3V DC/DC to be changed:**



Charge pump technology

- -3,3V is DC/DC voltage reference
- -3,3V Enable, ERC 1-15(Feb 2016)

Not Charge pump technology: **less noisy** "Enable" NCR suppressed

Positive voltage -> negative voltage, noisy and low efficiency



#### ECR 15.2, RAM Layout must be modified:

Decoupling capacitor layout should be optimized to reduce noise

### ECR 15.3, shielding plane on Top and Bottom layers for PCB:

Could decrease noise.

#### ECR 15.3, shielding ring for front-end on PCB:

Could decrease noise.



#### ECR 15.4 & 15.27, Optimized all DC/DC layout 1/2:

Change present 10V DC/DC LMR3150? Design: adjust capacitor value L 6 1 (Volts) Layout: bad return current for input capacitor VOut sim: Layout: input 24V wire too thin (R bigger = more noise) **Layout: No GND junction** C58\_1 C66\_1 center on DC/DC pad. 9.8 Too few vias. t e-6 secs 27.5 LMR3150, The best performances 96.00 27 26.5 94.00 92.00 3 (Volts) 5 90.00 E 24.5 88.00 ont 86.00 23.5 10.2 0.2 84.00 22.5 0.12 0.37 0.62 1.12 22 Output Current (A) 200 500 700 900 100 300 500 700 Vin=18.0V Vin=25.0V Vin=32.0V t e-6 secs t e-6 secs



#### ECR 15.4 & 15.27, Optimized all DC/DC layout 2/2:





#### ECR 15.5, Removed Digital External connector blocks:

Must stay on layout, without components on PCB.

Must be removed only if FPGA I/Os are useful.

Front Panel ???

#### **ECR 15.6, Removed PMT6 connector:**

Must stay on layout, with components on PCB.

Front Panel ???

#### ECR 15.7, Changed J4 & J5 PMT connectors on PCB:

Less wire mechanical constraints in plug connector.



#### ECR 15.8, Change Slow-control JTAG connector:

Requested at first by KIT production center, but it is a problem for maintenance. Need to be changed to 2,54 mm pitch connector.





#### ECR 15.9, Remove FPGA Reset Switch on Front-panel:

Useless for maintenance. Use a switch somewhere on board.

#### ECR 15.10, Changed front-panel:

Stronger and IP57.

NCR n° 2-41, problems after manufacturing.









#### ECR 15.11, Change Power supply connector:

only one part and more robust. Less mechanical constraints.

Same plug.





#### ECR 15.12, Change Power supply connector position:

Away from Front-end area on PCB to lower the noise (actual position -> specification request).





#### ECR 15.13, Move Slow-control layout block:

Slow-control block must be moved to the left. Resistor could be in short-cut if they are too close the box.





#### ECR 15.14, 0402 package for Front-end & FPGA only:

Easier for maintenance.

#### ECR 15.15, Change 8x multi-switch reference:

Difficult to find. Footprint will change, new specs?

#### ECR 15.17, Change "Radio" 12V & "PMTs" 12V DC/DC:

LMR24220 component does not have short-cut protection (NCR n°2-59). Changed by TPS54A20, but 80% of estimate efficiency only.

#### ECR 15.18, Change all tantalum capacitors:

Change all tantalum capacitors by ceramic capacitors. Less noisy and no burn risk.



#### ECR 15.16, Fuse wires connection to board:

Reverse screw connector for fuse wires (NCR n° 2-58).





#### ECR 15.19, Change LP-DDR2 component:

MT42L128M32D1-LF-25WT obsolete the 21/12/2016 (NCR n° 2-63). It could be changed by EDB4432BBPA-1D-F-R. Layout will change and not certified by Xilinx

#### ECR 15.20, "Radio" RS232 ESD protection:

Remove RCLAMP0524J.TCT ESD protection for MAX3218 RS232 interface (NCR n° 2-64). This component has already protection.



#### ECR 15.21, FPGA "start" Jumper:

The S2\_7 jumper should be:

OPEN = Flash memory start

CLOSE = JTAG start

Open is stable connection. Jumper is not

#### ECR 5.11, Move or remove holes on PCB:

Holes was put on PCB in compliance with the UB. They are used only for debugging. Not used in SDE box.







#### ECR 15.22, Ethernet PoE integration:

Combo connector Eth + USB with PoE: does not exist No other solution than bias Tee





#### ECR 15.23, Bigger PCB thickness:

The present PCB thickness is 1.52 mm (layout constraints). For mechanical constraints it could be good to increase to 1.8 mm maximum, if it is compliant with layout constraints.

Design Cross Section

| Subclass<br>Name | Туре       | Material | Thickness<br>(MM) | Conductivity<br>(mho/cm) | Dielectric<br>Constant |       | Negative<br>Artwork | Shield | Width<br>(MM) | Single<br>Impedance<br>(ohm) | Coupling<br>Type | Spacing<br>(MM) | Differential<br>Impedance<br>(ohm) | Unused Pin<br>Pad<br>Suppression | Unused Via<br>Pad<br>Suppression |          |
|------------------|------------|----------|-------------------|--------------------------|------------------------|-------|---------------------|--------|---------------|------------------------------|------------------|-----------------|------------------------------------|----------------------------------|----------------------------------|----------|
|                  | SURFACE    | AIR      |                   | 0                        | 1                      | 0     |                     |        |               |                              |                  |                 |                                    |                                  |                                  |          |
| TOP              | CONDUCTOR  | COPPER   | 0.04              | 595900                   | 1                      | 0     |                     |        | 0.17          | 0                            | EDGE             | 0.13            | 0                                  |                                  |                                  |          |
|                  | DIELECTRIC | FR-4     | 0.1               | 0                        | 4.3                    | 0.035 |                     |        |               |                              |                  |                 |                                    |                                  |                                  |          |
| GND_1            | PLANE      | COPPER   | 0.0175            | 595900                   | 1                      | 0.035 |                     | Yes    |               |                              |                  |                 |                                    |                                  |                                  |          |
|                  | DIELECTRIC | FR-4     | 0.2               | 0                        | 4.3                    | 0.035 |                     |        |               |                              |                  |                 |                                    |                                  |                                  |          |
| INT_1            | CONDUCTOR  | COPPER   | 0.0175            | 595900                   | 1                      | 0.035 |                     |        | 0.19          | 0                            | EDGE             | 0.20            | 0                                  |                                  |                                  |          |
|                  | DIELECTRIC | FR-4     | 0.15              | 0                        | 4.3                    | 0.035 |                     |        |               |                              |                  |                 |                                    |                                  |                                  |          |
| ALIM_1           | PLANE      | COPPER   | 0.0175            | 595900                   | 1                      | 0.035 |                     | Yes    |               |                              |                  |                 |                                    |                                  |                                  |          |
|                  | DIELECTRIC | FR-4     | 0.1               | 0                        | 4.3                    | 0.035 |                     |        |               |                              |                  |                 |                                    |                                  |                                  |          |
| INT_2            | CONDUCTOR  | COPPER   | 0.0175            | 595900                   | 1                      | 0.035 |                     |        | 0.127         | 0                            | EDGE             | 0.13            | 0                                  |                                  |                                  |          |
|                  | DIELECTRIC | FR-4     | 0.2               | 0                        | 4.3                    | 0.035 |                     |        |               |                              |                  |                 |                                    |                                  |                                  |          |
| INT_3            | CONDUCTOR  | COPPER   | 0.0175            | 595900                   | 1                      | 0.035 |                     |        | 0.13          | 0                            | EDGE             | 0.13            | 0                                  |                                  |                                  |          |
|                  | DIELECTRIC | FR-4     | 0.1               | 0                        | 4.3                    | 0.035 |                     |        |               |                              |                  |                 |                                    |                                  |                                  |          |
| ALIM_2           | PLANE      | COPPER   | 0.0175            | 595900                   | 1                      | 0.035 |                     | Yes    |               |                              |                  |                 |                                    |                                  |                                  |          |
|                  | DIELECTRIC | FR-4     | 0.15              | 0                        | 4.3                    | 0.035 |                     |        |               |                              |                  |                 |                                    |                                  |                                  |          |
| INT_4            | CONDUCTOR  | COPPER   | 0.0175            | 595900                   | 1                      | 0.035 |                     |        | 0.131         | 0                            | EDGE             | 0.20            | 0                                  |                                  |                                  |          |
|                  | DIELECTRIC | FR-4     | 0.2               | 0                        | 4.3                    | 0.035 |                     |        |               |                              |                  |                 |                                    |                                  |                                  |          |
| GND_2            | PLANE      | COPPER   | 0.0175            | 595900                   | 1                      | 0.035 |                     | Yes    |               |                              |                  |                 | Th                                 | ickno                            | cc ic f                          | inal PC  |
|                  | DIELECTRIC | FR-4     | 0.1               | 0                        | 4.3                    | 0.035 |                     |        |               |                              |                  |                 |                                    | ICKIIE                           | <u> 22 12 1</u>                  | ıllal PC |
| воттом           | CONDUCTOR  | COPPER   | 0.04              | 595900                   | 1                      | 0     |                     |        | 0.15          | 0                            | NONE             |                 | 100 0 10                           | .foct                            | IKOK 6                           | lanand   |
|                  | SURFACE    | AIR      |                   | 0                        | 1                      | 0     |                     |        |               |                              |                  |                 | man                                | uiacti                           | urer c                           | lepend   |

Total Thickness: 1.52 MM



#### ECR 15.24, Start problem Slow-control micro-controller:

Sometime, the micro-control stopes during start sequence (NCR n° 2-67). Only when a PC is connected before the UUB turn ON.



This must be made also for FPGA UART.



#### ECR 15.25, Reset switch label positions:

Change label position. They are in reverse position. Modification in layout.

#### ECR 5.12 (feb 2016), Stiffener integration:

It was removed because it was not useful for EA. But for the mass-production, its status is still open.

#### ECR 12.3, VHDL code optimization:

During EA, the consumption increased around 1,5 Watts, when the final VHDL code was integrated. The power consumption is strongly VHDL dependent.



#### • ECR 15.26, Front-panel window:

The Front-panel window is still not defined or confirmed. Presently only the WP5 proposal is available.

WHAT?

HOW?

WHO?

WHEN?





#### ECR 15.29, Solar power system Slow-control management:

If the battery voltage is too low, the electronic will twinkle. Could damage electronic and battery.



No hardware modification, only Slow-control software.



#### ECR 15.34, FPGA cooling solution:

The FPGA must be cooled.

#### Cooling must be specified

Possible component:

Wakefield-Vette 901-19-2-23-2-B-0 and thermic glue or clip (Layout must be modified)

19x19x23 mm, natural convection: 10,55 C°/W



### **Conclusion**



- All WPs design (Schematic & BOM) must be validated by them. Layout will start when all WP designs will be validated.
- WPs must check obsolescence status for their design.
- Only corrections must be integrated for the new UUB version. New good ideas has schedule impact (manufacturing, test, validation,...), mass production is foreseen end 2017.



