#### **COEN 313**

#### **Digital System Design II**

**Lecture Section: U** 

**Digital Design Project** 

Julian Valencia

ID: 40244362

Presented to: Dr. Otmane Ait Mohamed

Date Due: April 5, 2024

"I certify that this submission is my original work and meets the Faculty's Expectations of Originality"

Julian Valencia

April 4, 2024

#### **Abstract**

The following report on the Digital Design Project conducted by the students outside of class hours has a couple of objectives. First of all, we need to design (using the concepts learned in class) a system that can accurately track how many people are located inside of a room. The system has to be able to keep track of the maximum number of people allowed in the room, as well as deny access to the room if it is full. To do so, we need to draw a conceptual design of our circuit, implement it using VHDL, simulate it using Modelsim, and synthesize it using Vivado. Finally, we must comment on our design based on it's resource utilization and speed. The students are expected to be able to fully understand and implement this circuit with the use of VHDL concepts learned in lecture hours.

# **Table of Contents**

| 1. | LIST OF FIGURES                   | 1    |
|----|-----------------------------------|------|
| 2. | CONCEPTUAL DESIGN                 | 2-3  |
| 3. | VHDL CODE EXPLAINED               | 3-4  |
| 4. | TESTBENCH SIMULATION RESULTS      | 5-10 |
| 5. | SYNTHESIS RESULTS                 | 11   |
| 6. | COMMENTS ON QUALITY OF THE DESIGN | 12   |
| 7. | CONCLUSION                        | 13   |

# List of Figures

| #1: Conceptual design         | 2   |
|-------------------------------|-----|
| #2: Room occupancy VHDL code  | 3-4 |
| #3: Testbench VHDL code       | 5-7 |
| #4: Test 1 simulation results | 8   |
| #5: Test 2 simulation results | 9   |
| #6: Test 3 simulation results | 10  |
| #7: Elaborated schematic      | 11  |
| #8: Implemented schematic     | 11  |
| #9: Resource utilization      | 12  |

# **Conceptual Design**

As was stated in the abstract, we have to design a system that can accurately track the room occupancy using VHDL. The following figure will present my conceptual design based on the task given to us in the pdf explaining the project:



Figure 1: Conceptual design

We start with an 8-bit signal called current\_occupancy, which tracks the current number of people that are inside the room. The use of a clocked process is crucial, every time a rising edge occurs (clk goes from low to high), the system updates current\_occupancy depending on if a person leaves or enters the room. The reset input is used to reset current\_occupancy back to 0, so that we can further test our design.

Since we were not given a specific maximum number of people allowed in the room, I went with the highest number that can be obtained from an 8-bit number (11111111), which is equal to 255 people allowed in the room. The max\_occupancy signal is a constant that is always equal to 11111111, or 255.

The first bit signal that is defined in my design is X, which equates to someone entering the room. If X has been activated (the photocell sensed someone entering the room) and if current\_occupancy is smaller than max\_occupancy, this means that there is space in the room, thus enabling current\_occupancy to be incremented by 1.

On the other hand, we have another bit signal called Y, which equates to someone leaving the room. If Y has been activated (the second photocell sensed someone leave the room) and if current\_occupancy is bigger than 0, this means that there are people in the room that are able to leave, thus decreasing current\_occupancy by 1. When X and Y are not activated, nothing happens of importance.

The resulting current\_occupancy goes to the final output called m, which is also an 8-bit signal. This is where the final occupancy of the room is stored after people enter and leave the room. The signal is updating every time X or Y is activated (is equal to 1).

# **VHDL Code Explained**

After designing the circuit by hand, I wrote the code that represents my design using VHDL. The following figure will provide the full VHDL code written:

```
C:\Users\julia\OneDrive\Desktop\School\Univ 4\COEN313\Project\room_occupancy.vhd - Notepad++
File Edit Search View Encoding Language Settings Tools Macro Run Plugins Window ?
 ] 🚽 🗎 🖺 🐧 🐧 🐧 🔏 🖟 🖟 🐧 🐧 🖺 🗩 🕒 🖿 🕒 🕒 🕳 🕍 🏗 😭 😭 🗷 🖟 🗎 🖼 🖟 🗎 🖟 🖟 🖟 🖟 🖟 🖟 🖟 🖟
님 room_occupancy.vhd 🗵 📙 roor
        library IEEE;
        use IEEE.std logic 1164.all;
        use IEEE.std logic unsigned.all;
       entity room occupancy is
       : in std logic;
               reset : in std logic;
               m
                     : out std_logic_vector(7 downto 0));
       end room occupancy;
      architecture track occupancy of room occupancy is
 14
15
         signal max occupancy : std logic vector(7 downto 0);
 16
        signal current_occupancy: std_logic_vector(7 downto 0);
 17
18
 19
20
21
22
23
            process(X,Y,clk,reset)
 24
                max occupancy <= (others => '1');
 26
                 if (reset = '1') then
                    current_occupancy <= "000000000";</pre>
                                                                             --Reset room occupancy
```

```
if (rising edge(clk)) then
                    if (current_occupancy < max_occupancy) then</pre>
                                                                             --Allows a person to enter only if the room isn't full
34
35
                            current occupancy <= current occupancy + 1; -- A person enters the room
36
37
38
    elsif (current_occupancy >= max_occupancy) then
39
40
                         current occupancy <= (others => '1');
41
42
                    end if;
43
44
                    if (current occupancy > "00000000") then
                                                                               --Allows a person to leave only if the room has someone
                         if(Y = 1) then
45
46
                             current_occupancy <= current_occupancy - 1; --A person leaves the room</pre>
                         end if;
47
48
49
50
51
52
53
54
55
56
57
                    end if:
                end if:
                m <= current_occupancy;</pre>
            end process:
        end track occupancy;
```

Figure 2: Room occupancy VHDL code

Note that the VHDL file has also been placed inside of the zip file submitted for this project.

We have 4 inputs and 1 output (X, Y, clk, reset and m, respectively), which have all been defined and explained in the Conceptual Design section.

We can see that the VHDL code follows the design provided quite closely. The max\_occupancy signal has been set at 11111111, the current\_occupancy goes to 00000000 if reset is activated, and when X is activated and current\_occupancy is smaller than max\_occupancy, current occupancy is incremented by 1 (someone enters the room).

I have added something that was not present in the initial design, if current\_occupancy is bigger (impossible because they are both 8-bit) or equal to max\_occupancy, then current\_occupancy is set at 11111111 indefinitely, this prevents current\_occupancy going back to 00000000, as this was a problem when testing the first variation of the VHDL code.

Finally, when Y is activated and current\_occupancy is bigger than 0000000 (at least 1 person is in the room), then current\_occupancy is decreased by 1 (someone leaves the room).

In short, aside from 1 small modification to the code, the provided VHDL code is an accurate representation of the initial conceptual design.

#### **Testbench Simulation Results**

After writing the VHDL code that tracks the room occupancy, we need to test it in order to see if the design was implemented correctly. The following figure will provide the testbench VHDL code written to accomplish this task:

```
C:\Users\julia\OneDrive\Desktop\School\Univ 4\COEN313\Project\room_occupancy_tb.vhd - Notepad++
File Edit Search View Encoding Language Settings Tools Macro Run Plugins Window ?
 🕽 🛁 💾 🖺 🥦 📭 🖴 | 🏅 📭 🏗 | 그 C | ## 悔 | 🔍 🤏 | 🝱 🖼 | 트, 1 | 🍱 🗷 💹 🖷 🖍 🚞 🤇
 room_occupancy.vhd 🛛 🔚 room_occupancy_tb.vhd 🔼
         library IEEE;
   2
         use IEEE.std logic 1164.all;
   3
         use IEEE.std logic unsigned.all;
   4
   5
       entity room occupancy tb is
   6
        Lend room occupancy tb;
   7
   8
       architecture testbench architecture of room occupancy tb is
   9
              component room occupancy
                  port ( X : in std logic;
  11
                               : in std logic;
  12
                         Y
 13
                          clk : in std logic;
 14
                         reset : in std logic;
 15
                              : out std logic vector(7 downto 0));
 16
                  end component;
 17
  18
              signal X,Y,clk,reset : std logic := '0';
  19
              signal m : std logic vector(7 downto 0);
  20
  21
         begin
 22
 23
             UUT: room occupancy
 24
             port map (
 25
                  X \Rightarrow X
 26
                  Y \Rightarrow Y
  27
                  clk => clk,
  28
                  reset => reset,
  29
                  m => m
  30
             );
  31
             STIMULI:
  32
  33
             process
  34
  35
             begin
  36
                                   --test 1
  37
                  reset <= '1';
                  wait for 10 ns;
  39
                  reset <= '0';
  40
                  wait for 10 ns;
  41
                  X <= '1';
  42
  43
```

```
43
44
               for i in 0 to 30 loop
45
               clk <= '0';
46
               wait for 10 ns;
47
               clk <= '1';
48
               wait for 10 ns;
49
               end loop;
50
51
               X <= '0';
52
53
               Y <= '1';
               for i in 0 to 5 loop
54
55
               clk <= '0';
56
               wait for 10 ns;
57
               clk <= '1';
58
               wait for 10 ns;
59
               end loop;
60
               Y <= '0';
61
62
                          --test 2
               reset <= '1';
63
64
               wait for 10 ns;
65
               reset <= '0';
66
               wait for 10 ns;
67
               X <= '1';
68
69
70
               for i in 0 to 300 loop
71
               clk <= '0';
72
               wait for 10 ns;
73
               clk <= '1';
74
               wait for 10 ns;
75
               end loop;
76
77
               X <= '0';
78
79
               Y <= '1';
80
               for i in 0 to 5 loop
81
               clk <= '0';
82
               wait for 10 ns;
83
               clk <= '1';
84
               wait for 10 ns;
85
               end loop;
```

```
86
 87
                 Y <= '0':
 89
                                  --test 3
 90
                 reset <= '1';
 91
                 wait for 10 ns;
 92
                 reset <= '0';
 93
                 wait for 10 ns;
 94
 95
                 Y <= '1';
 96
                 for i in 0 to 5 loop
 97
                 clk <= '0';
 98
                 wait for 10 ns;
 99
                 clk <= '1';
100
                 wait for 10 ns;
101
                 end loop;
102
103
                 Y \le '0';
104
105
                 wait:
106
             end process;
107
108
       lend testbench architecture;
109
110
```

Figure 3: Testbench VHDL code

Note that the testbench VHDL code was also provided in the zip file submitted.

There are 3 tests that have been written in order to test our implementation. The first test sets X at 1 for 31 clock cycles, simulating 31 people entering a room. It then sets Y at 1 for 6 clock cycles, simulating 6 people leaving the room. It is expected that the remaining amount of people left in the room is 25.

The second test is used to test the max\_occupancy of the circuit. It starts by resetting current\_occupancy to 0, then sets X at 1 for 301 clock cycles. Since the room can only occupy 255 persons, current\_occupancy should cap out at 11111111, or 255, even if the photosensor detects more people trying to enter. Then, it sets Y at 1 for 6 clock cycles, which equates to 6 people leaving the full room, thus the expected current occupancy is 249.

The final test is used to test people leaving if there is nobody in the room. The testbench resets current\_occupancy, then sets Y at 1 for 6 clock cycles. This should be impossible since there is nobody in the room, thus the expected current occupancy is 0.

Using these 3 tests, we will be able to fully test the functionality of my VHDL design and test it's boundaries and limitations. The following figure will present the simulation results for test 1:



Figure 4: Test 1 simulation results

After running the first test in the testbench (after commenting tests 2-3), we can see that the signal m (equating to current\_occupancy) is equal to 00011001, which in binary is equal to 25. This is the current\_occupancy expected after 31 people enter the room and 6 people leave the room. We can conclude that the first test was a success.

The following figure will present the simulation results for test 2:



Figure 5: Test 2 simulation results

After running the second test in the testbench (commented tests 1-3), we can see that the signal m is now equal to 11111001, which in binary is equal to 249. This is exactly what was expected from the second test, we have confirmed that even if X is activated 301 times, the current\_occupancy of the room caps out at 255, not letting people enter unless people leave the room. If 6 people left the room, then we would be left with 249 persons left in the room. We can conclude that the second test was a success.

Applications Places vsim ModelSim SE-64 6.6g File Edit View Compile Simulate Add Wave Tools Layout Window 🦍 | 💸 🎬 💹 🧸 | 🞯 /里 - 🛧 💠 | 計 | 100 no 🖁 引 引 引 到 🕸 | 刊 司 介 刊 - 及 🛍 🖺 👌 | 💥 💥 🗎 副 🐐 | Layout Sinulate + # × Design unit | Design unit type | V om\_occupancy\_tb room\_occu... Architecture room\_occu... Architecture room\_occu... Process room\_occupancy\_tb/m 00000000 standard
std\_logic\_1164 standard Package std\_logic\_1... Package **...** → m std logic arith std logic ar... Package std\_logic\_unsigned std\_logic\_u... Package Type (filtered)

#### The following figure will present the simulation results for test 3:

Library 🔊 sim Transcript :

Now: 7,060 ns Delta: 1

Pictures

VSIM 1> run -all add wave \ {sim:/room\_occupancy\_tb/m }

/room\_occupancy\_tb/m

WHDL Operators — Mozilla Firefox

Figure 6: Test 3 simulation results

Now

ırsor 1

7060 ns

room\_occupancy.vhd (~/Documents... ModelSim SE-64 6.6g

After running the third test of the testbench (commented tests 1-2), we can see that the signal m is equal to 00000000. This is what we expected to see, even if the signal detected that 6 people left the room, current occupancy should still be at 0 since there is nobody present in the room. We can thus confirm that the third and final test of the testbench was a success.

In short, since all 3 of our tests passed, we can confirm that my VHDL design is an accurate representation of the task that was given to us for this project.

# **Synthesis Results**

After confirming that my circuit design worked as expected, the next step is to produce the synthesis results using Vivado.

The following 2 figures will present the Elaborated and Implemented designs synthesised by Vivado:



Figure 7: Elaborated schematic



Figure 8: Implemented schematic

Since these schematics are hard to fit in the report, their respective pdf files will be included in the zip file submitted. The Vivado log files for the implementation and synthetization will also be inserted in the zip file, since they are too long to put in the report.

# **Comments on Quality of the Design**

The following figure will show the resource utilization of my design:



Figure 9: Resource utilization

We can observe that the schematics obtained are quite more complicated than the conceptual design drawn by hand. This is represented by the "low" confidence level for the power consumed given by Vivado.

It seems that my initial design was simple enough, however translating it to VHDL meant that more components and conditions needed to be added in order for the circuit to function as expected. 97% of the chip's power is dynamic, while 3% is static. The overall on-chip power is around 4W, which is not that many watts. The utilization percentages for the LUT, FF, IO and BUFG are also pretty low, the biggest one being 6%. No timing statistics were recorded.

In short, the overall resource utilization of this design is generally pretty low, although there are definitely many ways to optimize my design to use even less resources.

### **Conclusion**

In conclusion, I have completed all of the necessary tasks for this project. For starters, I have drawn a conceptual design of the circuit that needs to be implemented and explained it to make the reader understand my design process. Next, I have provided the VHDL code that was written to accurately represent the initial design. I have then provided a relevant testbench with multiple tests, along with their successful simulation results using Modelsim. The synthesis results (schematics and Vivado log files) were also provided. Finally, I have captured a screenshot of the resource utilization of my design and commented on it, concluding that the design did not use a lot of resources. We can conclude this report by saying that my circuit design can accurately track and monitor the number of occupants in a room.