Data Sheet: Technical Data

#### Document Number: K24P144M120SF5

#### Rev. 2, 01/2014

#### K24P144M120SF5

## **K24 Sub-Family**

Supports the following: MK24FN1M0VLL12, MK24FN1M0VDC12, MK24FN1M0VLQ12

#### **Features**

- Performance
  - Up to 120 MHz ARM® Cortex®-M4 core with DSP instructions delivering 1.25 Dhrystone MIPS per MHz
  - Floating point unit
- Memories and memory interfaces
  - Up to 1 MB program flash memory on non-FlexMemory devices
  - Up to 260 KB RAM
  - Serial programming interface (EzPort)
  - FlexBus external bus interface
- Clocks
  - 3 to 32 MHz crystal oscillator
  - 32 kHz crystal oscillator
  - Multi-purpose clock generator
  - 1 kHz, 32 kHz, and 4 Mhz internal reference clock
  - 48 MHz internal reference
- System peripherals
  - Multiple low-power modes to provide power optimization based on application requirements
  - Memory protection unit with multi-master protection
  - 16-channel DMA controller, supporting up to 63 request sources
  - External watchdog monitor
  - Software watchdog
  - Low-leakage wakeup unit
- Security and integrity modules
  - Hardware CRC module to support fast cyclic redundancy checks
  - Hardware random-number generator
  - Hardware encryption supporting DES, 3DES, AES, MD5, SHA-1, and SHA-256 algorithms
  - 128-bit unique identification (ID) number per chip

- Human-machine interface
  - General-purpose input/output
- Analog modules
  - Two 16-bit SAR ADCs
  - Two 12-bit DACs
  - Three analog comparators (CMP) containing a 6-bit DAC and programmable reference input
  - Voltage reference
- Timers
  - Programmable delay block
  - Two 8-channel motor control/general purpose/PWM timers
  - Two 2-channel quadrature decoder/general purpose timers
  - Periodic interrupt timers
  - 16-bit low-power timer
  - Carrier modulator transmitter
  - Real-time clock
- Communication interfaces
  - USB full-/low-speed On-the-Go controller with onchip transceiver
  - USB Device Charger detect (USBDCD)
  - Controller Area Network (CAN) module
  - Three SPI modules
  - Three I2C modules
  - Three I2C modules. Support for up to 1 Mbit/s operation with maximum bus loading.
  - Six UART modules
  - Secure Digital Host Controller (SDHC)
  - I2S module
- Operating Characteristics
  - Voltage range: 1.71 to 3.6 V
  - Flash write voltage range: 1.71 to 3.6 V
  - Temperature range (ambient): -40 to 105°C

Freescale reserves the right to change the detail specifications as may be required to permit improvements in the design of its products.





# **Table of Contents**

| 1 | Ord  | ering par   | ts4                                          | 6 Per | ripheral o | perating requirements and behaviors             | 26 |
|---|------|-------------|----------------------------------------------|-------|------------|-------------------------------------------------|----|
|   | 1.1  | Determi     | ning valid orderable parts4                  | 6.1   | Core m     | odules                                          | 26 |
| 2 | Part | t identific | ation4                                       |       | 6.1.1      | Debug trace timing specifications               | 26 |
|   | 2.1  | Descrip     | tion4                                        |       | 6.1.2      | JTAG electricals                                | 27 |
|   | 2.2  | Format.     | 4                                            | 6.2   | System     | modules                                         | 30 |
|   | 2.3  | Fields      | 4                                            | 6.3   | Clock m    | nodules                                         | 30 |
|   | 2.4  | Example     | ə5                                           |       | 6.3.1      | MCG specifications                              | 30 |
| 3 | Terr | minology    | and guidelines5                              |       | 6.3.2      | IRC48M specifications                           | 32 |
|   | 3.1  | Definition  | n: Operating requirement5                    |       | 6.3.3      | Oscillator electrical specifications            | 32 |
|   | 3.2  | Definition  | n: Operating behavior6                       |       | 6.3.4      | 32 kHz oscillator electrical characteristics    | 35 |
|   | 3.3  | Definition  | n: Attribute6                                | 6.4   | Memori     | es and memory interfaces                        | 35 |
|   | 3.4  | Definition  | n: Rating7                                   |       | 6.4.1      | Flash (FTFE) electrical specifications          | 35 |
|   | 3.5  | Result o    | of exceeding a rating7                       |       | 6.4.2      | EzPort switching specifications                 | 37 |
|   | 3.6  | Relation    | ship between ratings and operating           |       | 6.4.3      | Flexbus switching specifications                | 38 |
|   |      | requiren    | nents7                                       | 6.5   | Security   | y and integrity modules                         | 41 |
|   | 3.7  | Guidelin    | nes for ratings and operating requirements8  | 6.6   | Analog.    |                                                 | 41 |
|   | 3.8  | Definition  | n: Typical value8                            |       | 6.6.1      | ADC electrical specifications                   | 41 |
|   | 3.9  | Typical     | value conditions9                            |       | 6.6.2      | CMP and 6-bit DAC electrical specifications     | 46 |
| 4 | Rati | ings        | 10                                           |       | 6.6.3      | 12-bit DAC electrical characteristics           | 48 |
|   | 4.1  | Therma      | I handling ratings10                         |       | 6.6.4      | Voltage reference electrical specifications     | 51 |
|   | 4.2  | Moisture    | e handling ratings10                         | 6.7   | Timers.    |                                                 | 52 |
|   | 4.3  | ESD ha      | ndling ratings10                             | 6.8   | Commu      | ınication interfaces                            | 52 |
|   | 4.4  | Voltage     | and current operating ratings10              |       | 6.8.1      | USB electrical specifications                   | 52 |
| 5 | Gen  | neral       | 11                                           |       | 6.8.2      | USB DCD electrical specifications               | 53 |
|   | 5.1  | AC elec     | trical characteristics11                     |       | 6.8.3      | USB VREG electrical specifications              | 53 |
|   | 5.2  | Nonswit     | ching electrical specifications11            |       | 6.8.4      | CAN switching specifications                    | 54 |
|   |      | 5.2.1       | Voltage and current operating requirements11 |       | 6.8.5      | DSPI switching specifications (limited voltage  |    |
|   |      | 5.2.2       | LVD and POR operating requirements12         |       |            | range)                                          | 54 |
|   |      | 5.2.3       | Voltage and current operating behaviors13    |       | 6.8.6      | DSPI switching specifications (full voltage     |    |
|   |      | 5.2.4       | Power mode transition operating behaviors15  |       |            | range)                                          | 55 |
|   |      | 5.2.5       | Power consumption operating behaviors16      |       | 6.8.7      | Inter-Integrated Circuit Interface (I2C) timing | 57 |
|   |      | 5.2.6       | EMC radiated emissions operating behaviors21 |       | 6.8.8      | UART switching specifications                   | 59 |
|   |      | 5.2.7       | Designing with radiated emissions in mind22  |       | 6.8.9      | SDHC specifications                             | 59 |
|   |      | 5.2.8       | Capacitance attributes22                     |       | 6.8.10     | I2S switching specifications                    | 60 |
|   | 5.3  | Switchir    | ng specifications22                          | 7 Din | nensions.  |                                                 | 66 |
|   |      | 5.3.1       | Device clock specifications22                | 7.1   | Obtainir   | ng package dimensions                           | 66 |
|   |      | 5.3.2       | General switching specifications23           | 8 Pin |            |                                                 |    |
|   | 5.4  | Therma      | I specifications24                           | 8.1   | K24 Sig    | gnal Multiplexing and Pin Assignments           | 66 |
|   |      | 5.4.1       | Thermal operating requirements24             | 8.2   | Unused     | I analog interfaces                             | 72 |
|   |      | 5.4.2       | Thermal attributes25                         | 8.3   | K24 Pin    | nouts                                           | 73 |

9 Revision History......76

## 1 Ordering parts

#### 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to freescale.com and perform a part number search for the following device numbers:

#### 2 Part identification

#### 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

#### 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

#### 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | K24 = USB with high RAM density                                                            |
| А     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| М     | Flash memory type    | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>       |

| Field | Description                 | Values                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FFF   | Program flash memory size   | <ul> <li>32 = 32 KB</li> <li>64 = 64 KB</li> <li>128 = 128 KB</li> <li>256 = 256 KB</li> <li>512 = 512 KB</li> <li>1M0 = 1 MB</li> <li>2M0 = 2 MB</li> </ul>                                                                                                                                                                                                                                                                                        |
| R     | Silicon revision            | <ul> <li>Z = Initial</li> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                                                                                                                                                                                                                                                                                                                                                            |
| Т     | Temperature range (°C)      | <ul> <li>V = -40 to 105</li> <li>C = -40 to 85</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                           |
| PP    | Package identifier          | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> <li>LK = 80 LQFP (12 mm x 12 mm)</li> <li>LL = 100 LQFP (14 mm x 14 mm)</li> <li>MC = 121 MAPBGA (8 mm x 8 mm)</li> <li>DC = 121 XFBGA (8 mm x 8 mm x 0.5 mm)</li> <li>LQ = 144 LQFP (20 mm x 20 mm)</li> <li>MD = 144 MAPBGA (13 mm x 13 mm)</li> </ul> |
| СС    | Maximum CPU frequency (MHz) | <ul> <li>5 = 50 MHz</li> <li>7 = 72 MHz</li> <li>10 = 100 MHz</li> <li>12 = 120 MHz</li> <li>15 = 150 MHz</li> <li>18 = 180 MHz</li> </ul>                                                                                                                                                                                                                                                                                                          |
| N     | Packaging type              | <ul><li>R = Tape and reel</li><li>(Blank) = Trays</li></ul>                                                                                                                                                                                                                                                                                                                                                                                         |

## 2.4 Example

This is an example part number:

MK24FN1M0VLQ12

## 3 Terminology and guidelines

#### 3.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

K24 Sub-Family Data Sheet, Rev. 2, 01/2014.

#### **3.1.1 Example**

This is an example of an operating requirement:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

#### 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

#### 3.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

#### 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

#### 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                     | Min. | Max. | Unit |
|--------|---------------------------------|------|------|------|
| CIN_D  | Input capacitance: digital pins | _    | 7    | pF   |

## 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.

#### **3.4.1 Example**

This is an example of an operating rating:

| Symbol   | Description               | Min. | Max. | Unit |
|----------|---------------------------|------|------|------|
| $V_{DD}$ | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

## 3.5 Result of exceeding a rating



#### 3.6 Relationship between ratings and operating requirements



## 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

## 3.8 Definition: Typical value

A typical value is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

#### 3.8.1 **Example 1**

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                              | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/pulldown current | 10   | 70   | 130  | μΑ   |

#### 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



## 3.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol         | Description          | Value | Unit |
|----------------|----------------------|-------|------|
| T <sub>A</sub> | Ambient temperature  | 25    | °C   |
| $V_{DD}$       | 3.3 V supply voltage | 3.3   | V    |

## 4 Ratings

## 4.1 Thermal handling ratings

| Symbol           | Description                   | Min.        | Max. | Unit | Notes |
|------------------|-------------------------------|-------------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | <b>-</b> 55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _           | 260  | °C   | 2     |
|                  | Solder temperature, leaded    | _           | 245  |      |       |

- 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.
- 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

#### 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | 1    | 3    | _    | 1     |

<sup>1.</sup> Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   | 3     |

- 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

#### 4.4 Voltage and current operating ratings

| Symbol                   | Description                                                    | Min.                  | Max.                   | Unit |
|--------------------------|----------------------------------------------------------------|-----------------------|------------------------|------|
| V <sub>DD</sub>          | Digital supply voltage                                         | -0.3                  | 3.8                    | V    |
| I <sub>DD</sub>          | Digital supply current                                         | _                     | 185                    | mA   |
| $V_{DIO}$                | Digital input voltage (except RESET, EXTAL, and XTAL)          | -0.3                  | 5.5                    | V    |
| V <sub>DRTC_WAKEUP</sub> | RTC Wakeup input voltage                                       | -0.3                  | V <sub>BAT</sub> + 0.3 | V    |
| V <sub>AIO</sub>         | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage     | -0.3                  | V <sub>DD</sub> + 0.3  | V    |
| I <sub>D</sub>           | Maximum current single pin limit (applies to all digital pins) | -25                   | 25                     | mA   |
| $V_{DDA}$                | Analog supply voltage                                          | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3  | V    |
| V <sub>USB0_DP</sub>     | USB0_DP input voltage                                          | -0.3                  | 3.63                   | V    |
| V <sub>USB0_DM</sub>     | USB0_DM input voltage                                          | -0.3                  | 3.63                   | V    |
| V <sub>REGIN</sub>       | USB regulator input                                            | -0.3                  | 6.0                    | V    |
| $V_{BAT}$                | RTC battery supply voltage                                     | -0.3                  | 3.8                    | V    |

<sup>1.</sup> Analog pins are defined as pins that do not have an associated general purpose I/O port function.

#### 5 General

#### 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



Figure 1. Input signal measurement reference

## 5.2 Nonswitching electrical specifications

## 5.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol                             | Description                                                                                             | Min.                  | Max.                 | Unit | Notes |
|------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------|----------------------|------|-------|
| $V_{DD}$                           | Supply voltage                                                                                          | 1.71                  | 3.6                  | ٧    |       |
| $V_{DDA}$                          | Analog supply voltage                                                                                   | 1.71                  | 3.6                  | V    |       |
| $V_{\rm DD} - V_{\rm DDA}$         | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                               | -0.1                  | 0.1                  | V    |       |
| V <sub>SS</sub> – V <sub>SSA</sub> | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                               | -0.1                  | 0.1                  | V    |       |
| $V_{BAT}$                          | RTC battery supply voltage                                                                              | 1.71                  | 3.6                  | V    |       |
| V <sub>IH</sub>                    | Input high voltage                                                                                      |                       |                      |      |       |
|                                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                                                                       | $0.7 \times V_{DD}$   | _                    | V    |       |
|                                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                                                                       | $0.75 \times V_{DD}$  | _                    | V    |       |
| V <sub>IL</sub>                    | Input low voltage                                                                                       |                       |                      |      |       |
|                                    | • 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V                                                                       | _                     | $0.35 \times V_{DD}$ | V    |       |
|                                    | • 1.7 V ≤ V <sub>DD</sub> ≤ 2.7 V                                                                       | _                     | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>                   | Input hysteresis                                                                                        | $0.06 \times V_{DD}$  | _                    | V    |       |
| I <sub>ICDIO</sub>                 | Digital pin negative DC injection current — single pin                                                  | _                     |                      |      | 1     |
|                                    | • V <sub>IN</sub> < V <sub>SS</sub> -0.3V                                                               | -5                    | _                    | mA   |       |
| I <sub>ICAIO</sub>                 | Analog <sup>2</sup> , EXTAL, and XTAL pin DC injection current —                                        |                       |                      |      | 3     |
|                                    | single pin                                                                                              |                       |                      | mA   |       |
|                                    | • V <sub>IN</sub> < V <sub>SS</sub> -0.3V (Negative current injection)                                  | -5                    | _                    |      |       |
|                                    | • V <sub>IN</sub> > V <sub>DD</sub> +0.3V (Positive current injection)                                  | _                     | +5                   |      |       |
| I <sub>ICcont</sub>                | Contiguous pin DC injection current —regional limit,                                                    |                       |                      |      |       |
|                                    | includes sum of negative injection currents or sum of positive injection currents of 16 contiguous pins |                       |                      |      |       |
|                                    | Negative current injection                                                                              | -25                   | _                    | mA   |       |
|                                    | Positive current injection                                                                              | _                     | +25                  |      |       |
|                                    | - 1 Oslave current injection                                                                            |                       |                      |      |       |
| $V_{ODPU}$                         | Open drain pullup voltage level                                                                         | $V_{DD}$              | $V_{DD}$             | V    | 4     |
| $V_{RAM}$                          | V <sub>DD</sub> voltage required to retain RAM                                                          | 1.2                   | _                    | V    |       |
| $V_{RFVBAT}$                       | V <sub>BAT</sub> voltage required to retain the VBAT register file                                      | V <sub>POR_VBAT</sub> | _                    | V    |       |

- All 5 V tolerant digital I/O pins are internally clamped to V<sub>SS</sub> through an ESD protection diode. There is no diode connection to V<sub>DD</sub>. If V<sub>IN</sub> is less than V<sub>DIO\_MIN</sub>, a current limiting resistor is required. If V<sub>IN</sub> greater than V<sub>DIO\_MIN</sub> (=VSS-0.3V) is observed, then there is no need to provide current limiting resistors at the pads. The negative DC injection current limiting resistor is calculated as R=(V<sub>DIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>ICDIO</sub>I.
- 2. Analog pins are defined as pins that do not have an associated general purpose I/O port function. Additionally, EXTAL and XTAL are analog pins.
- 3. All analog pins are internally clamped to  $V_{SS}$  and  $V_{DD}$  through ESD protection diodes. If  $V_{IN}$  is less than  $V_{AIO\_MIN}$  or greater than  $V_{AIO\_MAX}$ , a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as  $R=(V_{AIO\_MIN}-V_{IN})/II_{ICAIO}I$ . The positive injection current limiting resistor is calculated as  $R=(V_{IN}-V_{AIO\_MAX})/II_{ICAIO}I$ . Select the larger of these two calculated resistances if the pin is exposed to positive and negative injection currents.
- 4. Open drain outputs must be pulled to VDD.

## 5.2.2 LVD and POR operating requirements

Table 2. V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol            | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|-------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>  | Falling VDD POR detect voltage                              | 0.8  | 1.1  | 1.5  | V    |       |
| $V_{LVDH}$        | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                   | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| $V_{LVW1H}$       | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| $V_{LVW2H}$       | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| $V_{LVW3H}$       | Level 3 falling (LVWV=10)                                   | 2.82 | 2.90 | 2.98 | V    |       |
| $V_{LVW4H}$       | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub> | Low-voltage inhibit reset/recover hysteresis — high range   | _    | 80   | _    | mV   |       |
| $V_{LVDL}$        | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
|                   | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| $V_{LVW1L}$       | Level 1 falling (LVWV=00)                                   | 1.74 | 1.80 | 1.86 | V    |       |
| $V_{LVW2L}$       | Level 2 falling (LVWV=01)                                   | 1.84 | 1.90 | 1.96 | V    |       |
| $V_{LVW3L}$       | Level 3 falling (LVWV=10)                                   | 1.94 | 2.00 | 2.06 | V    |       |
| $V_{LVW4L}$       | Level 4 falling (LVWV=11)                                   | 2.04 | 2.10 | 2.16 | V    |       |
| V <sub>HYSL</sub> | Low-voltage inhibit reset/recover hysteresis — low range    | _    | 60   | _    | mV   |       |
| $V_{BG}$          | Bandgap voltage reference                                   | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>  | Internal low power oscillator period — factory trimmed      | 900  | 1000 | 1100 | μs   |       |

<sup>1.</sup> Rising threshold is the sum of falling threshold and hysteresis voltage

Table 3. VBAT power operating requirements

| Symbol                | Description                            | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|----------------------------------------|------|------|------|------|-------|
| V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8  | 1.1  | 1.5  | V    |       |

## 5.2.3 Voltage and current operating behaviors

#### Table 4. Voltage and current operating behaviors

| Symbol                   | Description                                                                                   | Min.                   | Max.  | Unit | Notes |
|--------------------------|-----------------------------------------------------------------------------------------------|------------------------|-------|------|-------|
| V <sub>OH</sub>          | Output high voltage — high drive strength                                                     |                        |       |      |       |
|                          | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -8 \text{mA}$           | V <sub>DD</sub> – 0.5  | _     | V    |       |
|                          | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3mA                          | V <sub>DD</sub> – 0.5  | _     | V    |       |
|                          | Output high voltage — low drive strength                                                      |                        |       |      |       |
|                          | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OH} = -2\text{mA}$            | V <sub>DD</sub> – 0.5  | _     | V    |       |
|                          | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, \text{I}_{OH} = -0.6 \text{mA}$        | V <sub>DD</sub> – 0.5  | _     | V    |       |
| I <sub>OHT</sub>         | Output high current total for all ports                                                       | _                      | 100   | mA   |       |
| V <sub>OH_RTC_WA</sub>   | Output high voltage — high drive strength                                                     | V <sub>BAT</sub> – 0.5 | _     | V    |       |
| KEUP                     | • $2.7 \text{ V} \le \text{V}_{BAT} \le 3.6 \text{ V}, I_{OH} = -10 \text{mA}$                | V <sub>BAT</sub> – 0.5 | _     | V    |       |
|                          | • 1.71 V $\leq$ V <sub>BAT</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3mA                         |                        |       |      |       |
|                          | Output high voltage — low drive strength                                                      | V <sub>BAT</sub> – 0.5 | _     | V    |       |
|                          | • $2.7 \text{ V} \le \text{V}_{BAT} \le 3.6 \text{ V}, I_{OH} = -2\text{mA}$                  | V <sub>BAT</sub> – 0.5 | _     | V    |       |
|                          | • 1.71 V $\leq$ V <sub>BAT</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -0.6mA                       |                        |       |      |       |
| I <sub>OH_RTC_WAK</sub>  | Output high current total for RTC_WAKEUP pins                                                 | _                      | 100   | mA   |       |
| V <sub>OL</sub>          | Output low voltage — high drive strength                                                      |                        |       |      |       |
|                          | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 9\text{mA}$             | _                      | 0.5   | V    |       |
|                          | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, I_{OL} = 3\text{mA}$                   | _                      | 0.5   | V    |       |
|                          | Output low voltage — low drive strength                                                       |                        |       |      |       |
|                          | • $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, \text{I}_{OL} = 2\text{mA}$             | _                      | 0.5   | V    |       |
|                          | • $1.71 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}, I_{OL} = 0.6 \text{mA}$                | _                      | 0.5   | V    |       |
| I <sub>OLT</sub>         | Output low current total for all ports                                                        | _                      | 100   | mA   |       |
| V <sub>OL_RTC_WA</sub>   | Output low voltage — high drive strength                                                      | _                      | 0.5   | V    |       |
| KEUP                     | • $2.7 \text{ V} \le \text{V}_{BAT} \le 3.6 \text{ V}, I_{OL} = 10 \text{mA}$                 | _                      | 0.5   | V    |       |
|                          | • 1.71 V $\leq$ V <sub>BAT</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 3mA                          |                        |       |      |       |
|                          | Output low voltage — low drive strength                                                       | _                      | 0.5   | V    |       |
|                          | • $2.7 \text{ V} \le \text{V}_{BAT} \le 3.6 \text{ V}, I_{OL} = 2\text{mA}$                   | _                      | 0.5   | V    |       |
|                          | • $1.71 \text{ V} \le \text{V}_{\text{BAT}} \le 2.7 \text{ V}, I_{\text{OL}} = 0.6 \text{mA}$ |                        |       |      |       |
| I <sub>OL_RTC_WAK</sub>  | Output low current total for RTC_WAKEUP pins                                                  | _                      | 100   | mA   |       |
| I <sub>IN</sub>          | Input leakage current (per pin) for full temperature range                                    | _                      | 1     | μA   | 1     |
| I <sub>IN</sub>          | Input leakage current (per pin) at 25°C                                                       | _                      | 0.025 | μΑ   | 1     |
| I <sub>IN_RTC_WAKE</sub> | Input leakage current (per RTC_WAKEUP pin) for full temperature range                         | _                      | 1     | μA   |       |

Table 4. Voltage and current operating behaviors (continued)

| Symbol                   | Description                                           | Min. | Max.  | Unit | Notes |
|--------------------------|-------------------------------------------------------|------|-------|------|-------|
| I <sub>IN_RTC_WAKE</sub> | Input leakage current (per RTC_WAKEUP pin) at 25°C    | _    | 0.025 | μΑ   |       |
| I <sub>OZ</sub>          | Hi-Z (off-state) leakage current (per pin)            | _    | 0.25  | μΑ   |       |
| I <sub>OZ_RTC_WAK</sub>  | Hi-Z (off-state) leakage current (per RTC_WAKEUP pin) | _    | 0.25  | μΑ   |       |
| R <sub>PU</sub>          | Internal pullup resistors (except RTC_WAKEUP pins)    | 20   | 50    | kΩ   | 2     |
| R <sub>PD</sub>          | Internal pulldown resistors (except RTC_WAKEUP pins)  | 20   | 50    | kΩ   | 3     |

- 1. Measured at VDD=3.6V
- 2. Measured at  $V_{DD}$  supply voltage =  $V_{DD}$  min and Vinput =  $V_{SS}$
- 3. Measured at  $V_{DD}$  supply voltage =  $V_{DD}$  min and Vinput =  $V_{DD}$

#### 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 100 MHz
- Bus clock = 50 MHz
- FlexBus clock = 50 MHz
- Flash clock = 25 MHz

Table 5. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                        | Min. | Max. | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. | _    | 300  | μs   |       |
|                  | • VLLS0 → RUN                                                                                                                                                      | _    | 156  | μs   |       |
|                  | • VLLS1 → RUN                                                                                                                                                      | _    | 156  | μs   |       |
|                  | VLLS2 → RUN                                                                                                                                                        | _    | 78   | μs   |       |
|                  | • VLLS3 → RUN                                                                                                                                                      | _    | 78   | μs   |       |
|                  | • LLS → RUN                                                                                                                                                        | _    | 4.8  | μs   |       |
|                  | VLPS → RUN                                                                                                                                                         | _    | 4.5  | μs   |       |
|                  | • STOP → RUN                                                                                                                                                       | _    | 4.5  | μs   |       |

## 5.2.5 Power consumption operating behaviors

#### **Important**

Please note that these specifications are preliminary and as per design targets. These are subject to change.

Table 6. Power consumption operating behaviors

| Symbol               | Description                                                                   | Min. | Тур.  | Max.     | Unit | Notes |
|----------------------|-------------------------------------------------------------------------------|------|-------|----------|------|-------|
| I <sub>DDA</sub>     | Analog supply current                                                         | _    | _     | See note | mA   | 1     |
| I <sub>DD_RUN</sub>  | Run mode current — all peripheral clocks disabled, code executing from flash  |      |       |          |      | 2     |
|                      | • @ 1.8V                                                                      | _    | 31.1  | 42.2     | mA   |       |
|                      | • @ 3.0V                                                                      | _    | 31    | 42.5     | mA   |       |
| I <sub>DD_RUN</sub>  | Run mode current — all peripheral clocks enabled, code executing from flash   |      | 40.7  |          | •    | 3, 4  |
|                      | • @ 1.8V                                                                      | _    | 42.7  | 54       | mA   |       |
|                      | • @ 3.0V                                                                      |      |       |          |      |       |
|                      | • @ 25°C                                                                      | _    | 42.6  | 46       | mA   |       |
|                      | • @ 105°C                                                                     | _    | 48.33 | 54.79    | mA   |       |
| I <sub>DD_WAIT</sub> | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled    | _    | 17.9  | _        | mA   | 2     |
| I <sub>DD_WAIT</sub> | Wait mode reduced frequency current at 3.0 V — all peripheral clocks disabled | _    | 6.9   | _        | mA   | 5     |
| I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled     | _    | 1.0   | _        | mA   | 6     |
| I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled      | _    | 1.7   | _        | mA   | 7     |
| I <sub>DD_VLPW</sub> | Very-low-power wait mode current at 3.0 V — all peripheral clocks disabled    | _    | 0.678 | _        | mA   | 8     |
| I <sub>DD_STOP</sub> | Stop mode current at 3.0 V                                                    |      |       |          |      |       |
|                      | • @ -40 to 25°C                                                               | _    | 0.49  | 1.1      | mA   |       |
|                      | • @ 70°C                                                                      | _    | 1.18  | 3.7      | mA   |       |
|                      | • @ 105°C                                                                     | _    | 3.0   | 10.1     | mA   |       |
| I <sub>DD_VLPS</sub> | Very-low-power stop mode current at 3.0 V                                     |      |       |          |      |       |
|                      | • @ –40 to 25°C                                                               | _    | 57    | 216.97   | μΑ   |       |
|                      | • @ 70°C                                                                      | _    | 291   | 974.01   | μΑ   |       |
|                      | • @ 105°C                                                                     | _    | 927.3 | 2581.2   | μΑ   |       |

Table 6. Power consumption operating behaviors (continued)

| Symbol                | Description                                                                    | Min.         | Тур.  | Max.   | Unit | Notes |
|-----------------------|--------------------------------------------------------------------------------|--------------|-------|--------|------|-------|
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V                                         |              |       |        |      | 9     |
|                       | • @ -40 to 25°C                                                                | _            | 5.8   | 15.15  | μΑ   |       |
|                       | • @ 70°C                                                                       | _            | 26.7  | 61.90  | μA   |       |
|                       | • @ 105°C                                                                      | <u> </u>     | 114.9 | 246.44 | μΑ   |       |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                                  |              |       |        |      |       |
|                       | • @ -40 to 25°C                                                                | _            | 4.4   | 6.91   | μΑ   |       |
|                       | • @ 70°C                                                                       | _            | 21    | 46.51  | μA   |       |
|                       | • @ 105°C                                                                      | <u> </u>     | 90.2  | 187.37 | μΑ   |       |
| I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V                                  |              |       |        |      |       |
|                       | • @ -40 to 25°C                                                                | _            | 2.1   | 2.63   | μA   |       |
|                       | • @ 70°C                                                                       | _            | 6.84  | 12.22  | μA   |       |
|                       | • @ 105°C                                                                      | _            | 29.4  | 53.99  | μΑ   |       |
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V                                  |              |       |        |      |       |
|                       | • @ -40 to 25°C                                                                | _            | 0.817 | 1.01   | μA   |       |
|                       | • @ 70°C                                                                       | _            | 3.97  | 6.53   | μA   |       |
|                       | • @ 105°C                                                                      | _            | 21.3  | 38.00  | μΑ   |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled  |              |       |        |      |       |
|                       | • @ -40 to 25°C                                                                | _            | 0.520 | 0.72   | μΑ   |       |
|                       | • @ 70°C                                                                       | _            | 3.67  | 6.29   | μA   |       |
|                       | • @ 105°C                                                                      | <del>-</del> | 21.2  | 37.66  | μΑ   |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit disabled |              |       |        |      |       |
|                       | • @ –40 to 25°C                                                                | _            | 0.339 | 0.412  | μΑ   |       |
|                       | • @ 70°C                                                                       | <u> </u>     | 3.36  | 4.2    | μA   |       |
|                       | • @ 105°C                                                                      | <u> </u>     | 20.3  | 29.9   | μΑ   |       |
| I <sub>DD_VBAT</sub>  | Average current with RTC and 32kHz disabled at 3.0 V                           |              |       |        |      |       |
|                       | • @ -40 to 25°C                                                                | _            | 0.19  | 0.22   | μA   |       |
|                       | • @ 70°C                                                                       | _            | 0.49  | 0.64   | μA   |       |
|                       | • @ 105°C                                                                      | _            | 2.2   | 3.2    | μA   |       |
|                       |                                                                                | _            | 2.2   | 3.2    | μΑ   |       |

Table 6. Power consumption operating behaviors (continued)

| Symbol               | Description                                             | Min. | Тур. | Max. | Unit                 | Notes |
|----------------------|---------------------------------------------------------|------|------|------|----------------------|-------|
| I <sub>DD_VBAT</sub> | Average current when CPU is not accessing RTC registers |      |      |      |                      | 10    |
|                      | • @ 1.8V                                                |      |      |      |                      |       |
|                      | • @ -40 to 25°C                                         | _    | 0.68 | 0.80 | μA                   |       |
|                      | • @ 70°C                                                | _    | 1.2  | 1.56 | μA                   |       |
|                      | • @ 105°C                                               | _    | 3.6  | 5.3  | μA                   |       |
|                      | • @ 3.0V                                                |      |      |      | μΑ<br>μΑ<br>μΑ<br>μΑ |       |
|                      | • @ -40 to 25°C                                         | _    | 0.81 | 0.96 | μA                   |       |
|                      | • @ 70°C                                                | _    | 1.45 | 1.89 | μA                   |       |
|                      | • @ 105°C                                               | _    | 4.3  | 6.33 | μA                   |       |

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 2. 120 MHz core and system clock, 60 MHz bus, 30 Mhz FlexBus clock, and 20 MHz flash clock. MCG configured for PEE mode. All peripheral clocks disabled.
- 3. 120 MHz core and system clock, 60 MHz bus clock, 30 MHz Flexbus clock, and 20 MHz flash clock. MCG configured for PEE mode. All peripheral clocks enabled.
- 4. Max values are measured with CPU executing DSP instructions.
- 5. 25 MHz core and system clock, 25 MHz bus clock, and 25 MHz FlexBus and flash clock. MCG configured for FEI mode.
- 6. 4 MHz core, system, FlexBus, and bus clock and 0.5 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash.
- 7. 4 MHz core, system, FlexBus, and bus clock and 0.5 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks enabled but peripherals are not in active operation. Code executing from flash.
- 8. 4 MHz core, system, FlexBus, and bus clock and 0.5 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 9. Data reflects devices with 260 KB of RAM.
- 10. Includes 32kHz oscillator current and RTC operation.

Table 7. Low power mode peripheral adders — typical value

| Symbol                     | Description                                                                                                |     | Temperature (°C) |     |     |     | Unit |    |
|----------------------------|------------------------------------------------------------------------------------------------------------|-----|------------------|-----|-----|-----|------|----|
|                            |                                                                                                            | -40 | 25               | 50  | 70  | 85  | 105  |    |
| I <sub>IREFSTEN4MHz</sub>  | 4 MHz internal reference clock (IRC) adder. Measured by entering STOP or VLPS mode with 4 MHz IRC enabled. | 56  | 56               | 56  | 56  | 56  | 56   | μА |
| I <sub>IREFSTEN32KHz</sub> | 32 kHz internal reference clock (IRC) adder. Measured by entering STOP mode with the 32 kHz IRC enabled.   | 52  | 52               | 52  | 52  | 52  | 52   | μА |
| lerefsten4mHz              | External 4 MHz crystal clock adder. Measured by entering STOP or VLPS mode with the crystal enabled.       | 206 | 228              | 237 | 245 | 251 | 258  | uA |

Table 7. Low power mode peripheral adders — typical value (continued)

| Symbol                     | Description                                                                                                                                                                                                                                |     | •   | Tempera | ature (°C | ;)  |     | Unit |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|-----------|-----|-----|------|
|                            |                                                                                                                                                                                                                                            | -40 | 25  | 50      | 70        | 85  | 105 |      |
| I <sub>EREFSTEN32KHz</sub> | External 32 kHz crystal clock adder by means of the OSC0_CR[EREFSTEN and EREFSTEN] bits. Measured by entering all modes with the crystal enabled.                                                                                          |     |     |         |           |     |     |      |
|                            | VLLS1                                                                                                                                                                                                                                      | 440 | 490 | 540     | 560       | 570 | 580 |      |
|                            | VLLS3                                                                                                                                                                                                                                      | 440 | 490 | 540     | 560       | 570 | 580 |      |
|                            | LLS                                                                                                                                                                                                                                        | 490 | 490 | 540     | 560       | 570 | 680 | nA   |
|                            | VLPS                                                                                                                                                                                                                                       | 510 | 560 | 560     | 560       | 610 | 680 |      |
|                            | STOP                                                                                                                                                                                                                                       | 510 | 560 | 560     | 560       | 610 | 680 |      |
| I <sub>48MIRC</sub>        | 48 Mhz internal reference clock                                                                                                                                                                                                            | 350 | 350 | 350     | 350       | 350 | 350 | μA   |
| I <sub>CMP</sub>           | CMP peripheral adder measured by placing the device in VLLS1 mode with CMP enabled using the 6-bit DAC and a single external input for compare. Includes 6-bit DAC power consumption.                                                      | 22  | 22  | 22      | 22        | 22  | 22  | μA   |
| I <sub>RTC</sub>           | RTC peripheral adder measured by placing the device in VLLS1 mode with external 32 kHz crystal enabled by means of the RTC_CR[OSCE] bit and the RTC ALARM set for 1 minute. Includes ERCLK32K (32 kHz external crystal) power consumption. | 432 | 357 | 388     | 475       | 532 | 810 | nA   |
| I <sub>UART</sub>          | UART peripheral adder measured by placing the device in STOP or VLPS mode with selected clock source waiting for RX data at 115200 baud rate. Includes selected clock source power consumption.  MCGIRCLK (4 MHz internal reference clock) | 66  | 66  | 66      | 66        | 66  | 66  | μА   |
|                            | OSCERCLK (4 MHz external crystal)                                                                                                                                                                                                          | 214 | 237 | 246     | 254       | 260 | 268 |      |
| I <sub>BG</sub>            | Bandgap adder when BGEN bit is set and device is placed in VLPx, LLS, or VLLSx mode.                                                                                                                                                       | 45  | 45  | 45      | 45        | 45  | 45  | μA   |
| I <sub>ADC</sub>           | ADC peripheral adder combining the measured values at V <sub>DD</sub> and V <sub>DDA</sub> by placing the device in STOP or VLPS mode. ADC is configured for low power mode using the internal clock and continuous conversions.           | 42  | 42  | 42      | 42        | 42  | 42  | μА   |

## 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

#### General

- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFE



Figure 2. Run mode supply current vs. core frequency



Figure 3. VLPR mode supply current vs. core frequency

# 5.2.6 EMC radiated emissions operating behaviors Table 8. EMC radiated emissions operating behaviors

| Symbol              | Description                        | Frequency band (MHz) | Тур.     | Unit | Notes |
|---------------------|------------------------------------|----------------------|----------|------|-------|
|                     |                                    |                      | 144 LQFP |      |       |
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50              | 16       | dΒμV | 1, 2  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150               | 22       | dΒμV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500              | 21       | dΒμV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500-1000             | 16       | dΒμV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15-1000            | L        | _    | 2, 3  |

<sup>1.</sup> Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.

#### General

- 2.  $V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25 \,^{\circ}\text{C}$ ,  $f_{OSC} = 12 \,^{\circ}\text{MHz}$  (crystal),  $f_{SYS} = 96 \,^{\circ}\text{MHz}$ ,  $f_{BUS} = 48 \,^{\circ}\text{MHz}$
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method

#### 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

#### 5.2.8 Capacitance attributes

Table 9. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | _    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

## 5.3 Switching specifications

#### 5.3.1 Device clock specifications

Table 10. Device clock specifications

| Symbol             | Description                                            | Min.        | Max. | Unit | Notes |
|--------------------|--------------------------------------------------------|-------------|------|------|-------|
|                    | Normal run mode                                        | <del></del> |      |      |       |
| f <sub>SYS</sub>   | System and core clock                                  | _           | 120  | MHz  |       |
|                    | System and core clock when Full Speed USB in operation | 20          | _    | MHz  |       |
| f <sub>BUS</sub>   | Bus clock                                              | _           | 60   | MHz  |       |
| FB_CLK             | FlexBus clock                                          | _           | 50   | MHz  |       |
| f <sub>FLASH</sub> | Flash clock                                            | _           | 25   | MHz  |       |
| f <sub>LPTMR</sub> | LPTMR clock                                            | _           | 25   | MHz  |       |
|                    | VLPR mode <sup>1</sup>                                 |             |      |      |       |
| f <sub>SYS</sub>   | System and core clock                                  | _           | 4    | MHz  |       |
| f <sub>BUS</sub>   | Bus clock                                              | _           | 4    | MHz  |       |
| FB_CLK             | FlexBus clock                                          | _           | 4    | MHz  |       |
| f <sub>FLASH</sub> | Flash clock                                            | _           | 0.8  | MHz  |       |

Table 10. Device clock specifications (continued)

| Symbol                     | Description                      | Min. | Max. | Unit | Notes |
|----------------------------|----------------------------------|------|------|------|-------|
| f <sub>ERCLK</sub>         | External reference clock         | _    | 16   | MHz  |       |
| f <sub>LPTMR_pin</sub>     | LPTMR clock                      | _    | 25   | MHz  |       |
| f <sub>LPTMR_ERCLK</sub>   | LPTMR external reference clock   | _    | 16   | MHz  |       |
| f <sub>FlexCAN_ERCLK</sub> | FlexCAN external reference clock | _    | 8    | MHz  |       |
| f <sub>I2S_MCLK</sub>      | I2S master clock                 | _    | 12.5 | MHz  |       |
| f <sub>I2S_BCLK</sub>      | I2S bit clock                    | _    | 4    | MHz  |       |

<sup>1.</sup> The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module.

## 5.3.2 General switching specifications

These general purpose specifications apply to all signals configured for GPIO, UART, CAN, CMT, timers, and I<sup>2</sup>C signals.

Table 11. General switching specifications

| Symbol | Description                                                                                                 | Min. | Max. | Unit             | Notes |
|--------|-------------------------------------------------------------------------------------------------------------|------|------|------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                          | 1.5  | _    | Bus clock cycles | 1, 2  |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path  | 100  | _    | ns               | 3     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50   | _    | ns               | 3     |
|        | External reset pulse width (digital glitch filter disabled)                                                 | 100  | _    | ns               | 3     |
|        | Mode select (EZP_CS) hold time after reset deassertion                                                      | 2    | _    | Bus clock cycles |       |
|        | Port rise and fall time (high drive strength) - 3 V                                                         |      |      |                  | 4     |
|        | Slew disabled                                                                                               |      |      |                  |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | _    | 8    | ns               |       |
|        | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V                                                                              | _    | 6    | ns               |       |
|        | Slew enabled                                                                                                |      |      |                  |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | _    | 18   | ns               |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | _    | 12   | ns               |       |

Table 11. General switching specifications (continued)

| Symbol | Description                                         | Min. | Max. | Unit | Notes |
|--------|-----------------------------------------------------|------|------|------|-------|
|        | Port rise and fall time (high drive strength) - 5 V |      |      |      | 4     |
|        | Slew disabled                                       |      |      |      |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                     | _    | 6    | ns   |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                         | _    | 4    | ns   |       |
|        | Slew enabled                                        |      |      |      |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                     | _    | 24   | ns   |       |
|        | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V                      | _    | 14   | ns   |       |
|        | Port rise and fall time (low drive strength) - 3 V  |      |      |      | 5     |
|        | Slew disabled                                       |      |      |      |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                     | _    | 12   | ns   |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                         | _    | 6    | ns   |       |
|        | Slew enabled                                        |      |      |      |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                     | _    | 24   | ns   |       |
|        | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V                      | _    | 16   | ns   |       |
|        | Port rise and fall time (low drive strength) - 5 V  |      |      |      | 5     |
|        | Slew disabled                                       |      |      |      |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                     | _    | 17   | ns   |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                         | _    | 10   | ns   |       |
|        | Slew enabled                                        |      |      |      |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                     | _    | 36   | ns   |       |
|        | • 2.7 ≤ V <sub>DD</sub> ≤ 3.6V                      | _    | 20   | ns   |       |
|        |                                                     | - 1  | 1    |      | 1     |

This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.

# 5.4 Thermal specifications

<sup>2.</sup> The greater synchronous and asynchronous timing must be met.

<sup>3.</sup> This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS, and VLLSx modes.

<sup>4. 25</sup> pF load

<sup>5. 15</sup> pF load

# 5.4.1 Thermal operating requirements

Table 12. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| TJ             | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |

#### 5.4.2 Thermal attributes

| Board type           | Symbol            | Description                                                      | 144 LQFP | 121 XFBGA | 100 LQFP | Unit | Notes |
|----------------------|-------------------|------------------------------------------------------------------|----------|-----------|----------|------|-------|
| Single-layer (1s)    | $R_{	heta JA}$    | Thermal resistance, junction to ambient (natural convection)     | 51       | 33.3      | 51       | °C/W | 1     |
| Four-layer<br>(2s2p) | $R_{\theta JA}$   | Thermal resistance, junction to ambient (natural convection)     | 43       | 21.1      | 39       | °C/W | 1     |
| Single-layer (1s)    | R <sub>еЈМА</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed) | 42       | 26.2      | 41       | °C/W | 1     |
| Four-layer<br>(2s2p) | R <sub>өлма</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed) | 36       | 17.8      | 32       | °C/W | 1     |
| _                    | $R_{	heta JB}$    | Thermal resistance, junction to board                            | 30       | 16.3      | 24       | °C/W | 2     |
| _                    | $R_{	heta JC}$    | Thermal resistance, junction to case                             | 11       | 12        | 11       | °C/W | 3     |

#### Peripheral operating requirements and behaviors

| Board type | Symbol         | Description                                                                                      | 144 LQFP | 121 XFBGA | 100 LQFP | Unit | Notes |
|------------|----------------|--------------------------------------------------------------------------------------------------|----------|-----------|----------|------|-------|
| _          | $\Psi_{ m JT}$ | Thermal characterizati on parameter, junction to package top outside center (natural convection) | 2        | 0.2       | 2        | °C/W | 4     |

- 1. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air), or EIA/JEDEC Standard JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions—Forced Convection (Moving Air).
- 2. Determined according to JEDEC Standard JESD51-8, *Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board*.
- 3. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 4. Determined according to JEDEC Standard JESD51-2, *Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air)*.

## 6 Peripheral operating requirements and behaviors

#### 6.1 Core modules

#### 6.1.1 Debug trace timing specifications

Table 13. Debug trace operating behaviors

| Symbol           | Description              | Min.      | Max.      | Unit |
|------------------|--------------------------|-----------|-----------|------|
| T <sub>cyc</sub> | Clock period             | Frequency | dependent | MHz  |
| T <sub>wl</sub>  | Low pulse width          | 2         | _         | ns   |
| T <sub>wh</sub>  | High pulse width         | 2         | _         | ns   |
| T <sub>r</sub>   | Clock and data rise time | _         | 3         | ns   |
| T <sub>f</sub>   | Clock and data fall time | _         | 3         | ns   |
| T <sub>s</sub>   | Data setup               | 1.5       | _         | ns   |
| T <sub>h</sub>   | Data hold                | 1         | _         | ns   |



Figure 4. TRACE\_CLKOUT specifications



Figure 5. Trace data specifications

#### 6.1.2 JTAG electricals

Table 14. JTAG limited voltage range electricals

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
|        | Operating voltage                                  | 2.7  | 3.6  | V    |
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 25   |      |
|        | Serial Wire Debug                                  | 0    | 50   |      |
| J2     | TCLK cycle period                                  | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | _    | ns   |
|        | JTAG and CJTAG                                     | 20   | _    | ns   |
|        | Serial Wire Debug                                  | 10   | _    | ns   |
| J4     | TCLK rise and fall times                           | _    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | _    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 2.6  | _    | ns   |
| J7     | TCLK low to boundary scan output data valid        | _    | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            | _    | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    | _    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1    | _    | ns   |
| J11    | TCLK low to TDO data valid                         |      | 17   | ns   |
| J12    | TCLK low to TDO high-Z                             |      | 17   | ns   |

Table 14. JTAG limited voltage range electricals (continued)

| Symbol | Description                             | Min. | Max. | Unit |
|--------|-----------------------------------------|------|------|------|
| J13    | TRST assert time                        | 100  | _    | ns   |
| J14    | TRST setup time (negation) to TCLK high | 8    | _    | ns   |

Table 15. JTAG full voltage range electricals

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
|        | Operating voltage                                  | 1.71 | 3.6  | V    |
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 20   |      |
|        | Serial Wire Debug                                  | 0    | 40   |      |
| J2     | TCLK cycle period                                  | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | _    | ns   |
|        | JTAG and CJTAG                                     | 25   | _    | ns   |
|        | Serial Wire Debug                                  | 12.5 | _    | ns   |
| J4     | TCLK rise and fall times                           | _    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | _    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0    | _    | ns   |
| J7     | TCLK low to boundary scan output data valid        | _    | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            | _    | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    | _    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 2.9  | _    | ns   |
| J11    | TCLK low to TDO data valid                         | _    | 22.1 | ns   |
| J12    | TCLK low to TDO high-Z                             | _    | 22.1 | ns   |
| J13    | TRST assert time                                   | 100  | _    | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    |      | ns   |



Figure 6. Test clock input timing



Figure 7. Boundary scan (JTAG) timing



**Figure 8. Test Access Port timing** 



Figure 9. TRST timing

## 6.2 System modules

There are no specifications necessary for the device's system modules.

#### 6.3 Clock modules

## 6.3.1 MCG specifications

Table 16. MCG specifications

| Symbol                  | Description                                                                                                    | Min.                           | Тур.   | Max.    | Unit              | Notes |
|-------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------|--------|---------|-------------------|-------|
| f <sub>ints_ft</sub>    | Internal reference frequency (slow clock) — factory trimmed at nominal VDD and 25 °C                           | _                              | 32.768 | _       | kHz               |       |
| f <sub>ints_t</sub>     | Internal reference frequency (slow clock) — user trimmed                                                       | 31.25                          | _      | 39.0625 | kHz               |       |
| I <sub>ints</sub>       | Internal reference (slow clock) current                                                                        | _                              | 20     | _       | μA                |       |
| $\Delta_{fdco\_res\_t}$ | Resolution of trimmed average DCO output frequency at fixed voltage and temperature — using SCTRIM and SCFTRIM | _                              | ± 0.3  | ± 0.6   | %f <sub>dco</sub> | 1     |
| Δf <sub>dco_res_t</sub> | Resolution of trimmed average DCO output frequency at fixed voltage and temperature — using SCTRIM only        | _                              | ± 0.2  | ± 0.5   | %f <sub>dco</sub> | 1     |
| Δf <sub>dco_t</sub>     | Total deviation of trimmed average DCO output frequency over voltage and temperature                           | _                              | ± 0.5  | ± 2     | %f <sub>dco</sub> | 1, 2  |
| Δf <sub>dco_t</sub>     | Total deviation of trimmed average DCO output frequency over fixed voltage and temperature range of 0–70°C     | _                              | ± 0.3  | ± 1     | %f <sub>dco</sub> | 1     |
| f <sub>intf_ft</sub>    | Internal reference frequency (fast clock) — factory trimmed at nominal VDD and 25°C                            | _                              | 4      | _       | MHz               |       |
| f <sub>intf_t</sub>     | Internal reference frequency (fast clock) — user trimmed at nominal VDD and 25 °C                              | 3                              | _      | 5       | MHz               |       |
| I <sub>intf</sub>       | Internal reference (fast clock) current                                                                        | _                              | 25     | _       | μΑ                |       |
| f <sub>loc_low</sub>    | Loss of external clock minimum frequency — RANGE = 00                                                          | (3/5) x<br>f <sub>ints_t</sub> | _      | _       | kHz               |       |

Table 16. MCG specifications (continued)

| Symbol                   | Description                                                                  |                                                                                          | Min.                            | Тур.  | Max.    | Unit | Notes |
|--------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------|-------|---------|------|-------|
| f <sub>loc_high</sub>    | Loss of external cl<br>RANGE = 01, 10,                                       | ock minimum frequency —<br>or 11                                                         | (16/5) x<br>f <sub>ints_t</sub> | _     | _       | kHz  |       |
|                          |                                                                              | F                                                                                        | LL                              |       |         |      |       |
| f <sub>fII_ref</sub>     | FLL reference freq                                                           | luency range                                                                             | 31.25                           | _     | 39.0625 | kHz  |       |
| f <sub>dco</sub>         | DCO output frequency range                                                   | Low range (DRS=00) 640 × f <sub>fll ref</sub>                                            | 20                              | 20.97 | 25      | MHz  | 3, 4  |
|                          |                                                                              | Mid range (DRS=01)  1280 × f <sub>fll ref</sub>                                          | 40                              | 41.94 | 50      | MHz  |       |
|                          |                                                                              | Mid-high range (DRS=10)                                                                  | 60                              | 62.91 | 75      | MHz  |       |
|                          |                                                                              | High range (DRS=11)  2560 × f <sub>fll_ref</sub>                                         | 80                              | 83.89 | 100     | MHz  |       |
| f <sub>dco_t_DMX32</sub> | DCO output frequency                                                         | Low range (DRS=00)  732 × f <sub>fll_ref</sub>                                           | _                               | 23.99 | _       | MHz  | 5, 6  |
|                          |                                                                              | Mid range (DRS=01)  1464 × f <sub>fll_ref</sub>                                          | _                               | 47.97 | _       | MHz  |       |
|                          |                                                                              | Mid-high range (DRS=10) 2197 × f <sub>fll_ref</sub>                                      | _                               | 71.99 | _       | MHz  |       |
|                          |                                                                              | High range (DRS=11)<br>2929 × f <sub>fll_ref</sub>                                       | _                               | 95.98 | _       | MHz  |       |
| J <sub>cyc_fll</sub>     | FLL period jitter                                                            |                                                                                          | _                               | 180   | _       | ps   |       |
|                          | <ul> <li>f<sub>DCO</sub> = 48 MI</li> <li>f<sub>DCO</sub> = 98 MI</li> </ul> | Hz<br>Hz                                                                                 | _                               | 150   | _       |      |       |
| t <sub>fll_acquire</sub> | FLL target frequen                                                           | ncy acquisition time                                                                     | _                               | _     | 1       | ms   | 7     |
| <u> </u>                 |                                                                              | P                                                                                        | LL                              |       |         |      | I.    |
| f <sub>vco</sub>         | VCO operating fre                                                            | quency                                                                                   | 48.0                            | _     | 120     | MHz  |       |
| I <sub>pll</sub>         | PLL operating curr • PLL @ 96 M 2 MHz, VDI\                                  | rent<br>IHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>V multiplier = 48) | _                               | 1060  | _       | μΑ   | 8     |
| I <sub>pll</sub>         |                                                                              | rent<br>IHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>V multiplier = 24) | _                               | 600   | _       | μΑ   | 8     |
| f <sub>pll_ref</sub>     | PLL reference free                                                           | quency range                                                                             | 2.0                             | _     | 4.0     | MHz  |       |
| J <sub>cyc_pll</sub>     | PLL period jitter (F                                                         | RMS)                                                                                     |                                 |       |         |      | 9     |
| . –                      | • f <sub>vco</sub> = 48 MH                                                   | Iz                                                                                       | _                               | 120   | _       | ps   |       |
|                          | • f <sub>vco</sub> = 120 M                                                   |                                                                                          | _                               | 80    | _       | ps   |       |
| J <sub>acc_pll</sub>     | PLL accumulated j                                                            | jitter over 1µs (RMS)                                                                    |                                 |       |         |      | 9     |
| <del>_</del> ,           | • f <sub>vco</sub> = 48 MH                                                   | Iz                                                                                       | _                               | 1350  | _       | ps   |       |
|                          | • f <sub>vco</sub> = 120 M                                                   |                                                                                          | _                               | 600   | _       | ps   |       |
| D <sub>lock</sub>        | Lock entry frequer                                                           | ncy tolerance                                                                            | ± 1.49                          | _     | ± 2.98  | %    |       |

Table 16. MCG specifications (continued)

| Symbol                | Description                   | Min.   | Тур. | Max.                                                          | Unit | Notes |
|-----------------------|-------------------------------|--------|------|---------------------------------------------------------------|------|-------|
| D <sub>unl</sub>      | Lock exit frequency tolerance | ± 4.47 | _    | ± 5.97                                                        | %    |       |
| t <sub>pll_lock</sub> | Lock detector detection time  | _      | _    | 150 × 10 <sup>-6</sup><br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S    | 10    |

- This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).
- 2. 2 V <= VDD <= 3.6 V.
- 3. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.
- The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco t</sub>) over voltage and temperature should be considered.
- 5. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.
- 6. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 7. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 8. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 9. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- 10. This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

#### 6.3.2 IRC48M specifications

Table 17. IRC48M specifications

| Symbol                | Description                                   | Min. | Тур. | Max.  | Unit              | Notes |
|-----------------------|-----------------------------------------------|------|------|-------|-------------------|-------|
| V <sub>DD</sub>       | Supply Voltage                                | 1.71 | _    | 3.6   | V                 |       |
| Т                     | Temperature Range                             | -40  | _    | 125   | °C                |       |
| I <sub>DD</sub>       | Supply Current                                | _    | 400  | 500   | μA                |       |
| f <sub>irc</sub>      | Output Frequency                              | _    | 48   |       | MHz               |       |
| f <sub>irc_ut</sub>   | Output Frequency Range (Untrimmed)            | _    | ± 10 | ± 25  | %f <sub>irc</sub> |       |
| f <sub>irc_t</sub>    | Output Frequency Range (Trimmed)              | _    | ±0.5 | ± 1.5 | %f <sub>irc</sub> | 1     |
| f <sub>irc_t_lv</sub> | Output Frequency Range (Trimmed) <sup>2</sup> | _    | ±0.5 | ± 2   | %f <sub>irc</sub> | 3     |
| Tj                    | Period Jitter (RMS)                           | _    | 35   | 150   | ps                |       |
| T <sub>su</sub>       | Start-Up Time                                 | _    | 2    | 3     | μs                |       |

- V<sub>DD</sub>≥1.89 V
- 2. For 1.8v± 5% supply voltage, disable IRC48M regulator (reg\_en=0). For supply voltage > 1.89v, IRC48M regulator must be enabled (reg\_en=1).
- 3. V<sub>DD</sub><1.89 V

#### 6.3.3 Oscillator electrical specifications

# 6.3.3.1 Oscillator DC electrical specifications Table 18. Oscillator DC electrical specifications

| Symbol             | Description                                                | Min. | Тур. | Max. | Unit | Notes |
|--------------------|------------------------------------------------------------|------|------|------|------|-------|
| $V_{DD}$           | Supply voltage                                             | 1.71 | _    | 3.6  | V    |       |
| I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0)                    |      |      |      |      | 1     |
|                    | • 32 kHz                                                   | _    | 500  | _    | nA   |       |
|                    | • 4 MHz                                                    | _    | 200  | _    | μΑ   |       |
|                    | • 8 MHz (RANGE=01)                                         | _    | 300  | _    | μΑ   |       |
|                    | • 16 MHz                                                   | _    | 950  | _    | μΑ   |       |
|                    | • 24 MHz                                                   | _    | 1.2  | _    | mA   |       |
|                    | • 32 MHz                                                   | _    | 1.5  | _    | mA   |       |
| I <sub>DDOSC</sub> | Supply current — high-gain mode (HGO=1)                    |      |      |      |      | 1     |
|                    | • 32 kHz                                                   | _    | 25   | _    | μΑ   |       |
|                    | • 4 MHz                                                    | _    | 400  | _    | μΑ   |       |
|                    | • 8 MHz (RANGE=01)                                         | _    | 500  | _    | μΑ   |       |
|                    | • 16 MHz                                                   | _    | 2.5  | _    | mA   |       |
|                    | • 24 MHz                                                   | _    | 3    | _    | mA   |       |
|                    | • 32 MHz                                                   | _    | 4    | _    | mA   |       |
| C <sub>x</sub>     | EXTAL load capacitance                                     | _    | _    | _    |      | 2, 3  |
| C <sub>y</sub>     | XTAL load capacitance                                      | _    | _    | _    |      | 2, 3  |
| R <sub>F</sub>     | Feedback resistor — low-frequency, low-power mode (HGO=0)  | _    | _    | _    | ΜΩ   | 2, 4  |
|                    | Feedback resistor — low-frequency, high-gain mode (HGO=1)  | _    | 10   | _    | ΜΩ   |       |
|                    | Feedback resistor — high-frequency, low-power mode (HGO=0) | _    | _    | _    | ΜΩ   |       |
|                    | Feedback resistor — high-frequency, high-gain mode (HGO=1) | _    | 1    | _    | ΜΩ   |       |
| R <sub>S</sub>     | Series resistor — low-frequency, low-power mode (HGO=0)    | _    | _    | _    | kΩ   |       |
|                    | Series resistor — low-frequency, high-gain mode (HGO=1)    | _    | 200  | _    | kΩ   |       |
|                    | Series resistor — high-frequency, low-power mode (HGO=0)   | _    | _    | _    | kΩ   |       |
|                    | Series resistor — high-frequency, high-gain mode (HGO=1)   |      |      |      |      |       |
|                    |                                                            | _    | 0    | _    | kΩ   |       |

Table 18. Oscillator DC electrical specifications (continued)

| Symbol                       | Description                                                                                      | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, low-power mode (HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — low-frequency, high-gain mode (HGO=1)  | _    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, low-power mode (HGO=0) | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator mode) — high-frequency, high-gain mode (HGO=1) | _    | $V_{DD}$        | _    | V    |       |

- 1.  $V_{DD}$ =3.3 V, Temperature =25 °C
- 2. See crystal or resonator manufacturer's recommendation
- 3.  $C_x$  and  $C_y$  can be provided by using either integrated capacitors or external components.
- 4. When low-power mode is selected, R<sub>F</sub> is integrated and must not be attached externally.
- The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other device.

# 6.3.3.2 Oscillator frequency specifications Table 19. Oscillator frequency specifications

| Symbol                | Description                                                                                     | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low-frequency mode (MCG_C2[RANGE]=00)               | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high-frequency mode (low range) (MCG_C2[RANGE]=01)  | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                     | _    | _    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                    | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                             | _    | 750  | _    | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency, high-gain mode (HGO=1)                             | _    | 250  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), low-power mode (HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency (MCG_C2[RANGE]=01), high-gain mode (HGO=1)          | _    | 1    | _    | ms   |       |

- 1. Other frequency limits may apply when external clock is being used as a reference for the FLL
- 2. When transitioning from FEI or FBI to FBE mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.
- 3. Proper PC board layout procedures must be followed to achieve specifications.

4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

#### NOTE

The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode.

#### 6.3.4 32 kHz oscillator electrical characteristics

# 6.3.4.1 32 kHz oscillator DC electrical specifications Table 20. 32kHz oscillator DC electrical specifications

| Symbol                       | Description                                   | Min. | Тур. | Max. | Unit |
|------------------------------|-----------------------------------------------|------|------|------|------|
| V <sub>BAT</sub>             | Supply voltage                                | 1.71 | _    | 3.6  | V    |
| R <sub>F</sub>               | Internal feedback resistor                    | _    | 100  | _    | ΜΩ   |
| C <sub>para</sub>            | Parasitical capacitance of EXTAL32 and XTAL32 | _    | 5    | 7    | pF   |
| V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation         | _    | 0.6  | _    | V    |

<sup>1.</sup> When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.

# 6.3.4.2 32 kHz oscillator frequency specifications Table 21. 32 kHz oscillator frequency specifications

| Symbol                  | Description                               | Min. | Тур.   | Max.      | Unit | Notes |
|-------------------------|-------------------------------------------|------|--------|-----------|------|-------|
| f <sub>osc_lo</sub>     | Oscillator crystal                        | _    | 32.768 | _         | kHz  |       |
| t <sub>start</sub>      | Crystal start-up time                     | _    | 1000   | _         | ms   | 1     |
| f <sub>ec_extal32</sub> | Externally provided input clock frequency | _    | 32.768 | _         | kHz  | 2     |
| V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700  | _      | $V_{BAT}$ | mV   | 2,3   |

- 1. Proper PC board layout procedures must be followed to achieve specifications.
- 2. This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected.
- 3. The parameter specified is a peak-to-peak value and V<sub>IH</sub> and V<sub>IL</sub> specifications do not apply. The voltage of the applied clock must be within the range of V<sub>SS</sub> to V<sub>BAT</sub>.

## 6.4 Memories and memory interfaces

#### 6.4.1 Flash (FTFE) electrical specifications

This section describes the electrical characteristics of the FTFE module.

K24 Sub-Family Data Sheet, Rev. 2, 01/2014.

#### 6.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

Table 22. NVM program/erase timing specifications

| Symbol                    | Description                                    | Min. | Тур. | Max. | Unit | Notes |
|---------------------------|------------------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm8</sub>       | Program Phrase high-voltage time               | _    | 7.5  | 18   | μs   |       |
| t <sub>hversscr</sub>     | Erase Flash Sector high-voltage time           | _    | 13   | 113  | ms   | 1     |
| t <sub>hversblk512k</sub> | Erase Flash Block high-voltage time for 512 KB | _    | 416  | 3616 | ms   | 1     |

<sup>1.</sup> Maximum time based on expectations at cycling end-of-life.

# 6.4.1.2 Flash timing specifications — commands Table 23. Flash command timing specifications

| Symbol                  | Description                                 | Min. | Тур. | Max. | Unit | Notes |
|-------------------------|---------------------------------------------|------|------|------|------|-------|
|                         | Read 1s Block execution time                |      |      |      |      |       |
| t <sub>rd1blk512k</sub> | 512 KB program flash                        | _    | _    | 1.8  | ms   |       |
| t <sub>rd1sec4k</sub>   | Read 1s Section execution time (4 KB flash) | _    | _    | 100  | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time                | _    | _    | 95   | μs   | 1     |
| t <sub>rdrsrc</sub>     | Read Resource execution time                | _    | _    | 40   | μs   | 1     |
| t <sub>pgm8</sub>       | Program Phrase execution time               | _    | 70   | 150  | μs   |       |
|                         | Erase Flash Block execution time            |      |      |      |      | 2     |
| t <sub>ersblk512k</sub> | 512 KB program flash                        | _    | 435  | 3700 | ms   |       |
| t <sub>ersscr</sub>     | Erase Flash Sector execution time           | _    | 15   | 115  | ms   | 2     |
|                         | Read 1s All Blocks execution time           |      |      |      |      |       |
| t <sub>rd1allx</sub>    | FlexNVM devices                             | _    | _    | 2.2  | ms   |       |
| t <sub>rd1alln</sub>    | Program flash only devices                  | _    | _    | 3.4  | ms   |       |
| t <sub>rdonce</sub>     | Read Once execution time                    | _    | _    | 30   | μs   | 1     |
| t <sub>pgmonce</sub>    | Program Once execution time                 | _    | 70   | _    | μs   |       |
| t <sub>ersall</sub>     | Erase All Blocks execution time             | _    | 490  | 4200 | ms   | 2     |
| t <sub>vfykey</sub>     | Verify Backdoor Access Key execution time   | _    | _    | 30   | μs   | 1     |
|                         | Swap Control execution time                 |      |      |      |      |       |
| t <sub>swapx01</sub>    | control code 0x01                           | _    | 200  | _    | μs   |       |
| t <sub>swapx02</sub>    | control code 0x02                           | _    | 70   | 150  | μs   |       |
| t <sub>swapx04</sub>    | control code 0x04                           | _    | 70   | 150  | μs   |       |
| t <sub>swapx08</sub>    | control code 0x08                           | _    | _    | 30   | μs   |       |

<sup>1.</sup> Assumes 25MHz or greater flash clock frequency.

<sup>2.</sup> Maximum times for erase parameters based on expectations at cycling end-of-life.

## 6.4.1.3 Flash high voltage current behaviors Table 24. Flash high voltage current behaviors

| Symbol              | Description                                                                       | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current<br>adder during high<br>voltage flash<br>programming<br>operation | _    | 3.5  | 7.5  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation                   | _    | 1.5  | 4.0  | mA   |

## 6.4.1.4 Reliability specifications

Table 25. NVM reliability specifications

| Symbol                  | Description                            | Min.          | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|-------------------------|----------------------------------------|---------------|-------------------|------|--------|-------|
|                         | Prograi                                | Program Flash |                   |      |        |       |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5             | 50                | _    | years  |       |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20            | 100               | _    | years  |       |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K          | 50 K              | _    | cycles | 2     |

<sup>1.</sup> Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619

### 6.4.2 EzPort switching specifications

Table 26. EzPort switching specifications

| Num  | Description                                              | Min.                    | Max.                | Unit |
|------|----------------------------------------------------------|-------------------------|---------------------|------|
|      | Operating voltage                                        | 1.71                    | 3.6                 | V    |
| EP1  | EZP_CK frequency of operation (all commands except READ) | _                       | f <sub>SYS</sub> /2 | MHz  |
| EP1a | EZP_CK frequency of operation (READ command)             | _                       | f <sub>SYS</sub> /8 | MHz  |
| EP2  | EZP_CS negation to next EZP_CS assertion                 | 2 x t <sub>EZP_CK</sub> | _                   | ns   |
| EP3  | EZP_CS input valid to EZP_CK high (setup)                | 5                       | _                   | ns   |
| EP4  | EZP_CK high to EZP_CS input invalid (hold)               | 5                       | _                   | ns   |
| EP5  | EZP_D input valid to EZP_CK high (setup)                 | 2                       | _                   | ns   |
| EP6  | EZP_CK high to EZP_D input invalid (hold)                | 5                       | _                   | ns   |
| EP7  | EZP_CK low to EZP_Q output valid                         | _                       | 18                  | ns   |
| EP8  | EZP_CK low to EZP_Q output invalid (hold)                | 0                       | _                   | ns   |
| EP9  | EZP_CS negation to EZP_Q tri-state                       | _                       | 12                  | ns   |

K24 Sub-Family Data Sheet, Rev. 2, 01/2014.

<sup>2.</sup> Cycling endurance represents number of program/erase cycles at -40°C  $\leq$  T<sub>i</sub>  $\leq$  125°C.



Figure 10. EzPort Timing Diagram

## 6.4.3 Flexbus switching specifications

All processor bus timings are synchronous; input setup/hold and output delay are given in respect to the rising edge of a reference clock, FB\_CLK. The FB\_CLK frequency may be the same as the internal system bus frequency or an integer divider of that frequency.

The following timing numbers indicate when data is latched or driven onto the external bus, relative to the Flexbus output clock (FB\_CLK). All other timing relationships can be derived from these values.

| Num | Description                             | Min. | Max.   | Unit | Notes |
|-----|-----------------------------------------|------|--------|------|-------|
|     | Operating voltage                       | 2.7  | 3.6    | V    |       |
|     | Frequency of operation                  | _    | FB_CLK | MHz  |       |
| FB1 | Clock period                            | 20   | _      | ns   |       |
| FB2 | Address, data, and control output valid | _    | 11.5   | ns   | 1     |
| FB3 | Address, data, and control output hold  | 0.5  | _      | ns   | 1     |
| FB4 | Data and FB_TA input setup              | 8.5  | _      | ns   | 2     |
| FB5 | Data and FB_TA input hold               | 0.5  | _      | ns   | 2     |

Table 27. Flexbus limited voltage range switching specifications

<sup>1.</sup> Specification is valid for all FB\_AD[31:0], FB\_BE/BWEn, FB\_CSn, FB\_OE, FB\_R/W,FB\_TBST, FB\_TSIZ[1:0], FB\_ALE, and FB\_TS.

2. Specification is valid for all FB\_AD[31:0] and FB\_TA.

Table 28. Flexbus full voltage range switching specifications

| Num | Description                             | Min.     | Max.   | Unit | Notes |
|-----|-----------------------------------------|----------|--------|------|-------|
|     | Operating voltage                       | 1.71     | 3.6    | V    |       |
|     | Frequency of operation                  | _        | FB_CLK | MHz  |       |
| FB1 | Clock period                            | 1/FB_CLK | _      | ns   |       |
| FB2 | Address, data, and control output valid | _        | 13.5   | ns   | 1     |
| FB3 | Address, data, and control output hold  | 0        | _      | ns   | 1     |
| FB4 | Data and FB_TA input setup              | 15.5     | _      | ns   | 2     |
| FB5 | Data and FB_TA input hold               | 0.5      | _      | ns   | 2     |

<sup>1.</sup> Specification is valid for all FB\_AD[31:0], FB\_BE/BWEn, FB\_CSn, FB\_OE, FB\_R/W,FB\_TBST, FB\_TSIZ[1:0], FB\_ALE, and FB\_TS.

<sup>2.</sup> Specification is valid for all FB\_AD[31:0] and FB\_TA.



Figure 11. FlexBus read timing diagram



Figure 12. FlexBus write timing diagram

## 6.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.

## 6.6 Analog

## 6.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 29 and Table 30 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

# 6.6.1.1 16-bit ADC operating conditions Table 29. 16-bit ADC operating conditions

| Symbol            | Description                    | Conditions                                                     | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|--------------------------------|----------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| $V_{DDA}$         | Supply voltage                 | Absolute                                                       | 1.71             | _                 | 3.6              | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                 | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> ) | -100             | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                 | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> ) | -100             | 0                 | +100             | mV   | 2     |
| $V_{REFH}$        | ADC reference voltage high     |                                                                | 1.13             | $V_{DDA}$         | V <sub>DDA</sub> | V    |       |
| $V_{REFL}$        | ADC reference voltage low      |                                                                | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    |       |
| $V_{ADIN}$        | Input voltage                  | 16-bit differential mode                                       | VREFL            | _                 | 31/32 *<br>VREFH | V    |       |
|                   |                                | All other modes                                                | VREFL            | _                 | VREFH            |      |       |
| C <sub>ADIN</sub> | Input capacitance              | 16-bit mode                                                    | _                | 8                 | 10               | pF   |       |
|                   |                                | 8-bit / 10-bit / 12-bit<br>modes                               | _                | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input series resistance        |                                                                | _                | 2                 | 5                | kΩ   |       |
| R <sub>AS</sub>   | Analog source                  | 13-bit / 12-bit modes                                          |                  |                   |                  |      | 3     |
|                   | resistance<br>(external)       | f <sub>ADCK</sub> < 4 MHz                                      | _                | _                 | 5                | kΩ   |       |
| f <sub>ADCK</sub> | ADC conversion clock frequency | ≤ 13-bit mode                                                  | 1.0              | _                 | 18.0             | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion clock frequency | 16-bit mode                                                    | 2.0              | _                 | 12.0             | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion                 | ≤ 13-bit modes                                                 |                  |                   |                  |      | 5     |
|                   | rate                           | No ADC hardware averaging                                      | 20.000           | _                 | 818.330          | Ksps |       |
|                   |                                | Continuous conversions enabled, subsequent conversion time     |                  |                   |                  |      |       |
| C <sub>rate</sub> | ADC conversion                 | 16-bit mode                                                    |                  |                   |                  |      | 5     |
|                   | rate                           | No ADC hardware averaging                                      | 37.037           | _                 | 461.467          | Ksps |       |
|                   |                                | Continuous conversions enabled, subsequent conversion time     |                  |                   |                  |      |       |

<sup>1.</sup> Typical values assume  $V_{DDA}$  = 3.0 V, Temp = 25 °C,  $f_{ADCK}$  = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.

- 2. DC potential difference.
- 3. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 Ω analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1 ns.</p>
- 4. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.
- 5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool.



Figure 13. ADC input impedance equivalency diagram

### 6.6.1.2 16-bit ADC electrical characteristics

Table 30. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ )

| Symbol               | Description                    | Conditions <sup>1</sup> .    | Min.         | Typ. <sup>2</sup> | Max.            | Unit             | Notes                   |
|----------------------|--------------------------------|------------------------------|--------------|-------------------|-----------------|------------------|-------------------------|
| I <sub>DDA_ADC</sub> | Supply current                 |                              | 0.215        | _                 | 1.7             | mA               | 3                       |
|                      | ADC .                          | • ADLPC = 1, ADHSC = 0       | 1.2          | 2.4               | 3.9             | MHz              | t <sub>ADACK</sub> = 1/ |
|                      | asynchronous<br>clock source   | • ADLPC = 1, ADHSC = 1       | 2.4          | 4.0               | 6.1             | MHz              | f <sub>ADACK</sub>      |
| † <sub>ADACK</sub>   |                                | • ADLPC = 0, ADHSC = 0       | 3.0          | 5.2               | 7.3             | MHz              |                         |
|                      |                                | • ADLPC = 0, ADHSC = 1       | 4.4          | 6.2               | 9.5             | MHz              |                         |
|                      | Sample Time                    | See Reference Manual chapter | for sample t | imes              |                 |                  |                         |
| TUE                  | Total unadjusted               | 12-bit modes                 | _            | ±4                | ±6.8            | LSB <sup>4</sup> | 5                       |
|                      | error                          | • <12-bit modes              | _            | ±1.4              | ±2.1            |                  |                         |
| DNL                  | Differential non-<br>linearity | 12-bit modes                 | _            | ±0.7              | -1.1 to<br>+1.9 | LSB <sup>4</sup> | 5                       |
|                      |                                | • <12-bit modes              | _            | ±0.2              | -0.3 to 0.5     |                  |                         |

Table continues on the next page...

K24 Sub-Family Data Sheet, Rev. 2, 01/2014.

Table 30. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| Symbol              | Description                | Conditions <sup>1</sup> .                       | Min. | Typ. <sup>2</sup>      | Max.            | Unit             | Notes                                                                     |
|---------------------|----------------------------|-------------------------------------------------|------|------------------------|-----------------|------------------|---------------------------------------------------------------------------|
| INL                 | Integral non-<br>linearity | 12-bit modes                                    | _    | ±1.0                   | -2.7 to<br>+1.9 | LSB <sup>4</sup> | 5                                                                         |
|                     |                            | • <12-bit modes                                 | _    | ±0.5                   | -0.7 to<br>+0.5 |                  |                                                                           |
| E <sub>FS</sub>     | Full-scale error           | 12-bit modes                                    | _    | -4                     | -5.4            | LSB <sup>4</sup> | V <sub>ADIN</sub> =                                                       |
|                     |                            | <ul><li>&lt;12-bit modes</li></ul>              | _    | -1.4                   | -1.8            |                  | V <sub>DDA</sub> <sup>5</sup>                                             |
| EQ                  | Quantization               | 16-bit modes                                    | _    | -1 to 0                | _               | LSB <sup>4</sup> |                                                                           |
|                     | error                      | • ≤13-bit modes                                 | _    | _                      | ±0.5            |                  |                                                                           |
| ENOB                | Effective number           | 16-bit differential mode                        |      |                        |                 |                  | 6                                                                         |
|                     | of bits                    | • Avg = 32                                      | 12.8 | 14.5                   | _               | bits             |                                                                           |
|                     |                            | • Avg = 4                                       | 11.9 | 13.8                   | _               | bits             |                                                                           |
|                     |                            | 16-bit single-ended mode                        |      |                        |                 |                  |                                                                           |
|                     |                            | • Avg = 32                                      | 12.2 | 13.9                   | _               | bits             |                                                                           |
|                     |                            | • Avg = 4                                       | 11.4 | 13.1                   | _               | bits             |                                                                           |
| SINAD               | Signal-to-noise            | See ENOB                                        |      | 6.02 × ENOB + 1.76     |                 |                  |                                                                           |
|                     | plus distortion            |                                                 | 0.02 | LALINODI               | 1.70            | dB               |                                                                           |
| THD                 | Total harmonic distortion  | 16-bit differential mode                        |      |                        |                 |                  | 7                                                                         |
|                     |                            | • Avg = 32                                      | _    | -94                    | _               | dB               |                                                                           |
|                     |                            | 16-bit single-ended mode                        |      | Q.E                    |                 | dD.              |                                                                           |
|                     |                            | • Avg = 32                                      | _    | -85                    | _               | dB               |                                                                           |
| SFDR                | Spurious free              | 16-bit differential mode                        |      |                        |                 |                  | 7                                                                         |
|                     | dynamic range              | • Avg = 32                                      | 82   | 95                     | _               | dB               |                                                                           |
|                     |                            | 16-bit single-ended mode                        | 78   | 90                     |                 | dB               |                                                                           |
|                     |                            | • Avg = 32                                      | 76   | 90                     | _               | ub               |                                                                           |
| E <sub>IL</sub>     | Input leakage error        |                                                 |      | $I_{ln} \times R_{AS}$ |                 | mV               | I <sub>In</sub> = leakage current                                         |
|                     |                            |                                                 |      |                        |                 |                  | (refer to<br>the MCU's<br>voltage<br>and current<br>operating<br>ratings) |
|                     | Temp sensor slope          | Across the full temperature range of the device | 1.55 | 1.62                   | 1.69            | mV/°C            | 8                                                                         |
| V <sub>TEMP25</sub> | Temp sensor voltage        | 25 °C                                           | 706  | 716                    | 726             | mV               | 8                                                                         |

<sup>1.</sup> All accuracy numbers assume the ADC is calibrated with  $V_{\text{REFH}} = V_{\text{DDA}}$ 

- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed.
- 4.  $1 LSB = (V_{REFH} V_{REFL})/2^N$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.
- 8. ADC conversion clock < 3 MHz

### Typical ADC 16-bit Differential ENOB vs ADC Clock 100Hz, 90% FS Sine Input



Figure 14. Typical ENOB vs. ADC\_CLK for 16-bit differential mode

### Typical ADC 16-bit Single-Ended ENOB vs ADC Clock 100Hz, 90% FS Sine Input



Figure 15. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

## 6.6.2 CMP and 6-bit DAC electrical specifications

Table 31. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                         | Min.                  | Тур. | Max.     | Unit |
|--------------------|-----------------------------------------------------|-----------------------|------|----------|------|
| $V_{DD}$           | Supply voltage                                      | 1.71                  | _    | 3.6      | V    |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | _                     | _    | 200      | μΑ   |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | _                     | _    | 20       | μΑ   |
| V <sub>AIN</sub>   | Analog input voltage                                | V <sub>SS</sub> - 0.3 | _    | $V_{DD}$ | V    |
| V <sub>AIO</sub>   | Analog input offset voltage                         | _                     | _    | 20       | mV   |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>           |                       |      |          |      |
|                    | • CR0[HYSTCTR] = 00                                 | _                     | 5    | _        | mV   |
|                    | • CR0[HYSTCTR] = 01                                 | _                     | 10   | _        | mV   |
|                    | • CR0[HYSTCTR] = 10                                 | _                     | 20   | _        | mV   |
|                    | • CR0[HYSTCTR] = 11                                 | _                     | 30   | _        | mV   |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> - 0.5 | _    | _        | V    |
| V <sub>CMPOI</sub> | Output low                                          | _                     | _    | 0.5      | V    |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200      | ns   |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600      | ns   |
|                    | Analog comparator initialization delay <sup>2</sup> | _                     | _    | 40       | μs   |

Table continues on the next page...

Table 31. Comparator and 6-bit DAC electrical specifications (continued)

| Symbol             | Description                          | Min. | Тур. | Max. | Unit             |
|--------------------|--------------------------------------|------|------|------|------------------|
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)    | _    | 7    | _    | μΑ               |
| INL                | 6-bit DAC integral non-linearity     | -0.5 | _    | 0.5  | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity | -0.3 | _    | 0.3  | LSB              |

- 1. Typical hysteresis is measured with input voltage range limited to 0.6 to V<sub>DD</sub>-0.6 V.
- 2. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level.
- 3.  $1 LSB = V_{reference}/64$



Figure 16. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0)





Figure 17. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 1)

### 6.6.3 12-bit DAC electrical characteristics

# 6.6.3.1 12-bit DAC operating requirements Table 32. 12-bit DAC operating requirements

| Symbol            | Desciption              | Min.                   | Max.                    | Unit | Notes |
|-------------------|-------------------------|------------------------|-------------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage          | 1.71                   | 3.6                     | V    |       |
| V <sub>DACR</sub> | Reference voltage       | 1.13                   | 3.6                     | V    | 1     |
| T <sub>A</sub>    | Temperature             | Operating t range of t | emperature<br>he device | °C   |       |
| C <sub>L</sub>    | Output load capacitance | _                      | — 100                   |      | 2     |
| IL                | Output load current     | _                      | 1                       | mA   |       |

- 1. The DAC reference can be selected to be V<sub>DDA</sub> or the voltage output of the VREF module (VREF\_OUT)
- 2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC

# 6.6.3.2 12-bit DAC operating behaviors Table 33. 12-bit DAC operating behaviors

| Symbol                | Description                                                                       | Min.                      | Тур.     | Max.              | Unit   | Notes |
|-----------------------|-----------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| I <sub>DDA_DACL</sub> | Supply current — low-power mode                                                   | _                         | _        | 150               | μΑ     |       |
| I <sub>DDA_DACH</sub> | Supply current — high-speed mode                                                  | _                         | _        | 700               | μΑ     |       |
| t <sub>DACLP</sub>    | Full-scale settling time (0x080 to 0xF7F) — low-power mode                        | _                         | 100      | 200               | μs     | 1     |
| t <sub>DACHP</sub>    | Full-scale settling time (0x080 to 0xF7F) — high-power mode                       | _                         | 15       | 30                | μs     | 1     |
| t <sub>CCDACLP</sub>  | Code-to-code settling time (0xBF8 to 0xC08)  — low-power mode and high-speed mode | _                         | 0.7      | 1                 | μs     | 1     |
| V <sub>dacoutl</sub>  | DAC output voltage range low — high-speed mode, no load, DAC set to 0x000         | _                         | _        | 100               | mV     |       |
| V <sub>dacouth</sub>  | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF    | V <sub>DACR</sub><br>-100 | _        | V <sub>DACR</sub> | mV     |       |
| INL                   | Integral non-linearity error — high speed mode                                    | _                         | _        | ±8                | LSB    | 2     |
| DNL                   | Differential non-linearity error — V <sub>DACR</sub> > 2<br>V                     | _                         | _        | ±1                | LSB    | 3     |
| DNL                   | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                   | _                         | _        | ±1                | LSB    | 4     |
| V <sub>OFFSET</sub>   | Offset error                                                                      | _                         | ±0.4     | ±0.8              | %FSR   | 5     |
| E <sub>G</sub>        | Gain error                                                                        | _                         | ±0.1     | ±0.6              | %FSR   | 5     |
| PSRR                  | Power supply rejection ratio, V <sub>DDA</sub> ≥ 2.4 V                            | 60                        | _        | 90                | dB     |       |
| T <sub>CO</sub>       | Temperature coefficient offset voltage                                            | _                         | 3.7      | _                 | μV/C   | 6     |
| T <sub>GE</sub>       | Temperature coefficient gain error                                                | _                         | 0.000421 | _                 | %FSR/C |       |
| A <sub>C</sub>        | Offset aging coefficient                                                          | _                         | _        | 100               | μV/yr  |       |
| Rop                   | Output resistance (load = 3 kΩ)                                                   | _                         | _        | 250               | Ω      |       |
| SR                    | Slew rate -80h→ F7Fh→ 80h                                                         |                           |          |                   | V/µs   |       |
|                       | High power (SP <sub>HP</sub> )                                                    | 1.2                       | 1.7      | _                 |        |       |
|                       | Low power (SP <sub>LP</sub> )                                                     | 0.05                      | 0.12     | -                 |        |       |
| CT                    | Channel to channel cross talk                                                     | _                         | _        | -80               | dB     |       |
| BW                    | 3dB bandwidth                                                                     |                           |          |                   | kHz    |       |
|                       | High power (SP <sub>HP</sub> )                                                    | 550                       | _        | _                 |        |       |
|                       | Low power (SP <sub>LP</sub> )                                                     | 40                        | _        | -                 |        |       |

- 1. Settling within ±1 LSB
- 2. The INL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 3. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV
- 4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V
- 5. Calculated by a best fit curve from  $V_{SS}$  + 100 mV to  $V_{DACR}$  100 mV
- 6. V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device



Figure 18. Typical INL error vs. digital code



Figure 19. Offset at half scale vs. temperature

### 6.6.4 Voltage reference electrical specifications

Table 34. VREF full-range operating requirements

| Symbol         | Description             | Min.                                      | Max. | Unit | Notes |
|----------------|-------------------------|-------------------------------------------|------|------|-------|
| $V_{DDA}$      | Supply voltage          | 1.71 3.6                                  |      | V    |       |
| T <sub>A</sub> | Temperature             | Operating temperature range of the device |      | °C   |       |
| C <sub>L</sub> | Output load capacitance | 10                                        | 00   | nF   | 1, 2  |

- C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.
- 2. The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device.

Table 35. VREF full-range operating behaviors

| Symbol              | Description                                                                                | Min.   | Тур.  | Max.   | Unit | Notes |
|---------------------|--------------------------------------------------------------------------------------------|--------|-------|--------|------|-------|
| V <sub>out</sub>    | Voltage reference output with factory trim at nominal V <sub>DDA</sub> and temperature=25C | 1.1915 | 1.195 | 1.1977 | V    | 1     |
| V <sub>out</sub>    | Voltage reference output — factory trim                                                    | 1.1584 | _     | 1.2376 | V    | 1     |
| V <sub>out</sub>    | Voltage reference output — user trim                                                       | 1.193  | _     | 1.197  | V    | 1     |
| V <sub>step</sub>   | Voltage reference trim step                                                                | _      | 0.5   | _      | mV   | 1     |
| V <sub>tdrift</sub> | Temperature drift (Vmax -Vmin across the full temperature range)                           | _      | _     | 80     | mV   | 1     |
| I <sub>bg</sub>     | Bandgap only current                                                                       | _      | _     | 80     | μA   | 1     |
| $\Delta V_{LOAD}$   | Load regulation • current = ± 1.0 mA                                                       | _      | 200   | _      | μV   | 1, 2  |
| T <sub>stup</sub>   | Buffer startup time                                                                        | _      | _     | 100    | μs   |       |
| $V_{vdrift}$        | Voltage drift (Vmax -Vmin across the full voltage range)                                   | _      | 2     | _      | mV   | 1     |

- 1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register.
- 2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load

Table 36. VREF limited-range operating requirements

| Symbol         | Description | Min. | Max. | Unit | Notes |
|----------------|-------------|------|------|------|-------|
| T <sub>A</sub> | Temperature | 0    | 50   | °C   |       |

Table 37. VREF limited-range operating behaviors

|   | Symbol    | Description                                | Min.  | Max.  | Unit | Notes |
|---|-----------|--------------------------------------------|-------|-------|------|-------|
| Ī | $V_{out}$ | Voltage reference output with factory trim | 1.173 | 1.225 | V    |       |

## 6.7 Timers

See General switching specifications.

## 6.8 Communication interfaces

## 6.8.1 USB electrical specifications

The USB electricals for the USB On-the-Go module conform to the standards documented by the Universal Serial Bus Implementers Forum. For the most up-to-date standards, visit **usb.org**.

### 6.8.2 USB DCD electrical specifications

Table 38. USB DCD electrical specifications

| Symbol               | Description                                        | Min.  | Тур. | Max. | Unit |
|----------------------|----------------------------------------------------|-------|------|------|------|
| V <sub>DP_SRC</sub>  | USB_DP source voltage (up to 250 μA)               | 0.5   | _    | 0.7  | V    |
| V <sub>LGC</sub>     | Threshold voltage for logic high                   | 0.8   | _    | 2.0  | V    |
| I <sub>DP_SRC</sub>  | USB_DP source current                              | 7     | 10   | 13   | μΑ   |
| I <sub>DM_SINK</sub> | USB_DM sink current                                | 50    | 100  | 150  | μΑ   |
| R <sub>DM_DWN</sub>  | D- pulldown resistance for data pin contact detect | 14.25 | _    | 24.8 | kΩ   |
| V <sub>DAT_REF</sub> | Data detect voltage                                | 0.25  | 0.33 | 0.4  | V    |

### 6.8.3 USB VREG electrical specifications

Table 39. USB VREG electrical specifications

| Symbol                | Description                                                                                                           | Min. | Typ. <sup>1</sup> | Max. | Unit     | Notes |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------|------|-------------------|------|----------|-------|
| VREGIN                | Input supply voltage                                                                                                  | 2.7  | _                 | 5.5  | V        |       |
| I <sub>DDon</sub>     | Quiescent current — Run mode, load current equal zero, input supply (VREGIN) > 3.6 V                                  | _    | 125               | 186  | μA       |       |
| I <sub>DDstby</sub>   | Quiescent current — Standby mode, load current equal zero                                                             | _    | 1.1               | 10   | μA       |       |
| I <sub>DDoff</sub>    | Quiescent current — Shutdown mode  • VREGIN = 5.0 V and temperature=25 °C  • Across operating voltage and temperature | 1 1  | 650<br>—          | 4    | nA<br>μA |       |
| I <sub>LOADrun</sub>  | Maximum load current — Run mode                                                                                       | _    | _                 | 120  | mA       |       |
| I <sub>LOADstby</sub> | Maximum load current — Standby mode                                                                                   | _    | _                 | 1    | mA       |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply (VREGIN) > 3.6 V                                                              |      |                   |      |          |       |
|                       | • Run mode                                                                                                            | 3    | 3.3               | 3.6  | V        |       |
|                       | Standby mode                                                                                                          | 2.1  | 2.8               | 3.6  | V        |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply (VREGIN) < 3.6 V, pass-through mode                                           | 2.1  | _                 | 3.6  | V        | 2     |
| C <sub>OUT</sub>      | External output capacitor                                                                                             | 1.76 | 2.2               | 8.16 | μF       |       |
| ESR                   | External output capacitor equivalent series resistance                                                                | 1    | _                 | 100  | mΩ       |       |

Table continues on the next page...

Table 39. USB VREG electrical specifications (continued)

| Symbol    | Description           | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes |
|-----------|-----------------------|------|-------------------|------|------|-------|
| $I_{LIM}$ | Short circuit current | _    | 290               | _    | mA   |       |

- 1. Typical values assume VREGIN = 5.0 V, Temp = 25 °C unless otherwise stated.
- 2. Operating in pass-through mode: regulator output voltage equal to the input voltage minus a drop proportional to I<sub>Load</sub>.

## 6.8.4 CAN switching specifications

See General switching specifications.

### 6.8.5 DSPI switching specifications (limited voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provide DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

Table 40. Master mode DSPI timing (limited voltage range)

| Num | Description                         | Min.                      | Max.              | Unit | Notes |
|-----|-------------------------------------|---------------------------|-------------------|------|-------|
|     | Operating voltage                   | 2.7                       | 3.6               | V    |       |
|     | Frequency of operation              | _                         | 30                | MHz  |       |
| DS1 | DSPI_SCK output cycle time          | 2 x t <sub>BUS</sub>      | _                 | ns   |       |
| DS2 | DSPI_SCK output high/low time       | (t <sub>SCK</sub> /2) - 2 | $(t_{SCK}/2) + 2$ | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay   | (t <sub>BUS</sub> x 2) –  | _                 | ns   | 1     |
| DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –  | _                 | ns   | 2     |
| DS5 | DSPI_SCK to DSPI_SOUT valid         | _                         | 8.5               | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid       | -2                        | _                 | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup    | 15                        | _                 | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold     | 0                         | _                 | ns   |       |

- 1. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].
- 2. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



Figure 20. DSPI classic SPI timing — master mode

Table 41. Slave mode DSPI timing (limited voltage range)

| Num  | Description                              | Min.                      | Max.                      | Unit |
|------|------------------------------------------|---------------------------|---------------------------|------|
|      | Operating voltage                        | 2.7                       | 3.6                       | V    |
|      | Frequency of operation                   |                           | 15                        | MHz  |
| DS9  | DSPI_SCK input cycle time                | 4 x t <sub>BUS</sub>      | _                         | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 2 | (t <sub>SCK</sub> /2) + 2 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | _                         | 10                        | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                         | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         | _                         | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | _                         | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | _                         | 14                        | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | _                         | 14                        | ns   |



Figure 21. DSPI classic SPI timing — slave mode

### 6.8.6 DSPI switching specifications (full voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Num | Description                         | Min.                          | Max.                     | Unit | Notes |
|-----|-------------------------------------|-------------------------------|--------------------------|------|-------|
|     | Operating voltage                   | 1.71                          | 3.6                      | V    | 1     |
|     | Frequency of operation              | _                             | 15                       | MHz  |       |
| DS1 | DSPI_SCK output cycle time          | 4 x t <sub>BUS</sub>          | _                        | ns   |       |
| DS2 | DSPI_SCK output high/low time       | (t <sub>SCK</sub> /2) - 4     | (t <sub>SCK/2)</sub> + 4 | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay   | (t <sub>BUS</sub> x 2) –      | _                        | ns   | 2     |
| DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –<br>4 | _                        | ns   | 3     |
| DS5 | DSPI_SCK to DSPI_SOUT valid         | _                             | 10                       | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid       | -4.5                          | _                        | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup    | 21                            | _                        | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold     | 0                             | _                        | ns   |       |

Table 42. Master mode DSPI timing (full voltage range)

- 1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced.
- 2. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].
- 3. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



Figure 22. DSPI classic SPI timing — master mode

Table 43. Slave mode DSPI timing (full voltage range)

| Num | Description            | Min. | Max. | Unit |
|-----|------------------------|------|------|------|
|     | Operating voltage      | 1.71 | 3.6  | V    |
|     | Frequency of operation | _    | 7.5  | MHz  |

Table continues on the next page...

Table 43. Slave mode DSPI timing (full voltage range) (continued)

| Num  | Description                              | Min.                      | Max.                     | Unit |
|------|------------------------------------------|---------------------------|--------------------------|------|
| DS9  | DSPI_SCK input cycle time                | 8 x t <sub>BUS</sub>      | _                        | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | _                         | 23.5                     | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                        | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 4                         | _                        | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | _                        | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | _                         | 21                       | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | _                         | 19                       | ns   |



Figure 23. DSPI classic SPI timing — slave mode

# 6.8.7 Inter-Integrated Circuit Interface (I<sup>2</sup>C) timing Table 44. I<sup>2</sup>C timing

| Characteristic                                                                               | Symbol                | Standa           | rd Mode           | Fast Mode                          |                  | Unit |
|----------------------------------------------------------------------------------------------|-----------------------|------------------|-------------------|------------------------------------|------------------|------|
|                                                                                              |                       | Minimum          | Maximum           | Minimum                            | Maximum          |      |
| SCL Clock Frequency                                                                          | f <sub>SCL</sub>      | 0                | 100               | 0                                  | 400              | kHz  |
| Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 4                | _                 | 0.6                                | _                | μs   |
| LOW period of the SCL clock                                                                  | t <sub>LOW</sub>      | 4.7              | _                 | 1.3                                | _                | μs   |
| HIGH period of the SCL clock                                                                 | t <sub>HIGH</sub>     | 4                | _                 | 0.6                                | _                | μs   |
| Set-up time for a repeated START condition                                                   | t <sub>SU</sub> ; STA | 4.7              | _                 | 0.6                                | _                | μs   |
| Data hold time for I <sub>2</sub> C bus devices                                              | t <sub>HD</sub> ; DAT | 01               | 3.45 <sup>2</sup> | 03                                 | 0.9 <sup>1</sup> | μs   |
| Data set-up time                                                                             | t <sub>SU</sub> ; DAT | 250 <sup>4</sup> | _                 | 100 <sup>2, 5</sup>                | _                | ns   |
| Rise time of SDA and SCL signals                                                             | t <sub>r</sub>        | _                | 1000              | 20 +0.1C <sub>b</sub> <sup>6</sup> | 300              | ns   |

Table continues on the next page...

### Table 44. I <sup>2</sup>C timing (continued)

| Characteristic                                                    | Symbol                | Standa  | Standard Mode Fast Mode |                                    | Mode    | Unit |
|-------------------------------------------------------------------|-----------------------|---------|-------------------------|------------------------------------|---------|------|
|                                                                   |                       | Minimum | Maximum                 | Minimum                            | Maximum |      |
| Fall time of SDA and SCL signals                                  | t <sub>f</sub>        | _       | 300                     | 20 +0.1C <sub>b</sub> <sup>5</sup> | 300     | ns   |
| Set-up time for STOP condition                                    | t <sub>SU</sub> ; STO | 4       | _                       | 0.6                                | _       | μs   |
| Bus free time between STOP and START condition                    | t <sub>BUF</sub>      | 4.7     | _                       | 1.3                                | _       | μs   |
| Pulse width of spikes that must be suppressed by the input filter | t <sub>SP</sub>       | N/A     | N/A                     | 0                                  | 50      | ns   |

- The master mode I<sup>2</sup>C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves
  acknowledge this address byte, then a negative hold time can result, depending on the edge rates of the SDA and SCL
  lines.
- 2. The maximum tHD; DAT must be met only if the device does not stretch the LOW period (tLOW) of the SCL signal.
- 3. Input signal Slew = 10 ns and Output Load = 50 pF
- 4. Set-up time in slave-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty.
- 5. A Fast mode  $I^2C$  bus device can be used in a Standard mode  $I^2C$  bus system, but the requirement  $t_{SU; DAT} \ge 250$  ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, then it must output the next data bit to the SDA line  $t_{rmax} + t_{SU; DAT} = 1000 + 250 = 1250$  ns (according to the Standard mode  $I^2C$  bus specification) before the SCL line is released.
- 6. C<sub>b</sub> = total capacitance of the one bus line in pF.

Table 45. I <sup>2</sup>C 1MHz timing

| Characteristic                                                                               | Symbol                | Minimum                            | Maximum | Unit |
|----------------------------------------------------------------------------------------------|-----------------------|------------------------------------|---------|------|
| SCL Clock Frequency                                                                          | f <sub>SCL</sub>      | 0                                  | 1       | MHz  |
| Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD</sub> ; STA | 0.26                               | _       | μs   |
| LOW period of the SCL clock                                                                  | t <sub>LOW</sub>      | 0.5                                | _       | μs   |
| HIGH period of the SCL clock                                                                 | t <sub>HIGH</sub>     | 0.26                               | _       | μs   |
| Set-up time for a repeated START condition                                                   | t <sub>SU</sub> ; STA | 0.26                               | _       | μs   |
| Data hold time for I <sub>2</sub> C bus devices                                              | t <sub>HD</sub> ; DAT | 0                                  | _       | μs   |
| Data set-up time                                                                             | t <sub>SU</sub> ; DAT | 50                                 | _       | ns   |
| Rise time of SDA and SCL signals                                                             | t <sub>r</sub>        | 20 +0.1C <sub>b</sub> <sup>1</sup> | 120     | ns   |
| Fall time of SDA and SCL signals                                                             | t <sub>f</sub>        | 20 +0.1C <sub>b</sub>              | 120     | ns   |
| Set-up time for STOP condition                                                               | t <sub>SU</sub> ; STO | 0.26                               | _       | μs   |
| Bus free time between STOP and START condition                                               | t <sub>BUF</sub>      | 0.5                                | _       | μs   |
| Pulse width of spikes that must be suppressed by the input filter                            | t <sub>SP</sub>       | 0                                  | 50      | ns   |

1.  $C_b$  = total capacitance of the one bus line in pF.



Figure 24. Timing definition for fast and standard mode devices on the I<sup>2</sup>C bus

## 6.8.8 UART switching specifications

SDHC input setup time

SDHC input hold time

See General switching specifications.

## 6.8.9 SDHC specifications

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface.

| Num | Symbol Description                                                  |                                                 | Min.          | Max.      | Unit |  |  |  |  |
|-----|---------------------------------------------------------------------|-------------------------------------------------|---------------|-----------|------|--|--|--|--|
|     |                                                                     | Operating voltage                               | 1.71          | 3.6       | V    |  |  |  |  |
|     |                                                                     | Card input clock                                |               |           |      |  |  |  |  |
| SD1 | fpp                                                                 | Clock frequency (low speed)                     | 0             | 400       | kHz  |  |  |  |  |
|     | fpp                                                                 | Clock frequency (SD\SDIO full speed\high speed) | 0             | 25\50     | MHz  |  |  |  |  |
|     | fpp                                                                 | Clock frequency (MMC full speed\high speed)     | 0             | 20\50     | MHz  |  |  |  |  |
|     | f <sub>OD</sub>                                                     | Clock frequency (identification mode)           | 0             | 400       | kHz  |  |  |  |  |
| SD2 | t <sub>WL</sub>                                                     | Clock low time                                  | 7             | _         | ns   |  |  |  |  |
| SD3 | t <sub>WH</sub>                                                     | Clock high time                                 | 7             | _         | ns   |  |  |  |  |
| SD4 | t <sub>TLH</sub>                                                    | Clock rise time                                 | _             | 3         | ns   |  |  |  |  |
| SD5 | t <sub>THL</sub>                                                    | Clock fall time                                 | _             | 3         | ns   |  |  |  |  |
|     |                                                                     | SDHC output / card inputs SDHC_CMD, SDHC_DAT    | (reference to | SDHC_CLK) |      |  |  |  |  |
| SD6 | t <sub>OD</sub>                                                     | SDHC output delay (output valid)                | -5            | 8.3       | ns   |  |  |  |  |
|     | SDHC input / card inputs SDHC_CMD, SDHC_DAT (reference to SDHC_CLK) |                                                 |               |           |      |  |  |  |  |

5.5

0

Table 46. SDHC switching specifications

 $t_{ISU}$ 

t<sub>IH</sub>

SD7

SD8

ns



Figure 25. SDHC timing

## 6.8.10 I<sup>2</sup>S switching specifications

This section provides the AC timings for the I<sup>2</sup>S in master (clocks driven) and slave modes (clocks input). All timings are given for non-inverted serial clock polarity (TCR[TSCKP] = 0, RCR[RSCKP] = 0) and a non-inverted frame sync (TCR[TFSI] = 0, RCR[RFSI] = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal (I2S\_BCLK) and/or the frame sync (I2S\_FS) shown in the figures below.

Table 47. I<sup>2</sup>S master mode timing

| Num | Description                                | Min. | Max. | Unit        |
|-----|--------------------------------------------|------|------|-------------|
|     | Operating voltage                          | 2.7  | 3.6  | V           |
| S1  | I2S_MCLK cycle time                        | 40   | _    | ns          |
| S2  | I2S_MCLK pulse width high/low              | 45%  | 55%  | MCLK period |
| S3  | I2S_BCLK cycle time                        | 80   | _    | ns          |
| S4  | I2S_BCLK pulse width high/low              | 45%  | 55%  | BCLK period |
| S5  | I2S_BCLK to I2S_FS output valid            | _    | 15   | ns          |
| S6  | I2S_BCLK to I2S_FS output invalid          | 0    | _    | ns          |
| S7  | I2S_BCLK to I2S_TXD valid                  | _    | 15   | ns          |
| S8  | I2S_BCLK to I2S_TXD invalid                | 0    | _    | ns          |
| S9  | I2S_RXD/I2S_FS input setup before I2S_BCLK | 17   | _    | ns          |
| S10 | I2S_RXD/I2S_FS input hold after I2S_BCLK   | 0    | _    | ns          |



Figure 26. I<sup>2</sup>S timing — master mode

Table 48. I<sup>2</sup>S slave mode timing

| Num | Description                                                    | Min. | Max. | Unit        |
|-----|----------------------------------------------------------------|------|------|-------------|
|     | Operating voltage                                              | 2.7  | 3.6  | V           |
| S11 | I2S_BCLK cycle time (input)                                    | 80   | _    | ns          |
| S12 | I2S_BCLK pulse width high/low (input)                          | 45%  | 55%  | MCLK period |
| S13 | I2S_FS input setup before I2S_BCLK                             | 5    | _    | ns          |
| S14 | I2S_FS input hold after I2S_BCLK                               | 2    | _    | ns          |
| S15 | I2S_BCLK to I2S_TXD/I2S_FS output valid                        | _    | 19.5 | ns          |
| S16 | I2S_BCLK to I2S_TXD/I2S_FS output invalid                      | 0    | _    | ns          |
| S17 | I2S_RXD setup before I2S_BCLK                                  | 5    | _    | ns          |
| S18 | I2S_RXD hold after I2S_BCLK                                    | 2    | _    | ns          |
| S19 | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup> |      | 21   | ns          |

<sup>1.</sup> Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 27. I<sup>2</sup>S timing — slave modes

# 6.8.10.1 Normal Run, Wait and Stop mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in Normal Run, Wait and Stop modes.

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 40   | _    | ns          |
| S2   | I2S_MCLK (as an input) pulse width high/low                       | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 80   | _    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | _    | 15   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | -1   | _    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | _    | 15   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    | 0    | _    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before I2S_RX_BCLK                  | 22.5 | _    | ns          |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | _    | ns          |

Table 49. I2S/SAI master mode timing



Figure 28. I2S/SAI timing — master modes

Table 50. I2S/SAI slave mode timing

| Num. | Characteristic                                                 | Min. | Max. | Unit        |
|------|----------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                              | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                     | 80   | _    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)           | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before I2S_TX_BCLK/I2S_RX_BCLK | 7    | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                  | _    | 25.5 | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                | 3    | _    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                               | 5.8  | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                 | 2    | _    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup> | _    | 25   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 29. I2S/SAI timing — slave modes

# 6.8.10.2 VLPR, VLPW, and VLPS mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in VLPR, VLPW, and VLPS modes.

Table 51. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 62.5 | _    | ns          |
| S2   | I2S_MCLK pulse width high/low                                     | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 250  | _    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | _    | 45   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | _    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | _    | 45   | ns          |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    |      | _    | ns          |
| S9   | I2S_RXD/I2S_RX_FS input setup before I2S_RX_BCLK                  | 45   | _    | ns          |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | _    | ns          |



Figure 30. I2S/SAI timing — master modes

Table 52. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                 | Min. | Max. | Unit        |
|------|----------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                              | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                     | 250  | _    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)           | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before I2S_TX_BCLK/I2S_RX_BCLK | 30   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after I2S_TX_BCLK/I2S_RX_BCLK   | 11   | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                  | _    |      | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                | 0    | _    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                               | 30   | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                 | 11   | _    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup> | _    | 72   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear

#### **Dimensions**



Figure 31. I2S/SAI timing — slave modes

### 7 Dimensions

## 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 100-pin LQFP                             | 98ASS23308W                   |
| 121-pin XFBGA                            | 98ASA00595D                   |
| 144-pin LQFP                             | 98ASS23177W                   |

### 8 Pinout

## 8.1 K24 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

| 144<br>LQFP | 121<br>XFBG | 100<br>LQFP | Pin Name         | Default                | ALT0                   | ALT1             | ALT2            | ALT3            | ALT4             | ALT5             | ALT6            | ALT7            | EzPort |
|-------------|-------------|-------------|------------------|------------------------|------------------------|------------------|-----------------|-----------------|------------------|------------------|-----------------|-----------------|--------|
| -           | L7          | -           | RTC_<br>WAKEUP_B | RTC_<br>WAKEUP_B       | RTC_<br>WAKEUP_B       |                  |                 |                 |                  |                  |                 |                 |        |
| _           | B11         | 1           | PTB12            | DISABLED               |                        | PTB12            | UART3_RTS_<br>b | FTM1_CH0        | FTM0_CH4         |                  | FTM1_QD_<br>PHA |                 |        |
| -           | C11         | -           | PTB13            | DISABLED               |                        | PTB13            | UART3_CTS_<br>b | FTM1_CH1        | FTM0_CH5         |                  | FTM1_QD_<br>PHB |                 |        |
| _           | A11         | -           | NC               | NC                     | NC                     |                  |                 |                 |                  |                  |                 |                 |        |
| _           | K3          | 1           | NC               | NC                     | NC                     |                  |                 |                 |                  |                  |                 |                 |        |
| _           | H4          | -           | NC               | NC                     | NC                     |                  |                 |                 |                  |                  |                 |                 |        |
| 1           | E4          | 1           | PTE0             | ADC1_SE4a              | ADC1_SE4a              | PTE0             | SPI1_PCS1       | UART1_TX        | SDHC0_D1         | TRACE_<br>CLKOUT | I2C1_SDA        | RTC_<br>CLKOUT  |        |
| 2           | E3          | 2           | PTE1/<br>LLWU_P0 | ADC1_SE5a              | ADC1_SE5a              | PTE1/<br>LLWU_P0 | SPI1_SOUT       | UART1_RX        | SDHC0_D0         | TRACE_D3         | I2C1_SCL        | SPI1_SIN        |        |
| 3           | E2          | 3           | PTE2/<br>LLWU_P1 | ADC0_DP2/<br>ADC1_SE6a | ADC0_DP2/<br>ADC1_SE6a | PTE2/<br>LLWU_P1 | SPI1_SCK        | UART1_CTS_<br>b | SDHC0_<br>DCLK   | TRACE_D2         |                 |                 |        |
| 4           | F4          | 4           | PTE3             | ADC0_DM2/<br>ADC1_SE7a | ADC0_DM2/<br>ADC1_SE7a | PTE3             | SPI1_SIN        | UART1_RTS_<br>b | SDHC0_CMD        | TRACE_D1         |                 | SPI1_SOUT       |        |
| 5           | E7          | 1           | VDD              | VDD                    | VDD                    |                  |                 |                 |                  |                  |                 |                 |        |
| 6           | F7          | -           | VSS              | VSS                    | VSS                    |                  |                 |                 |                  |                  |                 |                 |        |
| 7           | H7          | 5           | PTE4/<br>LLWU_P2 | DISABLED               |                        | PTE4/<br>LLWU_P2 | SPI1_PCS0       | UART3_TX        | SDHC0_D3         | TRACE_D0         |                 |                 |        |
| 8           | G4          | 6           | PTE5             | DISABLED               |                        | PTE5             | SPI1_PCS2       | UART3_RX        | SDHC0_D2         |                  | FTM3_CH0        |                 |        |
| 9           | F3          | 7           | PTE6             | DISABLED               |                        | PTE6             | SPI1_PCS3       | UART3_CTS_<br>b | I2S0_MCLK        |                  | FTM3_CH1        | USB_SOF_<br>OUT |        |
| 10          | _           | 1           | PTE7             | DISABLED               |                        | PTE7             |                 | UART3_RTS_<br>b | 12S0_RXD0        |                  | FTM3_CH2        |                 |        |
| 11          | _           | 1           | PTE8             | DISABLED               |                        | PTE8             | 12S0_RXD1       | UART5_TX        | I2S0_RX_FS       |                  | FTM3_CH3        |                 |        |
| 12          | _           | 1           | PTE9             | DISABLED               |                        | PTE9             | 12S0_TXD1       | UART5_RX        | I2S0_RX_<br>BCLK |                  | FTM3_CH4        |                 |        |
| 13          | -           | -           | PTE10            | DISABLED               |                        | PTE10            |                 | UART5_CTS_<br>b | I2S0_TXD0        |                  | FTM3_CH5        |                 |        |
| 14          | -           | 1           | PTE11            | DISABLED               |                        | PTE11            |                 | UART5_RTS_<br>b | I2S0_TX_FS       |                  | FTM3_CH6        |                 |        |
| 15          | -           | -           | PTE12            | DISABLED               |                        | PTE12            |                 |                 | I2S0_TX_<br>BCLK |                  | FTM3_CH7        |                 |        |
| 16          | E6          | 8           | VDD              | VDD                    | VDD                    |                  |                 |                 |                  |                  |                 |                 |        |
| 17          | G7          | 9           | VSS              | VSS                    | VSS                    |                  |                 |                 |                  |                  |                 |                 |        |
| 18          | L6          | _           | VSS              | VSS                    | VSS                    |                  |                 |                 |                  |                  |                 |                 |        |
| 19          | F1          | 10          | USB0_DP          | USB0_DP                | USB0_DP                |                  |                 |                 |                  |                  |                 |                 |        |
| 20          | F2          | 11          | USB0_DM          | USB0_DM                | USB0_DM                |                  |                 |                 |                  |                  |                 |                 |        |
| 21          | G1          | 12          | VOUT33           | VOUT33                 | VOUT33                 |                  |                 |                 |                  |                  |                 |                 |        |
| 22          | G2          | 13          | VREGIN           | VREGIN                 | VREGIN                 |                  |                 |                 |                  |                  |                 |                 |        |
| 23          | H1          | 14          | ADC0_DP1         | ADC0_DP1               | ADC0_DP1               |                  |                 |                 |                  |                  |                 |                 |        |
| 24          | H2          | 15          | ADC0_DM1         | ADC0_DM1               | ADC0_DM1               |                  |                 |                 |                  |                  |                 |                 |        |

### **Pinout**

| 144<br>LQFP | 121<br>XFBG | 100<br>LQFP | Pin Name                                         | Default                                          | ALT0                                             | ALT1  | ALT2             | ALT3            | ALT4 | ALT5     | ALT6           | ALT7                  | EzPort  |
|-------------|-------------|-------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------|------------------|-----------------|------|----------|----------------|-----------------------|---------|
| ٥٢          | A           | 10          | ADC1 DD1                                         | ADC1 DD1                                         | ADO1 DD1                                         |       |                  |                 |      |          |                |                       |         |
| 25          | J1          | 16          | ADC1_DP1                                         | ADC1_DP1                                         | ADC1_DP1                                         |       |                  |                 |      |          |                |                       |         |
| 26          | J2          | 17          | ADC1_DM1                                         | ADC1_DM1                                         | ADC1_DM1                                         |       |                  |                 |      |          |                |                       |         |
| 27          | K1          | 18          | ADC0_DP0/<br>ADC1_DP3                            | ADC0_DP0/<br>ADC1_DP3                            | ADC0_DP0/<br>ADC1_DP3                            |       |                  |                 |      |          |                |                       |         |
| 28          | K2          | 19          | ADC0_DM0/<br>ADC1_DM3                            | ADC0_DM0/<br>ADC1_DM3                            | ADC0_DM0/<br>ADC1_DM3                            |       |                  |                 |      |          |                |                       |         |
| 29          | L1          | 20          | ADC1_DP0/<br>ADC0_DP3                            | ADC1_DP0/<br>ADC0_DP3                            | ADC1_DP0/<br>ADC0_DP3                            |       |                  |                 |      |          |                |                       |         |
| 30          | L2          | 21          | ADC1_DM0/<br>ADC0_DM3                            | ADC1_DM0/<br>ADC0_DM3                            | ADC1_DM0/<br>ADC0_DM3                            |       |                  |                 |      |          |                |                       |         |
| 31          | F5          | 22          | VDDA                                             | VDDA                                             | VDDA                                             |       |                  |                 |      |          |                |                       |         |
| 32          | G5          | 23          | VREFH                                            | VREFH                                            | VREFH                                            |       |                  |                 |      |          |                |                       |         |
| 33          | G6          | 24          | VREFL                                            | VREFL                                            | VREFL                                            |       |                  |                 |      |          |                |                       |         |
| 34          | F6          | 25          | VSSA                                             | VSSA                                             | VSSA                                             |       |                  |                 |      |          |                |                       |         |
| 35          | J3          | 1           | ADC1_SE16/<br>CMP2_IN2/<br>ADC0_SE22             | ADC1_SE16/<br>CMP2_IN2/<br>ADC0_SE22             | ADC1_SE16/<br>CMP2_IN2/<br>ADC0_SE22             |       |                  |                 |      |          |                |                       |         |
| 36          | НЗ          | -           | ADC0_SE16/<br>CMP1_IN2/<br>ADC0_SE21             | ADC0_SE16/<br>CMP1_IN2/<br>ADC0_SE21             | ADC0_SE16/<br>CMP1_IN2/<br>ADC0_SE21             |       |                  |                 |      |          |                |                       |         |
| 37          | L3          | 26          | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 |       |                  |                 |      |          |                |                       |         |
| 38          | K5          | 27          | DACO_OUT/<br>CMP1_IN3/<br>ADCO_SE23              | DACO_OUT/<br>CMP1_IN3/<br>ADCO_SE23              | DACO_OUT/<br>CMP1_IN3/<br>ADCO_SE23              |       |                  |                 |      |          |                |                       |         |
| 39          | K4          | ı           | DAC1_OUT/<br>CMP0_IN4/<br>CMP2_IN3/<br>ADC1_SE23 | DAC1_OUT/<br>CMP0_IN4/<br>CMP2_IN3/<br>ADC1_SE23 | DAC1_OUT/<br>CMP0_IN4/<br>CMP2_IN3/<br>ADC1_SE23 |       |                  |                 |      |          |                |                       |         |
| 40          | L4          | 28          | XTAL32                                           | XTAL32                                           | XTAL32                                           |       |                  |                 |      |          |                |                       |         |
| 41          | L5          | 29          | EXTAL32                                          | EXTAL32                                          | EXTAL32                                          |       |                  |                 |      |          |                |                       |         |
| 42          | K6          | 30          | VBAT                                             | VBAT                                             | VBAT                                             |       |                  |                 |      |          |                |                       |         |
| 43          | ı           | 1           | VDD                                              | VDD                                              | VDD                                              |       |                  |                 |      |          |                |                       |         |
| 44          | I           | ı           | VSS                                              | VSS                                              | VSS                                              |       |                  |                 |      |          |                |                       |         |
| 45          | H5          | 31          | PTE24                                            | ADC0_SE17                                        | ADC0_SE17                                        | PTE24 |                  | UART4_TX        |      | I2C0_SCL | EWM_OUT_b      |                       |         |
| 46          | J5          | 32          | PTE25                                            | ADC0_SE18                                        | ADC0_SE18                                        | PTE25 |                  | UART4_RX        |      | I2C0_SDA | EWM_IN         |                       |         |
| 47          | H6          | 33          | PTE26                                            | DISABLED                                         |                                                  | PTE26 |                  | UART4_CTS_<br>b |      |          | RTC_<br>CLKOUT | USB_CLKIN             |         |
| 48          | -           | -           | PTE27                                            | DISABLED                                         |                                                  | PTE27 |                  | UART4_RTS_<br>b |      |          |                |                       |         |
| 49          | -           | -           | PTE28                                            | DISABLED                                         |                                                  | PTE28 |                  |                 |      |          |                |                       |         |
| 50          | J6          | 34          | PTA0                                             | JTAG_TCLK/<br>SWD_CLK/<br>EZP_CLK                |                                                  | PTA0  | UARTO_CTS_<br>b/ | FTM0_CH5        |      |          |                | JTAG_TCLK/<br>SWD_CLK | EZP_CLK |

| 144<br>LQFP | 121<br>XFBG<br>A | 100<br>LQFP | Pin Name          | Default                               | ALT0      | ALT1              | ALT2            | ALT3                                | ALT4       | ALT5     | ALT6             | ALT7                   | EzPort   |
|-------------|------------------|-------------|-------------------|---------------------------------------|-----------|-------------------|-----------------|-------------------------------------|------------|----------|------------------|------------------------|----------|
|             |                  |             |                   |                                       |           |                   | UARTO_<br>COL_b |                                     |            |          |                  |                        |          |
| 51          | H8               | 35          | PTA1              | JTAG_TDI/<br>EZP_DI                   |           | PTA1              | UARTO_RX        | FTM0_CH6                            |            |          |                  | JTAG_TDI               | EZP_DI   |
| 52          | J7               | 36          | PTA2              | JTAG_TDO/<br>TRACE_<br>SWO/<br>EZP_DO |           | PTA2              | UARTO_TX        | FTM0_CH7                            |            |          |                  | JTAG_TDO/<br>TRACE_SWO | EZP_DO   |
| 53          | H9               | 37          | PTA3              | JTAG_TMS/<br>SWD_DIO                  |           | PTA3              | UARTO_RTS_<br>b | FTM0_CH0                            |            |          |                  | JTAG_TMS/<br>SWD_DIO   |          |
| 54          | J8               | 38          | PTA4/<br>LLWU_P3  | NMI_b/<br>EZP_CS_b                    |           | PTA4/<br>LLWU_P3  |                 | FTM0_CH1                            |            |          |                  | NMI_b                  | EZP_CS_b |
| 55          | K7               | 39          | PTA5              | DISABLED                              |           | PTA5              | USB_CLKIN       | FTM0_CH2                            |            | CMP2_OUT | I2S0_TX_<br>BCLK | JTAG_TRST_<br>b        |          |
| 56          | E5               | 40          | VDD               | VDD                                   | VDD       |                   |                 |                                     |            |          |                  |                        |          |
| 57          | G3               | 41          | VSS               | VSS                                   | VSS       |                   |                 |                                     |            |          |                  |                        |          |
| 58          | 1                | ı           | PTA6              | DISABLED                              |           | PTA6              |                 | FTM0_CH3                            |            | CLKOUT   |                  | TRACE_<br>CLKOUT       |          |
| 59          | _                | _           | PTA7              | ADC0_SE10                             | ADC0_SE10 | PTA7              |                 | FTM0_CH4                            |            |          |                  | TRACE_D3               |          |
| 60          | -                | -           | PTA8              | ADC0_SE11                             | ADC0_SE11 | PTA8              |                 | FTM1_CH0                            |            |          | FTM1_QD_<br>PHA  | TRACE_D2               |          |
| 61          | -                | -           | PTA9              | DISABLED                              |           | PTA9              |                 | FTM1_CH1                            |            |          | FTM1_QD_<br>PHB  | TRACE_D1               |          |
| 62          | J9               | _           | PTA10             | DISABLED                              |           | PTA10             |                 | FTM2_CH0                            |            |          | FTM2_QD_<br>PHA  | TRACE_D0               |          |
| 63          | J4               | _           | PTA11             | DISABLED                              |           | PTA11             |                 | FTM2_CH1                            |            | I2C2_SDA | FTM2_QD_<br>PHB  |                        |          |
| 64          | K8               | 42          | PTA12             | CMP2_IN0                              | CMP2_IN0  | PTA12             | CAN0_TX         | FTM1_CH0                            |            | I2C2_SCL | I2S0_TXD0        | FTM1_QD_<br>PHA        |          |
| 65          | L8               | 43          | PTA13/<br>LLWU_P4 | CMP2_IN1                              | CMP2_IN1  | PTA13/<br>LLWU_P4 | CANO_RX         | FTM1_CH1                            |            | I2C2_SDA | I2S0_TX_FS       | FTM1_QD_<br>PHB        |          |
| 66          | K9               | 44          | PTA14             | DISABLED                              |           | PTA14             | SPI0_PCS0       | UARTO_TX                            |            | I2C2_SCL | I2S0_RX_<br>BCLK | 12S0_TXD1              |          |
| 67          | L9               | 45          | PTA15             | DISABLED                              |           | PTA15             | SPI0_SCK        | UARTO_RX                            |            |          | 12S0_RXD0        |                        |          |
| 68          | J10              | 46          | PTA16             | DISABLED                              |           | PTA16             | SPI0_SOUT       | UARTO_CTS_<br>b/<br>UARTO_<br>COL_b |            |          | 12S0_RX_FS       | I2S0_RXD1              |          |
| 69          | H10              | 47          | PTA17             | ADC1_SE17                             | ADC1_SE17 | PTA17             | SPI0_SIN        | UARTO_RTS_                          |            |          | I2S0_MCLK        |                        |          |
| 70          | L10              | 48          | VDD               | VDD                                   | VDD       |                   |                 |                                     |            |          |                  |                        |          |
| 71          | K10              | 49          | VSS               | VSS                                   | VSS       |                   |                 |                                     |            |          |                  |                        |          |
| 72          | L11              | 50          | PTA18             | EXTAL0                                | EXTAL0    | PTA18             |                 | FTM0_FLT2                           | FTM_CLKIN0 |          |                  |                        |          |
| 73          | K11              | 51          | PTA19             | XTAL0                                 | XTAL0     | PTA19             |                 | FTM1_FLT0                           | FTM_CLKIN1 |          | LPTMR0_<br>ALT1  |                        |          |
| 74          | J11              | 52          | RESET_b           | RESET_b                               | RESET_b   |                   |                 |                                     |            |          |                  |                        |          |
| 75          | -                | -           | PTA24             | DISABLED                              |           | PTA24             |                 |                                     |            |          | FB_A29           |                        |          |

### **Pinout**

| 144<br>LQFP | 121<br>XFBG<br>A | 100<br>LQFP | Pin Name         | Default                | ALT0                   | ALT1             | ALT2      | ALT3                                | ALT4             | ALT5    | ALT6            | ALT7 | EzPort |
|-------------|------------------|-------------|------------------|------------------------|------------------------|------------------|-----------|-------------------------------------|------------------|---------|-----------------|------|--------|
| 76          |                  | _           | PTA25            | DISABLED               |                        | PTA25            |           |                                     |                  |         | FB_A28          |      |        |
| 77          | _                | _           | PTA26            | DISABLED               |                        | PTA26            |           |                                     |                  |         | FB_A27          |      |        |
| 78          | _                | _           | PTA27            | DISABLED               |                        | PTA27            |           |                                     |                  |         | FB_A26          |      |        |
| 79          | _                | _           | PTA28            | DISABLED               |                        | PTA28            |           |                                     |                  |         | FB_A25          |      |        |
| 80          | H11              | _           | PTA29            | DISABLED               |                        | PTA29            |           |                                     |                  |         | FB_A24          |      |        |
| 81          | G11              | 53          | PTB0/<br>LLWU_P5 | ADC0_SE8/<br>ADC1_SE8  | ADC0_SE8/<br>ADC1_SE8  | PTB0/<br>LLWU_P5 | I2C0_SCL  | FTM1_CH0                            |                  |         | FTM1_QD_<br>PHA |      |        |
| 82          | G10              | 54          | PTB1             | ADC0_SE9/<br>ADC1_SE9  | ADC0_SE9/<br>ADC1_SE9  | PTB1             | I2C0_SDA  | FTM1_CH1                            |                  |         | FTM1_QD_<br>PHB |      |        |
| 83          | G9               | 55          | PTB2             | ADC0_SE12              | ADC0_SE12              | PTB2             | I2C0_SCL  | UARTO_RTS_<br>b                     |                  |         | FTM0_FLT3       |      |        |
| 84          | G8               | 56          | PTB3             | ADC0_SE13              | ADC0_SE13              | PTB3             | I2CO_SDA  | UARTO_CTS_<br>b/<br>UARTO_<br>COL_b |                  |         | FTM0_FLT0       |      |        |
| 85          | _                | _           | PTB4             | ADC1_SE10              | ADC1_SE10              | PTB4             |           |                                     |                  |         | FTM1_FLT0       |      |        |
| 86          | _                | _           | PTB5             | ADC1_SE11              | ADC1_SE11              | PTB5             |           |                                     |                  |         | FTM2_FLT0       |      |        |
| 87          | F11              | _           | PTB6             | ADC1_SE12              | ADC1_SE12              | PTB6             |           |                                     |                  | FB_AD23 |                 |      |        |
| 88          | E11              | _           | PTB7             | ADC1_SE13              | ADC1_SE13              | PTB7             |           |                                     |                  | FB_AD22 |                 |      |        |
| 89          | D11              | -           | PTB8             | DISABLED               |                        | PTB8             |           | UART3_RTS_<br>b                     |                  | FB_AD21 |                 |      |        |
| 90          | E10              | 57          | PTB9             | DISABLED               |                        | PTB9             | SPI1_PCS1 | UART3_CTS_<br>b                     |                  | FB_AD20 |                 |      |        |
| 91          | D10              | 58          | PTB10            | ADC1_SE14              | ADC1_SE14              | PTB10            | SPI1_PCS0 | UART3_RX                            |                  | FB_AD19 | FTM0_FLT1       |      |        |
| 92          | C10              | 59          | PTB11            | ADC1_SE15              | ADC1_SE15              | PTB11            | SPI1_SCK  | UART3_TX                            |                  | FB_AD18 | FTM0_FLT2       |      |        |
| 93          | _                | 60          | VSS              | VSS                    | VSS                    |                  |           |                                     |                  |         |                 |      |        |
| 94          | _                | 61          | VDD              | VDD                    | VDD                    |                  |           |                                     |                  |         |                 |      |        |
| 95          | B10              | 62          | PTB16            | DISABLED               |                        | PTB16            | SPI1_SOUT | UARTO_RX                            | FTM_CLKIN0       | FB_AD17 | EWM_IN          |      |        |
| 96          | E9               | 63          | PTB17            | DISABLED               |                        | PTB17            | SPI1_SIN  | UARTO_TX                            | FTM_CLKIN1       | FB_AD16 | EWM_OUT_b       |      |        |
| 97          | D9               | 64          | PTB18            | DISABLED               |                        | PTB18            | CAN0_TX   | FTM2_CH0                            | I2S0_TX_<br>BCLK | FB_AD15 | FTM2_QD_<br>PHA |      |        |
| 98          | C9               | 65          | PTB19            | DISABLED               |                        | PTB19            | CANO_RX   | FTM2_CH1                            | I2S0_TX_FS       | FB_OE_b | FTM2_QD_<br>PHB |      |        |
| 99          | F10              | 66          | PTB20            | DISABLED               |                        | PTB20            | SPI2_PCS0 |                                     |                  | FB_AD31 | CMP0_OUT        |      |        |
| 100         | F9               | 67          | PTB21            | DISABLED               |                        | PTB21            | SPI2_SCK  |                                     |                  | FB_AD30 | CMP1_OUT        |      |        |
| 101         | F8               | 68          | PTB22            | DISABLED               |                        | PTB22            | SPI2_SOUT |                                     |                  | FB_AD29 | CMP2_OUT        |      |        |
| 102         | E8               | 69          | PTB23            | DISABLED               |                        | PTB23            | SPI2_SIN  | SPI0_PCS5                           |                  | FB_AD28 |                 |      |        |
| 103         | B9               | 70          | PTC0             | ADC0_SE14              | ADC0_SE14              | PTC0             | SPI0_PCS4 | PDB0_<br>EXTRG                      | USB_SOF_<br>OUT  | FB_AD14 | I2S0_TXD1       |      |        |
| 104         | D8               | 71          | PTC1/<br>LLWU_P6 | ADC0_SE15              | ADC0_SE15              | PTC1/<br>LLWU_P6 | SPI0_PCS3 | UART1_RTS_<br>b                     | FTM0_CH0         | FB_AD13 | 12S0_TXD0       |      |        |
| 105         | C8               | 72          | PTC2             | ADC0_SE4b/<br>CMP1_IN0 | ADC0_SE4b/<br>CMP1_IN0 | PTC2             | SPI0_PCS2 | UART1_CTS_<br>b                     | FTM0_CH1         | FB_AD12 | I2S0_TX_FS      |      |        |

| 144<br>LQFP | 121<br>XFBG    | 100<br>LQFP | Pin Name           | Default                | ALT0                   | ALT1               | ALT2      | ALT3            | ALT4             | ALT5                                                   | ALT6             | ALT7     | EzPort |
|-------------|----------------|-------------|--------------------|------------------------|------------------------|--------------------|-----------|-----------------|------------------|--------------------------------------------------------|------------------|----------|--------|
| 106         | <b>A</b><br>B8 | 73          | PTC3/<br>LLWU_P7   | CMP1_IN1               | CMP1_IN1               | PTC3/<br>LLWU_P7   | SPI0_PCS1 | UART1_RX        | FTM0_CH2         | CLKOUT                                                 | I2S0_TX_<br>BCLK |          |        |
| 107         | _              | 74          | VSS                | VSS                    | VSS                    |                    |           |                 |                  |                                                        |                  |          |        |
| 108         | _              | 75          | VDD                | VDD                    | VDD                    |                    |           |                 |                  |                                                        |                  |          |        |
| 109         | A8             | 76          | PTC4/<br>LLWU_P8   | DISABLED               |                        | PTC4/<br>LLWU_P8   | SPI0_PCS0 | UART1_TX        | FTM0_CH3         | FB_AD11                                                | CMP1_OUT         |          |        |
| 110         | D7             | 77          | PTC5/<br>LLWU_P9   | DISABLED               |                        | PTC5/<br>LLWU_P9   | SPI0_SCK  | LPTMR0_<br>ALT2 | 12S0_RXD0        | FB_AD10                                                | CMP0_OUT         | FTM0_CH2 |        |
| 111         | C7             | 78          | PTC6/<br>LLWU_P10  | CMP0_IN0               | CMP0_IN0               | PTC6/<br>LLWU_P10  | SPI0_SOUT | PDB0_<br>EXTRG  | I2S0_RX_<br>BCLK | FB_AD9                                                 | I2S0_MCLK        |          |        |
| 112         | В7             | 79          | PTC7               | CMP0_IN1               | CMP0_IN1               | PTC7               | SPI0_SIN  | USB_SOF_<br>OUT | 12S0_RX_FS       | FB_AD8                                                 |                  |          |        |
| 113         | A7             | 80          | PTC8               | ADC1_SE4b/<br>CMP0_IN2 | ADC1_SE4b/<br>CMP0_IN2 | PTC8               |           | FTM3_CH4        | I2S0_MCLK        | FB_AD7                                                 |                  |          |        |
| 114         | D6             | 81          | PTC9               | ADC1_SE5b/<br>CMP0_IN3 | ADC1_SE5b/<br>CMP0_IN3 | PTC9               |           | FTM3_CH5        | I2S0_RX_<br>BCLK | FB_AD6                                                 | FTM2_FLT0        |          |        |
| 115         | C6             | 82          | PTC10              | ADC1_SE6b              | ADC1_SE6b              | PTC10              | I2C1_SCL  | FTM3_CH6        | I2S0_RX_FS       | FB_AD5                                                 |                  |          |        |
| 116         | C5             | 83          | PTC11/<br>LLWU_P11 | ADC1_SE7b              | ADC1_SE7b              | PTC11/<br>LLWU_P11 | I2C1_SDA  | FTM3_CH7        | 12S0_RXD1        | FB_RW_b                                                |                  |          |        |
| 117         | B6             | 84          | PTC12              | DISABLED               |                        | PTC12              |           | UART4_RTS_<br>b |                  | FB_AD27                                                | FTM3_FLT0        |          |        |
| 118         | A6             | 85          | PTC13              | DISABLED               |                        | PTC13              |           | UART4_CTS_<br>b |                  | FB_AD26                                                |                  |          |        |
| 119         | A5             | 86          | PTC14              | DISABLED               |                        | PTC14              |           | UART4_RX        |                  | FB_AD25                                                |                  |          |        |
| 120         | B5             | 87          | PTC15              | DISABLED               |                        | PTC15              |           | UART4_TX        |                  | FB_AD24                                                |                  |          |        |
| 121         | _              | 88          | VSS                | VSS                    | VSS                    |                    |           |                 |                  |                                                        |                  |          |        |
| 122         | _              | 89          | VDD                | VDD                    | VDD                    |                    |           |                 |                  |                                                        |                  |          |        |
| 123         | D5             | 90          | PTC16              | DISABLED               |                        | PTC16              |           | UART3_RX        |                  | FB_CS5_b/<br>FB_TSIZ1/<br>FB_BE23_<br>16_BLS15_8_<br>b |                  |          |        |
| 124         | C4             | 91          | PTC17              | DISABLED               |                        | PTC17              |           | UART3_TX        |                  | FB_CS4_b/<br>FB_TSIZ0/<br>FB_BE31_<br>24_BLS7_0_b      |                  |          |        |
| 125         | B4             | 92          | PTC18              | DISABLED               |                        | PTC18              |           | UART3_RTS_<br>b |                  | FB_TBST_b/<br>FB_CS2_b/<br>FB_BE15_8_<br>BLS23_16_b    |                  |          |        |
| 126         | A4             | -           | PTC19              | DISABLED               |                        | PTC19              |           | UART3_CTS_<br>b |                  | FB_CS3_b/<br>FB_BE7_0_<br>BLS31_24_b                   | FB_TA_b          |          |        |
| 127         | D4             | 93          | PTD0/<br>LLWU_P12  | DISABLED               |                        | PTD0/<br>LLWU_P12  | SPI0_PCS0 | UART2_RTS_<br>b | FTM3_CH0         | FB_ALE/<br>FB_CS1_b/<br>FB_TS_b                        |                  |          |        |
| 128         | D3             | 94          | PTD1               | ADC0_SE5b              | ADC0_SE5b              | PTD1               | SPI0_SCK  | UART2_CTS_      | FTM3_CH1         | FB_CS0_b                                               |                  |          |        |

### **Pinout**

| 144<br>LQFP | 121<br>XFBG<br>A | 100<br>LQFP | Pin Name          | Default   | ALT0      | ALT1              | ALT2      | ALT3                                | ALT4            | ALT5   | ALT6      | ALT7      | EzPort |
|-------------|------------------|-------------|-------------------|-----------|-----------|-------------------|-----------|-------------------------------------|-----------------|--------|-----------|-----------|--------|
| 129         | C3               | 95          | PTD2/<br>LLWU_P13 | DISABLED  |           | PTD2/<br>LLWU_P13 | SPI0_SOUT | UART2_RX                            | FTM3_CH2        | FB_AD4 |           | I2CO_SCL  |        |
| 130         | В3               | 96          | PTD3              | DISABLED  |           | PTD3              | SPI0_SIN  | UART2_TX                            | FTM3_CH3        | FB_AD3 |           | I2CO_SDA  |        |
| 131         | A3               | 97          | PTD4/<br>LLWU_P14 | DISABLED  |           | PTD4/<br>LLWU_P14 | SPI0_PCS1 | UARTO_RTS_<br>b                     | FTM0_CH4        | FB_AD2 | EWM_IN    | SPI1_PCS0 |        |
| 132         | A2               | 98          | PTD5              | ADC0_SE6b | ADC0_SE6b | PTD5              | SPI0_PCS2 | UARTO_CTS_<br>b/<br>UARTO_<br>COL_b | FTM0_CH5        | FB_AD1 | EWM_OUT_b | SPI1_SCK  |        |
| 133         | B2               | 99          | PTD6/<br>LLWU_P15 | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15 | SPI0_PCS3 | UARTO_RX                            | FTM0_CH6        | FB_AD0 | FTM0_FLT0 | SPI1_SOUT |        |
| 134         | -                | 1           | VSS               | VSS       | VSS       |                   |           |                                     |                 |        |           |           |        |
| 135         | _                | _           | VDD               | VDD       | VDD       |                   |           |                                     |                 |        |           |           |        |
| 136         | A1               | 100         | PTD7              | DISABLED  |           | PTD7              | CMT_IRO   | UARTO_TX                            | FTM0_CH7        |        | FTM0_FLT1 | SPI1_SIN  |        |
| 137         | A10              | -           | PTD8              | DISABLED  |           | PTD8              | 12C0_SCL  | UART5_RX                            |                 |        | FB_A16    |           |        |
| 138         | A9               | 1           | PTD9              | DISABLED  |           | PTD9              | I2C0_SDA  | UART5_TX                            |                 |        | FB_A17    |           |        |
| 139         | B1               | 1           | PTD10             | DISABLED  |           | PTD10             |           | UART5_RTS_<br>b                     |                 |        | FB_A18    |           |        |
| 140         | C2               | -           | PTD11             | DISABLED  |           | PTD11             | SPI2_PCS0 | UART5_CTS_<br>b                     | SDHC0_<br>CLKIN |        | FB_A19    |           |        |
| 141         | C1               | -           | PTD12             | DISABLED  |           | PTD12             | SPI2_SCK  | FTM3_FLT0                           | SDHC0_D4        |        | FB_A20    |           |        |
| 142         | D2               | 1           | PTD13             | DISABLED  |           | PTD13             | SPI2_SOUT |                                     | SDHC0_D5        |        | FB_A21    |           |        |
| 143         | D1               | -           | PTD14             | DISABLED  |           | PTD14             | SPI2_SIN  |                                     | SDHC0_D6        |        | FB_A22    |           |        |
| 144         | E1               | _           | PTD15             | DISABLED  |           | PTD15             | SPI2_PCS1 |                                     | SDHC0_D7        |        | FB_A23    |           |        |

## 8.2 Unused analog interfaces

Table 53. Unused analog interfaces

| Module name      | Pins                                                                                                                                                                                     | Recommendation if unused                                                                                                                                  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADC              | ADC0_DP1, ADC0_DM1, ADC1_DP1,<br>ADC1_DM1, ADC0_DP0/ADC1_DP3,<br>ADC0_DM0/ADC1_DM3, ADC1_DP0/<br>ADC0_DP3, ADC1_DM0/ADC0_DM3,<br>ADC1_SE16/ADC0_SE22, ADC0_SE16/<br>ADC0_SE21, ADC1_SE18 | Ground                                                                                                                                                    |
| DAC <sup>1</sup> | DAC0_OUT, DAC1_OUT                                                                                                                                                                       | Float                                                                                                                                                     |
| USB              | USB0_VBUS, USB0_GND <sup>2</sup>                                                                                                                                                         | Connect USBx_VBUS and USB_DCAP together and tie to ground through a 10 $k\Omega$ resistor. Do not tie directly to ground, as this causes a latch-up risk. |
|                  | USB0_DM, USB0_DP                                                                                                                                                                         | Float                                                                                                                                                     |

- 1. Unused DAC signals do not apply to all parts. See the Pinout section for details.
- 2. USB0\_VBUS and USB0\_GND are board level signals

### 8.3 K24 Pinouts

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.



Figure 32. 144 LQFP Pinout Diagram

|   | 1                     | 2                     | 3                                                | 4                                                | 5                                   | 6     | 7                 | 8                 | 9     | 10    | 11               | _ |
|---|-----------------------|-----------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------|-------|-------------------|-------------------|-------|-------|------------------|---|
| Α | PTD7                  | PTD5                  | PTD4/<br>LLWU_P14                                | PTC19                                            | PTC14                               | PTC13 | PTC8              | PTC4/<br>LLWU_P8  | PTD9  | PTD8  | NC               | А |
| В | PTD10                 | PTD6/<br>LLWU_P15     | PTD3                                             | PTC18                                            | PTC15                               | PTC12 | PTC7              | PTC3/<br>LLWU_P7  | PTC0  | PTB16 | PTB12            | В |
| С | PTD12                 | PTD11                 | PTD2/<br>LLWU_P13                                | PTC17                                            | PTC11/<br>LLWU_P11                  | PTC10 | PTC6/<br>LLWU_P10 | PTC2              | PTB19 | PTB11 | PTB13            | С |
| D | PTD14                 | PTD13                 | PTD1                                             | PTD0/<br>LLWU_P12                                | PTC16                               | PTC9  | PTC5/<br>LLWU_P9  | PTC1/<br>LLWU_P6  | PTB18 | PTB10 | PTB8             | D |
| Е | PTD15                 | PTE2/<br>LLWU_P1      | PTE1/<br>LLWU_P0                                 | PTE0                                             | VDD                                 | VDD   | VDD               | PTB23             | PTB17 | PTB9  | PTB7             | E |
| F | USB0_DP               | USB0_DM               | PTE6                                             | PTE3                                             | VDDA                                | VSSA  | vss               | PTB22             | PTB21 | PTB20 | PTB6             | F |
| G | VOUT33                | VREGIN                | VSS                                              | PTE5                                             | VREFH                               | VREFL | vss               | PTB3              | PTB2  | PTB1  | PTB0/<br>LLWU_P5 | G |
| Н | ADC0_DP1              | ADC0_DM1              | ADC0_SE16/<br>CMP1_IN2/<br>ADC0_SE21             | NC                                               | PTE24                               | PTE26 | PTE4/<br>LLWU_P2  | PTA1              | PTA3  | PTA17 | PTA29            | н |
| J | ADC1_DP1              | ADC1_DM1              | ADC1_SE16/<br>CMP2_IN2/<br>ADC0_SE22             | PTA11                                            | PTE25                               | PTA0  | PTA2              | PTA4/<br>LLWU_P3  | PTA10 | PTA16 | RESET_b          | J |
| K |                       | ADC0_DM0/<br>ADC1_DM3 | INC                                              | DAC1_OUT/<br>CMP0_IN4/<br>CMP2_IN3/<br>ADC1_SE23 | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 | VBAT  | PTA5              | PTA12             | PTA14 | VSS   | PTA19            | к |
| L | ADC1_DP0/<br>ADC0_DP3 | ADC1_DM0/<br>ADC0_DM3 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | XTAL32                                           | EXTAL32                             | VSS   | RTC_<br>WAKEUP_B  | PTA13/<br>LLWU_P4 | PTA15 | VDD   | PTA18            | L |
|   | 1                     | 2                     | 3                                                | 4                                                | 5                                   | 6     | 7                 | 8                 | 9     | 10    | 11               |   |

Figure 33. 121 XFBGA Pinout Diagram



Figure 34. 100 LQFP Pinout Diagram

## 9 Revision History

The following table provides a revision history for this document.

## **Table 54. Revision History**

| Rev. No. | Date    | Substantial Changes     |
|----------|---------|-------------------------|
| 2        | 01/2014 | Initial public release. |

### How to Reach Us:

**Home Page:** freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and Cortex are the registered trademarks of ARM Limited. © 2014 Freescale Semiconductor, Inc.

Document Number: K24P144M120SF5

Rev. 2 01/2014



