

## Low-power, Stereo CODEC w/ Headphone & Speaker Amps

#### **Stereo CODEC**

- ♦ High Performance Stereo ADC & DAC
  - 99 dB (ADC), 98 dB (DAC) Dyn. Range (A-wtd)
  - 88 dB THD+N
- ♦ Flexible Stereo Analog Input Architecture
  - 4:1 Analog Input MUX
  - Analog Input Mixing
  - Analog Passthrough with Volume Control
  - Analog Programmable Gain Amplifier (PGA)
- ♦ Programmable Automatic Level Control (ALC)
  - Noise Gate for Noise Suppression
  - Programmable Threshold & Attack/Release Rates
- Dual MIC Inputs
  - Differential or Single-ended
  - +16 dB to +32 dB w/ 1dB step MIC Pre-Amplifiers
  - Programmable, Low-noise MIC Bias Levels
- Digital Signal Processing Engine
  - Bass & Treble Tone Control, De-emphasis
  - Master Vol. and Independent PCM SDIN + ADC SDOUT Mix Volume Control
  - Soft-ramp & Zero-Cross Transitions
  - Programmable Peak-detect and Limiter
  - Beep Generator w/Full Tone Control

## Class D Stereo/Mono Speaker Amplifier

- No External Filter Required
- ♦ High-power Stereo Output at 10% THD+N
  - 2 x 1.00 W into 8  $\Omega$  @ 5.0 V
  - 2 x 550 mW into 8  $\Omega$  @ 3.7 V
  - 2 x 230 mW into 8  $\Omega$  @ 2.5 V
- ♦ High-power Mono Output at 10% THD+N
  - 1 x 1.90 W into 4  $\Omega$  @ 5.0 V
  - 1 x 1.00 W into 4  $\Omega$  @ 3.7 V
  - 1 x 350 mW into 4 Ω @ 2.5 V
- ♦ Direct Battery-powered Operation
  - Battery Level Monitoring & Compensation
- ♦ 81% Efficiency at 800 mW
- Phase-aligned PWM Output Reduces Idle Channel Current
- Spread Spectrum Modulation
- ♦ Low Quiescent Current

## **Stereo Headphone Amplifier**

- ♦ Ground-centered Outputs
  - No DC-Blocking Capacitors Required
  - Integrated Negative Voltage Regulator
- ♦ High-power Output at -75 dB THD+N
  - 2 x 23 mW Into 16  $\Omega$  @ 1.8 V
  - 2 x 44 mW Into 16  $\Omega$  @ 2.5 V

(Features continued on page 2)





## **System Features**

- 12, 24, and 27 MHz Master Clock Support in Addition to Typical Audio Clock Rates
- ♦ High-performance 24-bit Converters
  - Multi-bit Delta-Sigma Architecture
  - Very Low 64Fs Oversampling Clock Reduces Power Consumption
- ♦ Low-power Operation
  - Stereo Analog Passthrough: 10 mW @ 1.8 V
  - Stereo Playback: 14 mW @ 1.8 V
  - Stereo Rec. and Playback: 23 mW @ 1.8 V
- Variable Power Supplies
  - 1.8 V to 2.5 V Digital & Analog
  - 1.6 V to 5 V Class D Amplifier
  - 1.8 V to 2.5 V Headphone Amplifier
  - 1.8 V to 3.3 V Interface Logic
- Power-down Management
  - ADC, DAC, CODEC, MIC Pre-Amplifier, PGA, Headphone Amplifier, Speaker Amplifier
- Analog & Digital Routing/Mixes:
  - Line/Headphone Out = Analog In (ADC Bypassed)
  - Line/Headphone/Speaker
     Out = ADC + Digital In
  - Digital Out = ADC + Digital In
  - Internal Digital Loopback
  - Mono Mixes
- Flexible Clocking Options
  - Master or Slave Operation
  - High-impedance Digital Output Option (for easy MUXing between CODEC & other data sources)
  - Quarter-speed Mode (i.e. allows 8 kHz Fs while maintaining a flat noise floor up to 16 kHz)
  - 4 kHz to 96 kHz Sample Rates
- ♦ I<sup>2</sup>C<sup>®</sup> Control Port Operation
- ♦ Headphone/Speaker Detection Input
- Pop and Click Suppression

## **Applications**

- Digital Voice Recorders, Digital Cameras, & Camcorders
- ♦ PDA's
- Personal Media Players
- ♦ Portable Game Consoles

### **General Description**

The CS42L52 is a highly integrated, low-power stereo CO-DEC with headphone and Class D speaker amplifiers. The CS42L52 offers many features suitable for low-power, portable system applications.

The ADC input path allows independent channel control of a number of features. Input summing amplifiers mix and select line-level and/or microphone-level inputs for each channel. The microphone input path includes a selectable programmable-gain pre-amplifier stage and a low-noise MIC bias voltage supply. A PGA is available for line or microphone inputs and provides analog gain with soft-ramp and zero-cross transitions. The ADC also features a digital volume control with soft ramp transitions. A programmable ALC and Noise Gate monitor the input signals and adjust the volume levels appropriately. To conserve power, the ADC may be bypassed while still allowing full analog volume control.

The **DAC output path** includes a digital signal processing engine with various fixed-function controls. Tone Control provides bass and treble adjustment of four selectable corner frequencies. The Digital Mixer provides independent volume control for both the ADC output and PCM input signal paths, as well as a master volume control. Digital Volume controls may be configured to change on soft-ramp transitions while the analog controls can be configured to occur on every zero crossing. The DAC also includes de-emphasis, limiting functions and a BEEP generator, delivering tones selectable across a range of two full octaves.

The **stereo headphone amplifier** is powered from a separate positive supply and the integrated **charge pump** provides a negative supply. This allows a ground-centered, analog output with a wide signal swing and eliminates external DC-blocking capacitors.

The Class D stereo speaker amplifier does not require an external filter and provides the high-efficiency amplification required by power-sensitive portable applications. The speaker amplifier may be powered directly from a battery while the internal DC supply monitoring and compensation provides a constant gain level as the battery's voltage decays.

In addition to its many features, the CS42L52 operates from a low-voltage analog and digital core making it ideal for portable systems that require extremely low power consumption in a minimal amount of space.

The CS42L52 is available in a 40-pin QFN package in both Commercial (-40 to +85 °C) and Automotive (-40 to +105 °C) grades. The CS42L52 Customer Demonstration board is also available for device evaluation and implementation suggestions. Please refer to "Ordering Information" on page 81 for complete ordering information.



## TABLE OF CONTENTS

| 1. | PIN DESCRIPTIONS                                            | 8  |
|----|-------------------------------------------------------------|----|
|    | 1.1 I/O Pin Characteristics                                 | 9  |
|    | TYPICAL CONNECTION DIAGRAM                                  |    |
| 3. | CHARACTERISTIC AND SPECIFICATIONS                           |    |
|    | RECOMMENDED OPERATING CONDITIONS                            |    |
|    | ABSOLUTE MAXIMUM RATINGS                                    |    |
|    | ANALOG INPUT CHARACTERISTICS (COMMERCIAL - CNZ)             |    |
|    | ANALOG INPUT CHARACTERISTICS (AUTOMOTIVE - DNZ)             |    |
|    | ADC DIGITAL FILTER CHARACTERISTICS                          |    |
|    | ANALOG OUTPUT CHARACTERISTICS (COMMERCIAL - CNZ)            |    |
|    | ANALOG OUTPUT CHARACTERISTICS (AUTOMOTIVE - DNZ)            |    |
|    | ANALOG PASSTHROUGH CHARACTERISTICS                          |    |
|    | PWM OUTPUT CHARACTERISTICS                                  |    |
|    | HEADPHONE OUTPUT POWER CHARACTERISTICS                      |    |
|    | LINE OUTPUT VOLTAGE LEVEL CHARACTERISTICS                   |    |
|    | COMBINED DAC INTERPOLATION & ON-CHIP ANALOG FILTER RESPONSE |    |
|    | SWITCHING SPECIFICATIONS - SERIAL PORT                      |    |
|    | SWITCHING SPECIFICATIONS - I <sup>2</sup> C CONTROL PORT    |    |
|    | DC ELECTRICAL CHARACTERISTICS                               |    |
|    | DIGITAL INTERFACE SPECIFICATIONS & CHARACTERISTICS          |    |
|    | POWER CONSUMPTION                                           |    |
| 4. | APPLICATIONS                                                | _  |
|    | 4.1 Overview                                                |    |
|    | 4.1.1 Basic Architecture                                    |    |
|    | 4.1.2 Line & MIC Inputs                                     |    |
|    | 4.1.3 Line & Headphone Outputs                              |    |
|    | 4.1.4 Speaker Driver Outputs                                |    |
|    | 4.1.5 Fixed Function DSP Engine                             |    |
|    | 4.1.6 Beep Generator                                        |    |
|    | 4.1.7 Power Management                                      |    |
|    | 4.2 Analog Inputs                                           |    |
|    | 4.2.1 MIC Inputs                                            |    |
|    | 4.2.2 Automatic Level Control (ALC)                         |    |
|    | 4.2.3 Noise Gate                                            |    |
|    | 4.3 Analog Outputs                                          |    |
|    | 4.3.1 Beep Generator                                        |    |
|    | 4.3.2 Limiter                                               |    |
|    | 4.4 Analog In to Analog Out Passthrough                     |    |
|    | 4.4.1 Overriding the ADC Power Down                         | 32 |
|    | 4.4.2 Overriding the PGA Power Down                         |    |
|    | 4.5 PWM Outputs                                             |    |
|    | 4.5.1 Mono Speaker Output Configuration                     |    |
|    | 4.5.2 VP Battery Compensation                               |    |
|    | 4.5.2.1 Maintaining a Desired Output Level                  |    |
|    | 4.6 Serial Port Clocking                                    |    |
|    | 4.7 Digital Interface Formats                               |    |
|    | 4.7.1 DSP Mode                                              |    |
|    | 4.8 Initialization                                          |    |
|    | 4.9 Recommended Power-up Sequence                           |    |
|    | 4.10 Recommended Power-down Sequence                        |    |
|    | 4.11 Required Initialization Settings                       | 37 |
|    | 4.12 Control Port Operation                                 | 38 |



| 4.12.1 I <sup>2</sup> C Control                                              |    |
|------------------------------------------------------------------------------|----|
| 4.12.2 Memory Address Pointer (MAP)                                          | 39 |
| 4.12.2.1 Map Increment (INCR)                                                |    |
| 5. REGISTER QUICK REFERENCE                                                  | 40 |
| 6. REGISTER DESCRIPTION                                                      | 42 |
| 6.1 Chip I.D. and Revision Register (Address 01h) (Read Only)                | 42 |
| 6.1.1 Chip I.D. (Read Only)                                                  |    |
| 6.1.2 Chip Revision (Read Only)                                              |    |
| 6.2 Power Control 1 (Address 02h)                                            |    |
| 6.2.1 Power Down ADC Charge Pump                                             |    |
| 6.2.2 Power Down PGAx                                                        |    |
| 6.2.3 Power Down ADCx                                                        |    |
| 6.2.4 Power Down                                                             |    |
| 6.3 Power Control 2 (Address 03h)                                            |    |
| 6.3.1 Power Down ADC Override                                                |    |
| 6.3.2 Power Down MICx                                                        |    |
| 6.3.3 Power Down MIC Bias                                                    |    |
| 6.4 Power Control 3 (Address 04h)                                            |    |
| 6.4.1 Headphone Power Control                                                |    |
| 6.4.2 Speaker Power Control                                                  |    |
| 6.5 Clocking Control (Address 05h)                                           |    |
| 6.5.1 Auto-Detect                                                            |    |
| 6.5.2 Speed Mode                                                             |    |
| 6.5.3 32kHz Sample Rate Group                                                |    |
| 6.5.4 27 MHz Video Clock                                                     |    |
| 6.5.5 Internal MCLK/LRCK Ratio                                               |    |
| 6.5.6 MCLK Divide By 2                                                       |    |
| ·                                                                            |    |
| 6.6 Interface Control 1 (Address 06h)                                        |    |
| 6.6.1 Master/Slave Mode                                                      |    |
| 6.6.2 SCLK Polarity                                                          |    |
| 6.6.3 ADC Interface Format                                                   |    |
| 6.6.4 DSP Mode                                                               |    |
| 6.6.5 DAC Interface Format                                                   |    |
| 6.6.6 Audio Word Length                                                      |    |
| 6.7 Interface Control 2 (Address 07h)                                        |    |
| 6.7.1 SCLK equals MCLK                                                       |    |
| 6.7.2 SDOUT to SDIN Digital Loopback                                         |    |
| 6.7.3 Tri-State Serial Port Interface                                        |    |
| 6.7.4 Speaker/Headphone Switch Invert                                        |    |
| 6.7.5 MIC Bias Level                                                         |    |
| 6.8 Input x Select: ADCA and PGAA (Address 08h), ADCB and PGAB (Address 09h) |    |
| 6.8.1 ADC Input Select                                                       |    |
| 6.8.2 PGA Input Mapping                                                      |    |
| 6.9 Analog & HPF Control (Address 0Ah)                                       |    |
| 6.9.1 ADCx High-Pass Filter                                                  |    |
| 6.9.2 ADCx High-Pass Filter Freeze                                           |    |
| 6.9.3 Ch. x Analog Soft Ramp                                                 |    |
| 6.9.4 Ch. x Analog Zero Cross                                                |    |
| 6.10 ADC HPF Corner Frequency (Address 0Bh)                                  |    |
| 6.10.1 HPF x Corner Frequency                                                |    |
| 6.11 Misc. ADC Control (Address 0Ch)                                         | 50 |
| 6.11.1 Analog Front-End Volume Setting B=A                                   | 50 |
| 6.11.2 Digital MUX                                                           |    |
| 6.11.3 Digital Sum                                                           |    |
|                                                                              |    |



| 6.11.4 Invert ADC Signal Polarity                                          |    |
|----------------------------------------------------------------------------|----|
| 6.11.5 ADC Mute                                                            |    |
| 6.12 Playback Control 1 (Address 0Dh)                                      |    |
| 6.12.1 Headphone Analog Gain                                               |    |
| 6.12.2 Playback Volume Setting B=A                                         | 51 |
| 6.12.3 Invert PCM Signal Polarity                                          | 52 |
| 6.12.4 Master Playback Mute                                                | 52 |
| 6.13 Miscellaneous Controls (Address 0Eh)                                  | 52 |
| 6.13.1 Passthrough Analog                                                  | 52 |
| 6.13.2 Passthrough Mute                                                    | 52 |
| 6.13.3 Freeze Registers                                                    | 52 |
| 6.13.4 HP/Speaker De-emphasis                                              | 53 |
| 6.13.5 Digital Soft Ramp                                                   | 53 |
| 6.13.6 Digital Zero Cross                                                  | 53 |
| 6.14 Playback Control 2 (Address 0Fh)                                      | 54 |
| 6.14.1 Headphone Mute                                                      | 54 |
| 6.14.2 Speaker Mute                                                        | 54 |
| 6.14.3 Speaker Volume Setting B=A                                          |    |
| 6.14.4 Speaker Channel Swap                                                |    |
| 6.14.5 Speaker MONO Control                                                |    |
| 6.14.6 Speaker Mute 50/50 Control                                          |    |
| 6.15 MICx Amp Control:MIC A (Address 10h) & MIC B (Address 11h)            |    |
| 6.15.1 MIC x Select                                                        |    |
| 6.15.2 MICx Configuration                                                  |    |
| 6.15.3 MICx Gain                                                           |    |
| 6.16 PGAx Vol. & ALCx Transition Ctl.:                                     |    |
| ALC, PGA A (Address 12h) & ALC, PGA B (Address 13h)                        | 55 |
| 6.16.1 ALCx Soft Ramp Disable                                              |    |
| 6.16.2 ALCx Zero Cross Disable                                             | 56 |
| 6.16.3 PGAx Volume                                                         | 56 |
| 6.17 Passthrough x Volume: PASSAVOL (Address 14h) & PASSBVOL (Address 15h) | 57 |
| 6.17.1 Passthrough x Volume                                                | 57 |
| 6.18 ADCx Volume Control: ADCAVOL (Address 16h) & ADCBVOL (Address 17h)    | 57 |
| 6.18.1 ADCx Volume                                                         | 57 |
| 6.19 ADCx Mixer Volume: ADCA (Address 18h) & ADCB (Address 19h)            | 58 |
| 6.19.1 ADC Mixer Channel x Mute                                            | 58 |
| 6.19.2 ADC Mixer Channel x Volume                                          |    |
| 6.20 PCMx Mixer Volume: PCMA (Address 1Ah) & PCMB (Address 1Bh)            | 58 |
| 6.20.1 PCM Mixer Channel x Mute                                            | 58 |
| 6.20.2 PCM Mixer Channel x Volume                                          | 58 |
| 6.21 Beep Frequency & On Time (Address 1Ch)                                | 59 |
| 6.21.1 Beep Frequency                                                      | 59 |
| 6.21.2 Beep On Time                                                        |    |
| 6.22 Beep Volume & Off Time (Address 1Dh)                                  | 60 |
| 6.22.1 Beep Off Time                                                       | 60 |
| 6.22.2 Beep Volume                                                         |    |
| 6.23 Beep & Tone Configuration (Address 1Eh)                               | 61 |
| 6.23.1 Beep Configuration                                                  |    |
| 6.23.2 Beep Mix Disable                                                    |    |
| 6.23.3 Treble Corner Frequency                                             | 62 |
| 6.23.4 Bass Corner Frequency                                               |    |
| 6.23.5 Tone Control Enable                                                 | 62 |
| 6.24 Tone Control (Address 1Fh)                                            | 62 |
| 6.24.1 Treble Gain                                                         | 62 |



|    | 6.24.2 Bass Gain                                                     |       |
|----|----------------------------------------------------------------------|-------|
|    | 6.25 Master Volume Control: MSTA (Address 20h) & MSTB (Address 21h)  | . 63  |
|    | 6.25.1 Master Volume Control                                         | . 63  |
|    | 6.26 Headphone Volume Control: HPA (Address 22h) & HPB (Address 23h) | . 63  |
|    | 6.26.1 Headphone Volume Control                                      |       |
|    | 6.27 Speaker Volume Control: SPKA (Address 24h) & SPKB (Address 25h) |       |
|    | 6.27.1 Speaker Volume Control                                        |       |
|    | 6.28 ADC & PCM Channel Mixer (Address 26h)                           |       |
|    | 6.28.1 PCM Mix Channel Swap                                          |       |
|    | 6.28.2 ADC Mix Channel Swap                                          |       |
|    | 6.29 Limiter Control 1, Min/Max Thresholds (Address 27h)             |       |
|    | 6.29.1 Limiter Maximum Threshold                                     |       |
|    | 6.29.2 Limiter Cushion Threshold                                     |       |
|    | 6.29.3 Limiter Soft Ramp Disable                                     |       |
|    | 6.29.4 Limiter Zero Cross Disable                                    |       |
|    | 6.30 Limiter Control 2, Release Rate (Address 28h)                   |       |
|    | 6.30.1 Peak Detect and Limiter                                       |       |
|    | 6.30.2 Peak Signal Limit All Channels                                |       |
|    | 6.30.3 Limiter Release Rate                                          |       |
|    | 6.31 Limiter Attack Rate (Address 29h)                               |       |
|    | 6.31.1 Limiter Attack Rate                                           |       |
|    | 6.32 ALC Enable & Attack Rate (Address 2Ah)                          |       |
|    | 6.32.1 ALCx Enable                                                   |       |
|    | 6.32.2 ALC Attack Rate                                               |       |
|    | 6.33 ALC Release Rate (Address 2Bh)                                  | . 68  |
|    | 6.33.1 ALC Release Rate                                              |       |
|    | 6.34 ALC Threshold (Address 2Ch)                                     | . 68  |
|    | 6.34.1 ALC Maximum Threshold                                         | . 68  |
|    | 6.34.2 ALC Minimum Threshold                                         | . 69  |
|    | 6.35 Noise Gate Control (Address 2Dh)                                | . 69  |
|    | 6.35.1 Noise Gate All Channels                                       |       |
|    | 6.35.2 Noise Gate Enable                                             | . 69  |
|    | 6.35.3 Noise Gate Threshold and Boost                                |       |
|    | 6.35.4 Noise Gate Delay Timing                                       |       |
|    | 6.36 Status (Address 2Eh) (Read Only)                                |       |
|    | 6.36.1 Serial Port Clock Error (Read Only)                           |       |
|    | 6.36.2 DSP Engine Overflow (Read Only)                               |       |
|    | 6.36.3 PCMx Overflow (Read Only)                                     |       |
|    | 6.36.4 ADCx Overflow (Read Only)                                     |       |
|    | 6.37 Battery Compensation (Address 2Fh)                              |       |
|    | 6.37.1 Battery Compensation                                          |       |
|    | 6.37.2 VP Monitor                                                    |       |
|    | 6.37.3 VP Reference                                                  |       |
|    | 6.38 VP Battery Level (Address 30h) (Read Only)                      |       |
|    | 6.38.1 VP Voltage Level (Read Only)                                  | . 72  |
|    | 6.39 Speaker Status (Address 31h) (Read Only)                        |       |
|    | 6.39.1 Speaker Current Load Status (Read Only)                       |       |
|    | 6.39.2 SPKR/HP Pin Status (Read Only)                                |       |
|    | 6.40 Charge Pump Frequency (Address 34h)                             |       |
| _  | 6.40.1 Charge Pump Frequency                                         |       |
| 1. | ANALOG PERFORMANCE PLOTS                                             |       |
|    | 7.1 Headphone THD+N versus Output Power Plots                        |       |
| ŏ. | EXAMPLE SYSTEM CLOCK FREQUENCIES                                     |       |
|    | 8.1 Auto Detect Enabled                                              | . / ხ |



| 8.2 Auto Detect Disabled                                           | 76 |
|--------------------------------------------------------------------|----|
| 9. PCB LAYOUT CONSIDERATIONS                                       | 77 |
| 9.1 Power Supply, Grounding                                        | 77 |
| 9.2 QFN Thermal Pad                                                |    |
| 10. ADC & DAC DIGITAL FILTERS                                      |    |
| 11. PARAMETER DEFINITIONS                                          |    |
| 12. PACKAGE DIMENSIONS                                             |    |
| THERMAL CHARACTERISTICS                                            |    |
| 13. ORDERING INFORMATION                                           |    |
| 14. REFERENCES                                                     |    |
| 15. REVISION HISTORY                                               | 81 |
| LIST OF FIGURES                                                    |    |
| Figure 1. Typical Connection Diagram                               | 10 |
| Figure 2. Headphone Output Test Load                               | 19 |
| Figure 3. Serial Audio Interface Timing                            | 21 |
| Figure 4. Control Port Timing - I <sup>2</sup> C                   | 22 |
| Figure 5. Analog Input Signal Flow                                 | 26 |
| Figure 6. Single-Ended MIC Configuration                           | 27 |
| Figure 7. Differential MIC Configuration                           | 27 |
| Figure 8. ALC                                                      | 28 |
| Figure 9. Noise Gate Attenuation                                   |    |
| Figure 10. DSP Engine Signal Flow                                  |    |
| Figure 11. PWM Output Stage                                        |    |
| Figure 12. Analog Output Stage                                     |    |
| Figure 13. Beep Configuration Options                              |    |
| Figure 14. Peak Detect & Limiter                                   |    |
| Figure 15. Battery Compensation                                    |    |
| Figure 16. I <sup>2</sup> S Format                                 |    |
| Figure 17. Left-Justified Format                                   |    |
| Figure 18. Right-Justified Format (DAC only)                       |    |
| Figure 19. DSP Mode Format)                                        |    |
| Figure 20. Control Port Timing, I <sup>2</sup> C Write             |    |
| Figure 21. Control Port Timing, I <sup>2</sup> C Read              |    |
| Figure 22. THD+N vs. Output Power per Channel at 1.8 V (16 Ω load) |    |
| Figure 23. THD+N vs. Output Power per Channel at 2.5 V (16 Ω load) |    |
| Figure 24. THD+N vs. Output Power per Channel at 1.8 V (32 Ω load) |    |
| Figure 25. THD+N vs. Output Power per Channel at 2.5 V (32 Ω load) |    |
| Figure 26. ADC Passband Ripple                                     |    |
| Figure 27. ADC Stopband Rejection                                  |    |
| Figure 28. ADC Transition Band                                     |    |
| Figure 29. ADC Transition Band (Detail)                            |    |
| Figure 30. DAC Passband Ripple                                     |    |
| Figure 33. DAC Transition Bond                                     |    |
| Figure 33. DAC Transition Band (Detail)                            |    |
|                                                                    |    |



## 1. PIN DESCRIPTIONS



| Pin Name        | #     | Pin Description                                                                                         |  |  |  |  |  |
|-----------------|-------|---------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| SDA             | 1     | Serial Control Data (Input/Output) - SDA is a data I/O in I2C Mode.                                     |  |  |  |  |  |
| SCL             | 2     | Serial Control Port Clock (Input) - Serial clock for the serial control port.                           |  |  |  |  |  |
| AD0             | 3     | Address Bit 0 (Input) - Chip address bit 0.                                                             |  |  |  |  |  |
| SPKR_OUTA+      | 4     |                                                                                                         |  |  |  |  |  |
| SPKR_OUTA-      | 6     | PWM Speaker Output (Output) Full bridge amplified PWM speaker outputs                                   |  |  |  |  |  |
| SPKR_OUTB+      | 7     | /M Speaker Output (Output) - Full-bridge amplified PWM speaker outputs.                                 |  |  |  |  |  |
| SPKR_OUTB-      | 9     |                                                                                                         |  |  |  |  |  |
| VP              | 5     | Power for PWM Drivers (Input) - Power supply for the PWM output driver stages.                          |  |  |  |  |  |
| VI              | 8     | rower for rowers (input) - rower supply for the rower supply for the rower supply for the rower stages. |  |  |  |  |  |
| -VHPFILT        | LT 10 | Inverting Charge Pump Filter Connection (Output) - Power supply from the inverting charge               |  |  |  |  |  |
| VIII I ILI      |       | pump that provides the negative rail for the headphone/line amplifiers.                                 |  |  |  |  |  |
| FLYN            | 11    | <b>Charge Pump Cap Negative Node</b> (Output) - Negative node for the inverting charge pump's fly-      |  |  |  |  |  |
| I LIIN          |       | ing capacitor.                                                                                          |  |  |  |  |  |
| FLYP            | 12    | Charge Pump Cap Positive Node (Output) - Positive node for the inverting charge pump's flying           |  |  |  |  |  |
| 1               | 12    | capacitor.                                                                                              |  |  |  |  |  |
| +VHP            | 13    | Positive Analog Power for Headphone (Input) - Positive voltage rail and power for the internal          |  |  |  |  |  |
| T V I II        | 13    | headphone amplifiers and inverting charge pump.                                                         |  |  |  |  |  |
| HP/LINE_OUTB, A | 14,15 | Headphone/Line Audio Output (Output) - Stereo headphone or line level analog outputs.                   |  |  |  |  |  |
| VA              | 16    | Analog Power (Input) - Positive power for the internal analog section.                                  |  |  |  |  |  |
|                 |       |                                                                                                         |  |  |  |  |  |



| AGND            | 17    | Analog Ground (Input) - Ground reference for the internal analog section.                                                                                                         |
|-----------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FILT+           | 18    | <b>Positive Voltage Reference</b> ( <i>Output</i> ) - Positive reference voltage for the internal sampling circuits.                                                              |
| VQ              | 19    | Quiescent Voltage (Output) - Filter connection for the internal quiescent voltage.                                                                                                |
| MICBIAS         | 20    | <b>Microphone Bias</b> ( <i>Output</i> ) - Low noise bias supply for an external microphone. Electrical characteristics are specified in the DC Electrical Characteristics table. |
| AIN4A,B         | 21,22 | Line-Level Analog Inputs (Input) - Single-ended stereo line-level analog inputs.                                                                                                  |
| AIN3A,B         | 23,24 | Line-Level Analog inputs (input) - Single-ended stereo line-level analog inputs.                                                                                                  |
| MIC1+,-         | 21,23 | Differential Microphone Inputs (Input) - Differential stereo microphone inputs.                                                                                                   |
| MIC2+,-         | 22,24 | - Differential Microphone Inputs (Imput) - Differential stereo microphone Imputs.                                                                                                 |
| MIC2A,B         | 21,22 | Single-Ended Microphone Inputs (Input) - Single-ended stereo microphone inputs.                                                                                                   |
| MIC1A,B         | 23,24 | onigle-Ended inicrophone inputs (mpat) - onigle-ended stereo inicrophone inputs.                                                                                                  |
| AIN2A,B         | 25,26 | Line-Level Analog Inputs (Input) - Single-ended stereo line-level analog inputs.                                                                                                  |
| AIN1A,B         | 29,30 | Line-Level Arialog inputs (input) - Single-ended stelled line-level arialog inputs.                                                                                               |
| AFILTA,B        | 27,28 | Anti-alias Filter Connection (Output) - Anti-alias filter connection for the ADC inputs.                                                                                          |
| SPKR/HP         | 31    | <b>Speaker/Headphone Switch</b> ( <i>Input</i> ) - Powers down the left and/or right channel of the speaker and/or headphone outputs.                                             |
| RESET           | 32    | Reset (Input) - The device enters a low power mode when this pin is driven low.                                                                                                   |
| VL              | 33    | <b>Digital Interface Power</b> ( <i>Input</i> ) - Determines the required signal level for the serial audio interface and host control port.                                      |
| VD              | 34    | <b>Digital Power</b> ( <i>Input</i> ) - Positive power for the internal digital section.                                                                                          |
| DGND            | 35    | Digital Ground (Input) - Ground reference for the internal digital section.                                                                                                       |
| SDOUT           | 36    | Serial Audio Data Output (Output) - Output for two's complement serial audio data.                                                                                                |
| MCLK            | 37    | Master Clock (Input) - Clock source for the delta-sigma modulators.                                                                                                               |
| SCLK            | 38    | Serial Clock (Input/Output) - Serial clock for the serial audio interface.                                                                                                        |
| SDIN            | 39    | Serial Audio Data Input (Input) - Input for two's complement serial audio data.                                                                                                   |
| LRCK            | 40    | <b>Left Right Clock</b> ( <i>Input/Output</i> ) - Determines which channel, Left or Right, is currently active on the serial audio data line.                                     |
| GND/Thermal Pad | -     | Ground reference for PWM power FETs and charge pump; thermal relief pad for optimized heat dissipation.                                                                           |

## 1.1 I/O Pin Characteristics

Input and output levels and associated power supply voltage are shown in the table below. Logic levels should not exceed the corresponding power supply voltage.

| Power  | Pin Name   | I/O    | Internal    | Driver                      | Receiver                         |
|--------|------------|--------|-------------|-----------------------------|----------------------------------|
| Supply |            |        | Connections |                             |                                  |
|        | RESET      | Input  | -           | -                           | 1.65 V - 3.47 V, with Hysteresis |
|        | SCL        | Input  | -           | -                           | 1.65 V - 3.47 V, with Hysteresis |
|        | SDA        | Input/ | -           | 1.65 V - 3.47 V, CMOS/Open  | 1.65 V - 3.47 V, with Hysteresis |
|        |            | Output |             | Drain                       |                                  |
|        | MCLK       | Input  | -           | -                           | 1.65 V - 3.47 V                  |
| VL     | LRCK       | Input/ | Weak Pullup | 1.65 V - 3.47 V, CMOS       | 1.65 V - 3.47 V                  |
| V L    |            | Output | (~1 MΩ)     |                             |                                  |
|        | SCLK       | Input/ | Weak Pullup | 1.65 V - 3.47 V, CMOS       | 1.65 V - 3.47 V                  |
|        |            | Output | (~1 MΩ)     |                             |                                  |
|        | SDOUT      | Output |             | 1.65 V - 3.47 V, CMOS       |                                  |
|        |            |        | (~1 MΩ)     |                             |                                  |
|        | SDIN       | Input  | -           | -                           | 1.65 V - 3.47 V                  |
| VA     | SPKR/HP    | Input  | -           | -                           | 1.65 V - 2.63 V                  |
|        | SPKR_OUTA+ | Output | -           | 1.6 V - 5.25 V Power MOSFET | -                                |
| VP     | SPKR_OUTA- | Output | -           | 1.6 V - 5.25 V Power MOSFET | -                                |
| VF     | SPKR_OUTB+ | Output | -           | 1.6 V - 5.25 V Power MOSFET | -                                |
|        | SPKR_OUTB- | Output | -           | 1.6 V - 5.25 V Power MOSFET | -                                |



## 2. TYPICAL CONNECTION DIAGRAM



Figure 1. Typical Connection Diagram



## 3. CHARACTERISTIC AND SPECIFICATIONS

## RECOMMENDED OPERATING CONDITIONS

AGND=DGND=0 V, All voltages with respect to ground.

| Paramete                      | Symbol           | Min  | Max  | Units |    |
|-------------------------------|------------------|------|------|-------|----|
| DC Power Supply               |                  |      |      |       |    |
| Analog                        |                  | VA   | 1.65 | 2.63  | V  |
| Headphone Amplifier           |                  | +VHP | 1.65 | 2.63  | V  |
| Speaker Amplifier             |                  | VP   | 1.60 | 5.25  | V  |
| Digital                       |                  | VD   | 1.65 | 2.63  | V  |
| Serial/Control Port Interface |                  | VL   | 1.65 | 3.47  | V  |
| Ambient Temperature           | т.               | -40  | +85  | °C    |    |
|                               | Automotive - DNZ | IA   | -40  | +105  | °C |

#### **ABSOLUTE MAXIMUM RATINGS**

AGND = DGND = 0 V; All voltages with respect to ground.

| Parameters                                |                     | Symbol           | Min        | Max        | Units |
|-------------------------------------------|---------------------|------------------|------------|------------|-------|
| DC Power Supply                           | Analog              | VA, VHP          | -0.3       | 3.0        | V     |
|                                           | Speaker             | VP               | -0.3       | 6.0        | V     |
|                                           | Digital             | VD               | -0.3       | 3.0        | V     |
| Serial/Con                                | trol Port Interface | VL               | -0.3       | 4.0        | V     |
| Input Current                             | I <sub>in</sub>     | -                | ±10        | mA         |       |
| External Voltage Applied to Analog Input  | (Note 2)            | V <sub>IN</sub>  | AGND-0.3   | VA+0.3     | V     |
| External Voltage Applied to Analog Output |                     | V <sub>IN</sub>  | -VHP - 0.3 | +VHP + 0.3 | V     |
| External Voltage Applied to Digital Input | (Note 2)            | V <sub>IND</sub> | -0.3       | VL+ 0.3    | V     |
| Ambient Operating Temperature             | (power applied)     | T <sub>A</sub>   | -50        | +115       | °C    |
| Storage Temperature                       |                     | T <sub>stg</sub> | -65        | +150       | °C    |

**WARNING:** Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.

#### Notes:

- 1. Any pin except supplies. Transient currents of up to ±100 mA on the analog input pins will not cause SCR latch-up.
- 2. The maximum over/under voltage is limited by the input current.



ANALOG INPUT CHARACTERISTICS (COMMERCIAL - CNZ)
Test Conditions (unless otherwise specified): Input sine wave (relative to digital full scale): 1 kHz through passive input filter; All Supplies = VA; T<sub>A</sub> = +25°C; Sample Frequency = 48 kHz; Measurement Bandwidth is 20 Hz to 20 kHz unless otherwise specified; "Required Initialization Settings" on page 37 written on power up.

|                                    | <u> </u>                   | VA = 2.5V |          |         |         | VA = 1.8V |         |          |
|------------------------------------|----------------------------|-----------|----------|---------|---------|-----------|---------|----------|
| Parameters                         |                            | Min       | Typ      | Max     | Min     | Typ       | Max     | Unit     |
| Analog In to ADC (PGA bypassed     | ۸)                         | 141111    | ijΡ      | IVIAX   | 141111  | יאָף      | IIIAX   | Offic    |
| Dynamic Range                      | A-weighted                 | 93        | 99       |         | 90      | 96        | -       | dB       |
| Dynamic Range                      | unweighted                 | 90        | 96       | _       | 87      | 93        | _       | dB       |
| Total Harmonic Distortion + Noise  | -1 dBFS                    | -         | -86      | -80     | -       | -84       | -78     | dB       |
| Total Hairionic Distortion + Noise | -20 dBFS                   | _         | -76      | -00     | -       | -73       | -70     | dB       |
|                                    | -60 dBFS                   | -         | -36      | -30     | _       | -73       | -27     | dB<br>dB |
| Analog In to PGA to ADC            | -00 UDF3                   |           | -30      | -30     | -       | -33       | -21     | ub       |
| Dynamic Range                      |                            |           |          |         |         |           |         |          |
| PGA Setting: 0 dB                  | A-weighted                 | 92        | 96       | _       | 89      | 95        | _       | dB       |
| FGA Setting. 0 db                  | unweighted                 | 89        | 93       | -       | 86      | 92        | -       | dB<br>dB |
| DCA Cottings 112 dD                | •                          |           |          | -       |         |           | -       |          |
| PGA Setting: +12 dB                | A-weighted                 | 85        | 91       | -       | 82      | 88        | -       | dB       |
| T. III                             | unweighted                 | 82        | 88       | -       | 79      | 85        | -       | dB       |
| Total Harmonic Distortion + Noise  | 4 1550                     |           |          |         |         |           |         |          |
| PGA Setting: 0 dB                  | -1 dBFS                    | -         | -88      | -82     | -       | -86       | -80     | dB       |
|                                    | -60 dBFS                   | -         | -33      | -27     | -       | -32       | -26     | dB       |
| PGA Setting: +12 dB                | -1 dBFS                    | -         | -85      | -79     | -       | -83       | -77     | dB       |
| Analog In to MIC Pre-Amp (+16 d    | B) to PGA to AD            | C         |          |         | Г       |           |         | T        |
| Dynamic Range                      |                            |           |          |         |         |           |         |          |
| PGA Setting: 0 dB                  | A-weighted                 | -         | 86       | -       | -       | 83        | -       | dB       |
|                                    | unweighted                 | -         | 83       | -       | -       | 80        | -       | dB       |
| Total Harmonic Distortion + Noise  |                            |           |          |         |         |           |         |          |
| PGA Setting: 0 dB                  | -1 dBFS                    | -         | -76      | -       | -       | -74       | -       | dB       |
| Analog In to MIC Pre-Amp (+32 d    | B) to PGA to AD            | C         |          |         | ,       |           |         |          |
| Dynamic Range                      |                            |           |          |         |         |           |         |          |
| PGA Setting: 0 dB                  | A-weighted                 | -         | 76       | -       | -       | 74        | -       | dB       |
|                                    | unweighted                 | -         | 73       | -       | -       | 71        | -       | dB       |
| Total Harmonic Distortion + Noise  |                            |           |          |         |         |           |         |          |
| PGA Setting: 0 dB                  | -2 dBFS                    | -         | -74      | -       | -       | -71       | -       | dB       |
| Other Characteristics              |                            |           |          |         |         |           |         |          |
| DC Accuracy                        |                            |           |          |         |         |           |         |          |
| Interchannel Gain Mismatch         |                            | -         | 0.2      | -       | -       | 0.2       | -       | dB       |
| Gain Drift                         |                            | -         | ±100     | -       | -       | ±100      | -       | ppm/°C   |
| Offset Error SDOUT Co              | de with HPF On             | -         | 352      | -       | -       | 352       | -       | LSB      |
| Input                              |                            |           |          |         | l.      |           |         | l.       |
| Interchannel Isolation             |                            | -         | 90       | -       | -       | 90        | -       | dB       |
| HP Amp to Analog Input Isolation   | $R_1 = 10 \text{ k}\Omega$ | -         | 100      | -       | -       | 100       | -       | dB       |
| (Note 3)                           | $R_L = 16 \Omega$          | -         | 70       | -       | -       | 70        | -       | dB       |
| Speaker Amp to Analog Input Isolat | tion                       | -         | 60       | -       | -       | 60        | -       | dB       |
| Full-scale Input Voltage           | ADC                        | 0.73•VA   | 0.769•VA | 0.83•VA | 0.73•VA | 0.769•VA  | 0.83•VA | Vpp      |
|                                    | PGA (0 dB)                 | 0.73•VA   | 0.770•VA | 0.83•VA | 0.73•VA | 0.770•VA  | 0.83•VA | Vpp      |
|                                    | PGA (+12 dB)               |           | 0.194•VA |         |         | 0.194•VA  |         | Vpp      |
|                                    | MIC (+16 dB)               |           | 0.115•VA |         |         | 0.115•VA  |         | Vpp      |
|                                    | MIC (+32 dB)               |           | 0.019•VA |         |         | 0.019•VA  |         | Vpp      |
| Input Impedance (Note 4)           | ADC                        | -         | 20       | _       | _       | 20        | _       | kΩ       |
| mpat impodanto (Note 4)            | PGA                        | _         | 39       | _       | _       | 39        | _       | kΩ       |
|                                    | MIC                        | _         | 50       | _       | _       | 50        | _       | kΩ       |
|                                    | IVIIC                      |           | JU       |         |         | 30        |         | L/77     |

- 3. Measured with DAC delivering full-scale output into specified load.
- 4. Measured between analog input and AGND.



# **ANALOG INPUT CHARACTERISTICS (AUTOMOTIVE - DNZ)** Test Conditions (unless otherwise specified): Input sine wave (relative to full-scale): 1 kHz through passive input filter; All Supplies = VA; T<sub>A</sub> = -40 to

+85°C; Sample Frequency = 48 kHz; Measurement Bandwidth is 20 Hz to 20 kHz unless otherwise specified; "Required Initialization Settings" on page 37 written on power up.

|                                                      |                            |                    | VA = 2.37 - 2.63 V |            |                    | VA = 1.65 - 1.89 V |            |          |  |
|------------------------------------------------------|----------------------------|--------------------|--------------------|------------|--------------------|--------------------|------------|----------|--|
| Parameters                                           |                            | Min                | Тур                | Max        | Min                | Тур                | Max        | Unit     |  |
| Analog In to ADC                                     |                            |                    |                    |            | I                  |                    |            | 1        |  |
| Dynamic Range                                        | A-weighted                 | 91                 | 99                 | -          | 88                 | 96                 | -          | dB       |  |
|                                                      | unweighted                 | 88                 | 96                 | -          | 85                 | 93                 | -          | dB       |  |
| Total Harmonic Distortion + Noise                    | -1 dBFS                    | -                  | -86                | -78        | -                  | -84                | -76        | dB       |  |
|                                                      | -20 dBFS                   | -                  | -76                | -          | -                  | -73                | -          | dB       |  |
|                                                      | -60 dBFS                   | -                  | -36                | -28        | -                  | -33                | -25        | dB       |  |
| Analog In to PGA to ADC                              |                            |                    |                    |            | T                  |                    |            |          |  |
| Dynamic Range                                        |                            | 00                 |                    |            |                    | 0.5                |            |          |  |
| PGA Setting: 0 dB                                    | A-weighted                 | 90                 | 96                 | -          | 87                 | 95                 | -          | dB       |  |
| DOA Ostilis see a 40 dD                              | unweighted                 | 87                 | 93                 | -          | 84                 | 92                 | -          | dB       |  |
| PGA Setting: +12 dB                                  | A-weighted                 | 83                 | 91                 | -          | 80<br>77           | 88<br>85           | -          | dB<br>dB |  |
| Total Harmonic Distortion + Noise                    | unweighted                 | 80                 | 88                 | -          | 11                 | 65                 | -          | иь       |  |
|                                                      | 1 dDEC                     |                    | 00                 | 90         |                    | 96                 | 70         | ٩D       |  |
| PGA Setting: 0 dB                                    | -1 dBFS<br>-60 dBFS        | -                  | -88<br>-33         | -80<br>-25 | -                  | -86<br>-32         | -78<br>-24 | dB<br>dB |  |
| DCA Satting: 112 dB                                  | -1 dBFS                    | -                  | -33<br>-85         | -25<br>-77 | -                  | -32<br>-83         | -24<br>-75 | dВ       |  |
| PGA Setting: +12 dB  Analog In to MIC Pre-Amp (+16 d |                            | DC -               | -00                | -//        | -                  | -03                | -73        | иь       |  |
| Dynamic Range                                        | IB) IO PGA IO A            | DC                 |                    |            | I                  |                    |            |          |  |
| PGA Setting: 0 dB                                    | A-weighted                 |                    | 86                 |            |                    | 83                 |            | dB       |  |
| FGA Setting. 0 db                                    | unweighted                 | _                  | 83                 | -          | _                  | 80                 | -          | dB       |  |
| Total Harmonic Distortion + Noise                    | unweignted                 |                    | 00                 |            |                    | - 00               |            | ub ub    |  |
| PGA Setting: 0 dB -1 dBFS                            |                            | _                  | -76                | _          | _                  | -74                | _          | dB       |  |
| Analog In to MIC Pre-Amp (+32 of                     |                            | DC                 | 70                 |            |                    | , ,                |            | L GB     |  |
| Dynamic Range                                        | ib) to r on to h           |                    |                    |            |                    |                    |            |          |  |
| PGA Setting: 0 dB                                    | A-weighted                 | _                  | 76                 | _          | _                  | 74                 | _          | dB       |  |
| or tooking. o ab                                     | unweighted                 | -                  | 73                 | _          | -                  | 71                 | _          | dB       |  |
| Total Harmonic Distortion + Noise                    | 3                          |                    |                    |            |                    |                    |            |          |  |
| PGA Setting: 0 dB                                    | -2 dBFS                    | _                  | -74                | _          | -                  | -71                | _          | dB       |  |
| Other Characteristics                                |                            |                    |                    |            |                    |                    |            |          |  |
| DC Accuracy                                          |                            |                    |                    |            |                    |                    |            |          |  |
| Interchannel Gain Mismatch                           |                            | -                  | 0.1                | -          | _                  | 0.1                | -          | dB       |  |
| Gain Drift                                           |                            | -                  | ±100               | -          | -                  | ±100               | -          | ppm/°C   |  |
| Offset Error SDOUT Co.                               | de with HPF On             | -                  | 352                | -          | -                  | 352                | -          | LSB      |  |
| Input                                                |                            |                    |                    |            |                    |                    |            |          |  |
| Interchannel Isolation                               |                            | -                  | 90                 | -          | -                  | 90                 | -          | dB       |  |
| HP Amp to Analog Input Isolation                     | $R_L = 10 \text{ k}\Omega$ | -                  | 100                | -          | -                  | 100                | -          | dB       |  |
| (Note 3)                                             | $R_1 = 16 \Omega$          | -                  | 70                 | -          | -                  | 70                 | -          | dB       |  |
| Speaker Amp to Analog Input Isola                    | _                          | -                  | 60                 | -          | -                  | 60                 | _          | dB       |  |
| Full-scale Input Voltage                             | ADC                        | 0.73•VA            | 0.769•VA           | 0.83•VA    | 0.73•VA            | 0.769•VA           | 0.83•VA    | Vpp      |  |
| Than sould input voltage                             | PGA (0 dB)                 | 0.73•VA<br>0.73•VA | 0.709°VA           | 0.83•VA    | 0.73•VA<br>0.73•VA | 0.770•VA           | 0.83•VA    | Vpp      |  |
|                                                      | PGA (+12 dB)               | -                  | 0.194•VA           | -          | -                  | 0.176*VA           | -          | Vpp      |  |
|                                                      | MIC (+16 dB)               | -                  | 0.115•VA           | -          | _                  | 0.115•VA           | -          | Vpp      |  |
|                                                      | MIC (+32 dB)               | -                  | 0.019•VA           | -          | -                  | 0.019•VA           | -          | Vpp      |  |
| Input Impedance (Note 4)                             | ADC                        | 18                 | -                  | -          | 18                 | -                  | -          | kΩ       |  |
| - , , ,                                              | PGA                        | 40                 | -                  | -          | 40                 | -                  | -          | kΩ       |  |
|                                                      | MIC                        | 50                 | -                  | -          | 50                 | -                  | -          | kΩ       |  |



## **ADC DIGITAL FILTER CHARACTERISTICS**

| Parameters (Note 5)                          |                                                               | Min   | Тур                 | Max    | Unit |
|----------------------------------------------|---------------------------------------------------------------|-------|---------------------|--------|------|
| Passband (Frequency Response)                | to -0.1 dB corner                                             | 0     | -                   | 0.4948 | Fs   |
| Passband Ripple                              |                                                               | -0.09 | -                   | 0.17   | dB   |
| Stopband                                     |                                                               | 0.6   | -                   | -      | Fs   |
| Stopband Attenuation                         |                                                               | 33    | -                   | -      | dB   |
| Total Group Delay                            |                                                               | -     | 7.6/Fs              | -      | S    |
| High-Pass Filter Characteristics (48 kHz Fs) | to -0.1 dB corner 0 - 0.4948  -0.09 - 0.17  0.6  33  7.6/Fs - |       |                     |        |      |
| Frequency Response                           | -3.0 dB                                                       | -     | 3.6                 | -      | Hz   |
|                                              | -0.13 dB                                                      | -     | 24.2                | -      | Hz   |
| Phase Deviation @ 20 Hz                      |                                                               | -     | 10                  | -      | Deg  |
| Passband Ripple                              |                                                               | -     | -                   | 0.17   | dB   |
| Filter Settling Time                         |                                                               | -     | 10 <sup>5</sup> /Fs | 0      | S    |

5. Response is clock-dependent and will scale with Fs. Note that the response plots (Figures 26 to 29 on page 78) have been normalized to Fs and can be de-normalized by multiplying the X-axis scale by Fs. HPF parameters are for Fs = 48 kHz.



## **ANALOG OUTPUT CHARACTERISTICS (COMMERCIAL - CNZ)**

Test conditions (unless otherwise specified): Input test signal is a full-scale 997 Hz sine wave; All Supplies = VA;  $T_A$  = +25°C; Sample Frequency = 48 kHz; Measurement bandwidth is 20 Hz to 20 kHz; Test load  $R_L$  = 10 k $\Omega$ ,  $C_L$  = 10 pF for the line output (see Figure 2); Test load  $R_L$  = 16  $\Omega$ ,  $C_L$  = 10 pF (see Figure 2) for the headphone output; HP\_GAIN[2:0] = 011; "Required Initialization Settings" on page 37 written on power up.

|                                      |                                   |            | VA = 2.5 \  | /         | \ \ \     | /A = 1.8  | V          |          |
|--------------------------------------|-----------------------------------|------------|-------------|-----------|-----------|-----------|------------|----------|
| Paramete                             | ers (Note 6)                      | Min        | Тур         | Max       | Min       | Тур       | Max        | Unit     |
| $R_L = 10 \text{ k}\Omega$           |                                   |            |             |           | •         |           |            | •        |
| Dynamic Range                        |                                   |            |             |           |           |           |            |          |
| 18- to 24-Bit                        | A-weighted                        | 92         | 98          | -         | 89        | 95        | -          | dB       |
|                                      | unweighted                        | 89         | 95          | -         | 86        | 92        | -          | dB       |
| 16-Bit                               | A-weighted                        | -          | 96          | -         | -         | 93        | -          | dB       |
|                                      | unweighted                        | -          | 93          | -         | -         | 90        | -          | dB       |
| Total Harmonic Distortion            | + Noise                           |            |             |           |           |           |            |          |
| 18- to 24-Bit                        | 0 dB                              | -          | -86         | -80       | -         | -88       | -82        | dB       |
|                                      | -20 dB                            | -          | -75         | -         | -         | -72       | -          | dB       |
|                                      | -60 dB                            | -          | -35         | -29       | -         | -32       | -26        | dB       |
| 16-Bit                               | 0 dB                              | -          | -86         | -         | -         | -88       | -          | dB       |
|                                      | -20 dB                            | -          | -73         | -         | -         | -70       | -          | dB       |
|                                      | -60 dB                            | -          | -33         | -         | -         | -30       | -          | dB       |
| $R_L = 16 \Omega$                    |                                   |            |             |           |           |           |            |          |
| Dynamic Range                        |                                   |            |             |           |           |           |            |          |
| 18- to 24-Bit                        | A-weighted                        | 92         | 98          | -         | 89        | 95        | -          | dB       |
|                                      | unweighted                        | 89         | 95          | -         | 86        | 92        | -          | dB       |
| 16-Bit                               | A-weighted                        | -          | 96          | -         | -         | 93        | -          | dB       |
|                                      | unweighted                        | -          | 93          | -         | -         | 90        | -          | dB       |
| Total Harmonic Distortion            | + Noise                           |            |             |           |           |           |            |          |
| 18- to 24-Bit                        | 0 dB                              | -          | -75         | -69       | -         | -75       | -69        | dB       |
|                                      | -20 dB                            | -          | -75         | -         | -         | -72       | -          | dB       |
|                                      | -60 dB                            | -          | -35         | -29       | -         | -32       | -26        | dB       |
| 16-Bit                               | 0 dB                              | -          | -75         | -         | -         | -75       | -          | dB       |
|                                      | -20 dB                            | -          | -73         | -         | -         | -70       | -          | dB       |
|                                      | -60 dB                            | -          | -33         | -         | -         | -30       | -          | dB       |
| Other Characteristics for I          | $R_L = 16 \Omega$ or 10 $k\Omega$ |            |             |           |           |           |            |          |
| Output Parameters                    | Modulation Index (MI)             | -          | 0.6787      | -         | -         | 0.6787    | -          |          |
| (Note 7)                             | Analog Gain Multiplier (G)        | -          | 0.6047      | -         | -         | 0.6047    | -          |          |
| Full-scale Output Voltage (2         | •G•MI•VA) (Note 7)                | Refer to   | Table "Line | Output Vo | Itage Lev | el Charac | teris-     | Vpp      |
|                                      |                                   | tics" on p | page 20     |           |           |           |            |          |
| Full-scale Output Power (No          | ote 7)                            | Refer to   | Table "Hea  | dphone Ou | ıtput Pov | wer Chara | cteristics | on       |
|                                      |                                   | page 19    |             |           |           |           |            |          |
| Interchannel Isolation (1 kHz        | z) 16 Ω                           | -          | 80          | -         | -         | 80        | -          | dB       |
| •                                    | 10 kΩ                             | -          | 95          | -         | -         | 93        | -          | dB       |
| Speaker Amp to HP Amp Is             | olation                           | -          | 80          | -         | -         | 80        | -          | dB       |
| Interchannel Gain Mismatch           |                                   | -          | 0.1         | 0.25      | -         | 0.1       | 0.25       | dB       |
| Gain Drift                           |                                   | -          | ±100        | -         | -         | ±100      | -          | ppm/°C   |
| AC Load Resistance (R <sub>L</sub> ) | (Note 8)                          | 16         | -           | -         | 16        | -         | -          | Ω        |
| Load Capacitance (C <sub>I</sub> )   | (Note 8)                          | -          | -           | 150       | -         | -         | 150        | pF       |
| 1                                    | (/                                |            |             |           | 1         |           |            | <u>'</u> |

- 6. One-half LSB of triangular PDF dither is added to data.
- 7. Full-scale output voltage and power is determined by the gain setting, G, in register "Headphone Analog Gain" on page 51. High gain settings at certain VA and VHP supply levels may cause clipping when the audio signal approaches full-scale, maximum power output, as shown in Figures 22 25 on page 75.



## **ANALOG OUTPUT CHARACTERISTICS (AUTOMOTIVE - DNZ)**

Test conditions (unless otherwise specified): Input test signal is a full-scale 997 Hz sine wave; All Supplies = VA;  $T_A$  = -40 to +85°C; Sample Frequency = 48 kHz and 96 kHz; Measurement bandwidth is 20 Hz to 20 kHz; Test load  $R_L$  = 10 k $\Omega$ ,  $C_L$  = 10 pF for the line output (see Figure 2); Test load  $R_L$  = 16  $\Omega$ ,  $C_L$  = 10 pF (see Figure 2) for the headphone output; HPGAIN[2:0] = 011. "Required Initialization Settings" on page 37 written on power up.

|                                      |                                 | VA =       | = 2.37 - 2. | .63 V      | VA :       | = 1.65 - 1. | .89 V     |            |
|--------------------------------------|---------------------------------|------------|-------------|------------|------------|-------------|-----------|------------|
| Paramete                             | rs (Note 6)                     | Min        | Тур         | Max        | Min        | Тур         | Max       | Unit       |
| $R_L = 10 \text{ k}\Omega$           |                                 |            |             |            | •          |             |           | •          |
| Dynamic Range                        |                                 |            |             |            |            |             |           |            |
| 18- to 24-Bit                        | A-weighted                      | 90         | 98          | -          | 87         | 95          | -         | dB         |
|                                      | unweighted                      | 87         | 95          | -          | 84         | 92          | -         | dB         |
| 16-Bit                               | A-weighted                      | -          | 96          | -          | -          | 93          | -         | dB         |
|                                      | unweighted                      | -          | 93          | -          | -          | 90          | -         | dB         |
| Total Harmonic Distortion -          | - Noise                         |            |             |            |            |             |           |            |
| 18- to 24-Bit                        | 0 dB                            | -          | -86         | -78        | -          | -88         | -80       | dB         |
|                                      | -20 dB                          | -          | -75         | -          | -          | -72         | -         | dB         |
|                                      | -60 dB                          | -          | -35         | -27        | -          | -32         | -24       | dB         |
| 16-Bit                               | 0 dB                            | -          | -86         | -          | -          | -88         | -         | dB         |
|                                      | -20 dB                          |            | -73         | -          | -          | -70         | -         | dB         |
|                                      | -60 dB                          | -          | -33         | -          | -          | -30         | -         | dB         |
| $R_L = 16 \Omega$                    |                                 |            |             |            |            |             |           |            |
| Dynamic Range                        |                                 |            |             |            |            |             |           |            |
| 18- to 24-Bit                        | A-weighted                      | 90         | 98          | -          | 87         | 95          | -         | dB         |
|                                      | unweighted                      | 87         | 95          | -          | 84         | 92          | -         | dB         |
| 16-Bit                               | A-weighted                      | -          | 96          | -          | -          | 93          | -         | dB         |
|                                      | unweighted                      | -          | 93          | -          | -          | 90          | -         | dB         |
| Total Harmonic Distortion -          | - Noise                         |            |             |            |            |             |           |            |
| 18- to 24-Bit                        | 0 dB                            | -          | -75         | -67        | -          | -75         | -67       | dB         |
|                                      | -20 dB                          | -          | -75         | -          | -          | -72         | -         | dB         |
|                                      | -60 dB                          | -          | -35         | -27        | -          | -32         | -24       | dB         |
| 16-Bit                               | 0 dB                            | -          | -75         | -          | -          | -75         | -         | dB         |
|                                      | -20 dB                          | -          | -73         | -          | -          | -70         | -         | dB         |
|                                      | -60 dB                          | -          | -33         | -          | -          | -30         | -         | dB         |
| Other Characteristics for R          | $L = 16 \Omega$ or 10 $k\Omega$ |            |             |            |            |             |           |            |
| Output Parameters                    | Modulation Index (MI)           | -          | 0.6787      | -          | -          | 0.6787      | -         |            |
| (Note 7)                             | Analog Gain Multiplier (G)      | -          | 0.6047      | -          | -          | 0.6047      | -         |            |
| Full-scale Output Voltage (2•0       | G•MI•VA) (Note 7)               | Refer to   | the table i | n "Line Oເ | ıtput Volt | age Level ( | Charac-   | Vpp        |
|                                      | , , , ,                         | teristics" | on page 2   | 20         | •          |             |           |            |
| Full-scale Output Power              | (Note 7)                        | Refer to   | the table i | n "Headph  | one Out    | out Power ( | Character | istics" on |
| ·                                    | ,                               | page 19    |             | •          |            |             |           |            |
| Interchannel Isolation (1 kHz)       | 16 Ω                            |            | 80          | -          | -          | 80          | -         | dB         |
| ,                                    | 10 kΩ                           | -          | 95          | -          | -          | 93          | -         | dB         |
| Speaker Amp to HP Amp Isol           | ation                           | -          | 80          | -          | -          | 80          | -         | dB         |
| Interchannel Gain Mismatch           |                                 | -          | 0.1         | 0.25       | -          | 0.1         | 0.25      | dB         |
| Gain Drift                           |                                 | -          | ±100        | -          | -          | ±100        | -         | ppm/°C     |
| AC Load Resistance (R <sub>I</sub> ) | (Note 8)                        | 16         | -           | -          | 16         | -           | -         | Ω          |
| Load Capacitance (C <sub>I</sub> )   | (Note 8)                        | -          | -           | 150        | -          | -           | 150       | pF         |
| ===== (al)                           | (. 1010 0)                      | 1          |             |            | l          |             |           | ۳.         |

<sup>8.</sup> See Figure 2. R<sub>L</sub> and C<sub>L</sub> reflect the recommended minimum resistance and maximum capacitance required for the internal op-amp's stability and signal integrity. In this circuit topology, C<sub>L</sub> will effectively move the band-limiting pole of the amp in the output stage. Increasing this value beyond the recommended 150 pF can cause the internal op-amp to become unstable.



## **ANALOG PASSTHROUGH CHARACTERISTICS**

Test Conditions (unless otherwise specified): Input sine wave (relative to full-scale): 1 kHz through passive input filter; PGA and HP/Line Gain = 0 dB; All Supplies = VA;  $T_A = +25$ °C; Sample Frequency = 48 kHz; Measurement Bandwidth is 20 Hz to 20 kHz; "Required Initialization Settings" on page 37 written on power up.

|                                   |             |     | VA = 2.5 V |     |     | VA = 1.8 V |     |      |
|-----------------------------------|-------------|-----|------------|-----|-----|------------|-----|------|
| Parameters                        |             | Min | Тур        | Max | Min | Тур        | Max | Unit |
| Analog In to HP/Line Amp (ADC is  | powered dow | n)  |            |     | •   |            |     |      |
| $R_L = 10 \text{ k}\Omega$        |             |     |            |     |     |            |     |      |
| Dynamic Range                     | A-weighted  | -   | -96        | -   | -   | -94        | -   | dB   |
|                                   | unweighted  | -   | -93        | -   | -   | -91        | -   | dB   |
| Total Harmonic Distortion + Noise | -1 dBFS     | -   | -70        | -   | -   | -70        | -   | dB   |
|                                   | -20 dBFS    | -   | -73        | -   | -   | -71        | -   | dB   |
|                                   | -60 dBFS    | -   | -33        | -   | -   | -31        | -   | dB   |
| Full-scale Input Voltage          |             | -   | 0.91•VA    | -   | -   | 0.91•VA    | -   | Vpp  |
| Full-scale Output Voltage         |             | -   | 0.84•VA    | -   | -   | 0.84•VA    | -   | Vpp  |
| Passband Ripple                   |             | -   | 0/-0.3     | -   | -   | 0/-0.3     | -   | dB   |
| $R_L = 16 \Omega$                 |             |     |            |     | •   |            |     | •    |
| Dynamic Range                     | A-weighted  | -   | -96        | -   | -   | -94        | -   | dB   |
|                                   | unweighted  | -   | -93        | -   | -   | -91        | -   | dB   |
| Total Harmonic Distortion + Noise | -1 dBFS     | -   | -70        | -   | -   | -70        | -   | dB   |
|                                   | -20 dBFS    | -   | -73        | -   | -   | -71        | -   | dB   |
|                                   | -60 dBFS    | -   | -33        | -   | -   | -31        | -   | dB   |
| Full-scale Input Voltage          |             | -   | 0.91•VA    | -   | -   | 0.91•VA    | -   | Vpp  |
| Full-scale Output Voltage         |             | -   | 0.84•VA    | -   | -   | 0.84•VA    | -   | Vpp  |
| Output Power                      |             | -   | 32         | -   | -   | 17         | -   | mW   |
| Passband Ripple                   |             | -   | 0/-0.3     | -   | -   | 0/-0.3     | -   | dB   |

#### **PWM OUTPUT CHARACTERISTICS**

Test conditions (unless otherwise specified): Input test signal is a full scale 997 Hz signal; MCLK = 12.2880 MHz; Measurement Bandwidth is 20 Hz to 20 kHz; Sample Frequency = 48 kHz; Test load  $R_L = 8~\Omega$  for stereo full-bridge,  $R_L = 4~\Omega$  for mono parallel full-bridge; VD = VL = VA = VHP = 1.8V; PWM Modulation Index of 0.85; PWM Switch Rate = 384 kHz; "Required Initialization Settings" on page 37 written on power up. (Note 9)

| Parameters (Note 10)              | Symbol | Conditions                                 | Min | Тур  | Max | Units            |
|-----------------------------------|--------|--------------------------------------------|-----|------|-----|------------------|
| VP = 5.0 V                        |        |                                            | •   |      |     |                  |
| Power Output per Channel          | Po     |                                            |     |      |     |                  |
| Stereo Full-Bridge                |        | THD+N < 10%                                | -   | 1.00 | -   | W <sub>rms</sub> |
|                                   |        | THD+N < 1%                                 | -   | 0.80 | -   | $W_{rms}$        |
| Mono Parallel Full-Bridge         |        | THD+N < 10%                                | -   | 1.90 | -   | W <sub>rms</sub> |
|                                   |        | THD+N < 1%                                 | -   | 1.50 | -   | $W_{rms}$        |
| Total Harmonic Distortion + Noise | THD+N  |                                            |     |      |     |                  |
| Stereo Full-Bridge                |        | $P_{O} = 0 \text{ dBFS} = 0.8W$            | -   | 0.52 | -   | %                |
| Mono Parallel Full-Bridge         |        | $P_{O} = -3 \text{ dBFS} = 0.75 \text{ W}$ | -   | 0.10 | -   | %                |
|                                   |        | $P_{O} = 0 \text{ dBFS} = 1.5 \text{ W}$   | -   | 0.50 | -   | %                |
| Dynamic Range                     | DR     |                                            |     |      |     |                  |
| Stereo Full-Bridge                |        | P <sub>O</sub> = -60 dBFS, A-Weighted      | -   | 91   | -   | dB               |
|                                   |        | $P_O = -60$ dBFS, Unweighted               | -   | 88   | -   | dB               |
| Mono Parallel Full-Bridge         |        | P <sub>O</sub> = -60 dBFS, A-Weighted      | -   | 91   | -   | dB               |
|                                   |        | P <sub>O</sub> = -60 dBFS, Unweighted      | -   | 88   | -   | dB               |



| Parameters (Note 10)              | Symbol              | Conditions                                                             | Min | Тур  | Max | Units            |
|-----------------------------------|---------------------|------------------------------------------------------------------------|-----|------|-----|------------------|
| VP = 3.7 V                        | I                   |                                                                        |     |      |     |                  |
| Power Output per Channel          | Po                  |                                                                        |     |      |     |                  |
| Stereo Full-Bridge                |                     | THD+N < 10%                                                            | -   | 0.55 | -   | $W_{rms}$        |
| _                                 |                     | THD+N < 1%                                                             | -   | 0.45 | -   | W <sub>rms</sub> |
| Mono Parallel Full-Bridge         |                     | THD+N < 10%                                                            | -   | 1.00 | -   | $W_{rms}$        |
|                                   |                     | THD+N < 1%                                                             | -   | 0.84 | -   | $W_{rms}$        |
| Total Harmonic Distortion + Noise | THD+N               |                                                                        |     |      |     |                  |
| Stereo Full-Bridge                |                     | $P_{O} = 0 \text{ dBFS} = 0.43 \text{ W}$                              | -   | 0.54 | -   | %                |
| Mono Parallel Full-Bridge         |                     | $P_O = -3 \text{ dBFS} = 0.41 \text{ W}$                               | -   | 0.09 | -   | %                |
|                                   |                     | $P_{O} = 0 \text{ dBFS} = 0.81 \text{ W}$                              | -   | 0.45 | -   | %                |
| Dynamic Range                     | DR                  |                                                                        |     |      |     |                  |
| Stereo Full-Bridge                |                     | P <sub>O</sub> = -60 dBFS, A-Weighted                                  | -   | 91   | -   | dB               |
|                                   |                     | $P_O = -60 \text{ dBFS}$ , Unweighted                                  | -   | 88   | -   | dB               |
| Mono Parallel Full-Bridge         |                     | P <sub>O</sub> = -60 dBFS, A-Weighted                                  | -   | 95   | -   | dB               |
|                                   |                     | P <sub>O</sub> = -60 dBFS, Unweighted                                  | -   | 92   | -   | dB               |
| VP =2.5 V                         |                     |                                                                        |     |      |     |                  |
| Power Output per Channel          | Po                  |                                                                        |     |      |     |                  |
| Stereo Full-Bridge                |                     | THD+N < 10%                                                            | -   | 0.23 | -   | $W_{rms}$        |
|                                   |                     | THD+N < 1%                                                             | -   | 0.19 | -   | $W_{rms}$        |
| Mono Parallel Full-Bridge         |                     | THD+N < 10%                                                            | -   | 0.44 | -   | $W_{rms}$        |
|                                   |                     | THD+N < 1%                                                             | -   | 0.35 | -   | W <sub>rms</sub> |
| Total Harmonic Distortion + Noise | THD+N               |                                                                        |     |      |     |                  |
| Stereo Full-Bridge                |                     | $P_{O} = 0 \text{ dBFS} = 0.18 \text{ W}$                              | -   | 0.50 | -   | %                |
| Mono Parallel Full-Bridge         |                     | $P_{O} = -3 \text{ dBFS} = 0.17 \text{ W}$                             | -   | 0.08 | -   | %                |
|                                   |                     | $P_{O} = 0 \text{ dBFS} = 0.35 \text{ W}$                              | -   | 0.43 | -   | %                |
| Dynamic Range                     | DR                  |                                                                        |     |      |     |                  |
| Stereo Full-Bridge                |                     | $P_O = -60 \text{ dBFS}, A-Weighted}$                                  | -   | 91   | -   | dB               |
|                                   |                     | P <sub>O</sub> = -60 dBFS, Unweighted                                  | -   | 88   | -   | dB               |
| Mono Parallel Full-Bridge         |                     | $P_O = -60 \text{ dBFS}, A-Weighted}$                                  | -   | 94   | -   | dB               |
|                                   |                     | P <sub>O</sub> = -60 dBFS, Unweighted                                  | -   | 91   | -   | dB               |
| MOSFET On Resistance              | R <sub>DS(ON)</sub> | $VP = 5.0V, I_d = 0.5 A$                                               | -   | 600  | -   | mΩ               |
| MOSFET On Resistance              | R <sub>DS(ON)</sub> | $VP = 3.7V, I_d = 0.5 A$                                               | -   | 640  | -   | mΩ               |
| MOSFET On Resistance              | R <sub>DS(ON)</sub> | $VP = 2.5V, I_d = 0.5 A$                                               | -   | 760  | -   | mΩ               |
| Efficiency                        | η                   | $VP = 5.0 \text{ V}, P_O = 2 \text{ x } 0.8 \text{ W}, R_L = 8 \Omega$ | -   | 81   | -   | %                |
| Output Operating Peak Current     | I <sub>PC</sub>     |                                                                        | -   | -    | 1.5 | Α                |
| VP Input Current During Reset     | $I_{VP}$            | RESET, pin 32, is held low                                             | -   | 0.8  | 5.0 | μΑ               |

<sup>9.</sup> The PWM driver should be used in captive speaker systems only.

<sup>10.</sup> Optimal PWM performance is achieved when MCLK > 12 MHz.



## **HEADPHONE OUTPUT POWER CHARACTERISTICS**

Test conditions (unless otherwise specified): Input test signal is a full-scale 997 Hz sine wave; Sample Frequency = 48 kHz; Measurement Bandwidth is 20 Hz to 20 kHz; Test load  $R_L$  = 16  $\Omega$ ,  $C_L$  = 10 pF (see Figure 2); "Required Initialization Settings" on page 37 written on power up.

| P             | arameters          |          |     | VA = 2.5V    |            | VA = 1.8V   |              |           | Unit              |
|---------------|--------------------|----------|-----|--------------|------------|-------------|--------------|-----------|-------------------|
|               |                    |          | Min | Тур          | Max        | Min         | Тур          | Max       |                   |
| AOUTx Power   | Into $R_L = 10$    | $\Omega$ |     |              |            |             |              |           |                   |
| HP_GAIN[2:0]  | Analog<br>Gain (G) | VHP      |     |              |            |             |              |           |                   |
| 000           | 0.3959             | 1.8 V    | -   | 14           | -          | -           | 7            | -         | mW <sub>rms</sub> |
|               |                    | 2.5 V    | -   | 14           | -          | -           | 7            | -         | mW <sub>rms</sub> |
| 001           | 0.4571             | 1.8 V    | -   | 19           | -          | -           | 10           | -         | mW <sub>rms</sub> |
|               |                    | 2.5 V    | -   | 19           | -          | -           | 10           | -         | mW <sub>rms</sub> |
| 010           | 0.5111             | 1.8 V    | -   | 23           | -          | -           | 12           | -         | mW <sub>rms</sub> |
|               |                    | 2.5 V    | -   | 23           | -          | -           | 12           | -         | $mW_{rms}$        |
| 011 (default) | 0.6047             | 1.8 V    |     | (Note 11)    |            | -           | 17           | -         | $mW_{rms}$        |
|               |                    | 2.5 V    | -   | 32           | -          | -           | 17           | -         | $mW_{rms}$        |
| 100           | 0.7099             | 1.8 V    |     | (Note 11)    |            | -           | 23           | -         | mW <sub>rms</sub> |
|               |                    | 2.5 V    | -   | 44           | -          | -           | 23           | -         | $mW_{rms}$        |
| 101           | 0.8399             | 1.8 V    |     |              |            | (Note 7),   | Figure 22 or | n page 74 | mW <sub>rms</sub> |
|               |                    | 2.5 V    |     |              |            | -           | 32           | -         | $mW_{rms}$        |
| 110           | 1.0000             | 1.8 V    |     | (Note 7, 11) | See Figure | s 22 and 23 | on page 74   |           | mW <sub>rms</sub> |
|               |                    | 2.5 V    |     |              |            |             |              |           | mW <sub>rms</sub> |
| 111           | 1.1430             | 1.8 V    |     |              |            |             |              |           | mW <sub>rms</sub> |
|               |                    | 2.5 V    |     |              |            |             |              |           | mW <sub>rms</sub> |

11. VHP settings lower than VA reduces the headroom of the headphone amplifier. As a result, the DAC may not achieve the full THD+N performance at full-scale output voltage and power.



Figure 2. Headphone Output Test Load



## LINE OUTPUT VOLTAGE LEVEL CHARACTERISTICS

Test conditions (unless otherwise specified): Input test signal is a full-scale 997 Hz sine wave; measurement bandwidth is 20 Hz to 20 kHz; Sample Frequency = 48 kHz; Test load  $R_L$  = 10 k $\Omega$ ,  $C_L$  = 10 pF (see Figure 2); "Required Initialization Settings" on page 37 written on power up.

| P               | arameters          |                   |      | VA = 2.5V   |      | VA = 1.8V |      | Unit |          |
|-----------------|--------------------|-------------------|------|-------------|------|-----------|------|------|----------|
|                 |                    |                   | Min  | Тур         | Max  | Min       | Тур  | Max  |          |
| AOUTx Voltage I | $nto R_L = 10$     | <b>k</b> $\Omega$ | •    |             |      | •         |      |      | •        |
| HP_GAIN[2:0]    | Analog<br>Gain (G) | VHP               |      |             |      |           |      |      |          |
| 000             | 0.3959             | 1.8 V             | -    | 1.34        | -    | -         | 0.97 | -    | $V_{pp}$ |
|                 |                    | 2.5 V             | -    | 1.34        | -    | -         | 0.97 | -    | $V_{pp}$ |
| 001             | 0.4571             | 1.8 V             | -    | 1.55        | -    | -         | 1.12 | -    | $V_{pp}$ |
|                 |                    | 2.5 V             | -    | 1.55        | -    | -         | 1.12 | -    | $V_{pp}$ |
| 010             | 0.5111             | 1.8 V             | -    | 1.73        | -    | -         | 1.25 | -    | $V_{pp}$ |
|                 |                    | 2.5 V             | -    | 1.73        | -    | -         | 1.25 | -    | $V_{pp}$ |
| 011 (default)   | 0.6047             | 1.8 V             | -    | 2.05        | -    | 1.41      | 1.48 | 1.55 | $V_{pp}$ |
|                 |                    | 2.5 V             | 1.95 | 2.05        | 2.15 | -         | 1.48 | -    | $V_{pp}$ |
| 100             | 0.7099             | 1.8 V             | -    | 2.41        | -    | -         | 1.73 | -    | $V_{pp}$ |
|                 |                    | 2.5 V             | -    | 2.41        | -    | -         | 1.73 | -    | $V_{pp}$ |
| 101             | 0.8399             | 1.8 V             | -    | 2.85        | -    |           | 2.05 |      | $V_{pp}$ |
|                 |                    | 2.5 V             | -    | 2.85        | -    | -         | 2.05 | -    | $V_{pp}$ |
| 110             | 1.0000             | 1.8 V             | -    | 3.39        | -    | -         | 2.44 | -    | $V_{pp}$ |
|                 |                    | 2.5 V             | -    | 3.39        | -    | -         | 2.44 | -    | $V_{pp}$ |
| 111             | 1.1430             | 1.8 V             | (;   | See (Note 1 | 1)   | -         | 2.79 | -    | $V_{pp}$ |
|                 |                    | 2.5 V             | -    | 3.88        | -    | -         | 2.79 | -    | $V_{pp}$ |

## **COMBINED DAC INTERPOLATION & ON-CHIP ANALOG FILTER RESPONSE**

| Parameters (Note 12)               |                                       | Min    | Тур  | Max              | Unit     |
|------------------------------------|---------------------------------------|--------|------|------------------|----------|
| Frequency Response 10 Hz to 20 kHz |                                       | -0.01  | -    | +0.08            | dB       |
| Passband                           | to -0.05 dB corner<br>to -3 dB corner | 0<br>0 | -    | 0.4780<br>0.4996 | Fs<br>Fs |
| StopBand                           |                                       | 0.5465 | -    | -                | Fs       |
| StopBand Attenuation (Note 13)     |                                       | 50     | -    | -                | dB       |
| Group Delay                        |                                       | -      | 9/Fs | -                | S        |
| De-emphasis Error                  | Fs = 32 kHz                           | -      | -    | +1.5/+0          | dB       |
|                                    | Fs = 44.1 kHz                         |        | -    | +0.05/-0.25      | dB       |
|                                    | Fs = 48  kHz                          | -      | -    | -0.2/-0.4        | dB       |

- 12. Response is clock dependent and will scale with Fs. Note that the response plots (Figures 30 and 33 on page 78) have been normalized to Fs and can be de-normalized by multiplying the X-axis scale by Fs.
- 13. Measurement Bandwidth is from Stopband to 3 Fs.



## **SWITCHING SPECIFICATIONS - SERIAL PORT**

Inputs: Logic 0 = DGND, Logic 1 = VL, SDOUT  $C_{LOAD}$  = 15 pF.

| Parameters                               |                  | Symbol                 | Min | Max                        | Units |
|------------------------------------------|------------------|------------------------|-----|----------------------------|-------|
| RESET pin Low Pulse Width                | (Note 14)        |                        | 1   | -                          | ms    |
| MCLK Frequency (Note 15)                 |                  |                        | `   | al Port Clock-<br>page 34) | MHz   |
| MCLK Duty Cycle                          |                  |                        | 45  | 55                         | %     |
| Slave Mode                               |                  |                        |     |                            |       |
| Input Sample Rate (LRCK)                 |                  | F <sub>s</sub>         | ,   | al Port Clock-<br>page 34) | kHz   |
| LRCK Duty Cycle                          |                  |                        | 45  | 55                         | %     |
| SCLK Frequency                           |                  | 1/t <sub>P</sub>       | -   | 64•F <sub>s</sub>          | Hz    |
| SCLK Duty Cycle                          |                  |                        | 45  | 55                         | %     |
| LRCK Setup Time Before SCLK Rising Edge  |                  | t <sub>s(LK-SK)</sub>  | 40  | -                          | ns    |
| LRCK Edge to SDOUT MSB Output Delay      |                  | t <sub>d(MSB)</sub>    | -   | 52                         | ns    |
| SDOUT Setup Time Before SCLK Rising Edge |                  | t <sub>s(SDO-SK)</sub> | 20  | -                          | ns    |
| SDOUT Hold Time After SCLK Rising Edge   |                  | t <sub>h(SK-SDO)</sub> | 30  | -                          | ns    |
| SDIN Setup Time Before SCLK Rising Edge  |                  | t <sub>s(SD-SK)</sub>  | 20  | -                          | ns    |
| SDIN Hold Time After SCLK Rising Edge    |                  | t <sub>h</sub>         | 20  | -                          | ns    |
| Master Mode                              |                  |                        |     |                            |       |
| Output Sample Rate (LRCK)                | All Speed Modes  | F <sub>s</sub>         | `   | al Port Clock-<br>page 34) | Hz    |
| LRCK Duty Cycle                          |                  |                        | 45  | 55                         | %     |
| SCLK Frequency                           | SCLK=MCLK mode   | 1/t <sub>P</sub>       | -   | 12.0000                    | MHz   |
|                                          | MCLK=12.0000 MHz | 1/t <sub>P</sub>       | -   | 68•F <sub>s</sub>          | Hz    |
|                                          | all other modes  | 1/t <sub>P</sub>       | -   | 64•F <sub>s</sub>          | Hz    |
| SCLK Duty Cycle                          |                  |                        | 45  | 55                         | %     |
| LRCK Edge to SDOUT MSB Output Delay      |                  | t <sub>d(MSB)</sub>    | -   | 52                         | ns    |
| SDOUT Setup Time Before SCLK Rising Edge |                  | t <sub>s(SDO-SK)</sub> | 20  | -                          | ns    |
| SDOUT Hold Time After SCLK Rising Edge   |                  | t <sub>h(SK-SDO)</sub> | 30  | -                          | ns    |
| SDIN Setup Time Before SCLK Rising Edge  |                  | t <sub>s(SD-SK)</sub>  | 20  | -                          | ns    |
| SDIN Hold Time After SCLK Rising Edge    |                  | t <sub>h</sub>         | 20  | -                          | ns    |

- 14. After powering up the CS42L52, RESET should be held low after the power supplies and clocks are settled.
- 15. See "Example System Clock Frequencies" on page 76 for typical MCLK frequencies.



Figure 3. Serial Audio Interface Timing



## **SWITCHING SPECIFICATIONS - I2C CONTROL PORT**

Inputs: Logic 0 = DGND, Logic 1 = VL, SDA  $C_L = 30 \text{ pF}.$ 

| Parameters                                             | Symbol            | Min | Max  | Unit |
|--------------------------------------------------------|-------------------|-----|------|------|
| SCL Clock Frequency                                    | f <sub>scl</sub>  | -   | 100  | kHz  |
| RESET Rising Edge to Start                             | t <sub>irs</sub>  | 550 | -    | ns   |
| Bus Free Time Between Transmissions                    | t <sub>buf</sub>  | 4.7 | -    | μs   |
| Start Condition Hold Time (prior to first clock pulse) | t <sub>hdst</sub> | 4.0 | -    | μs   |
| Clock Low time                                         | t <sub>low</sub>  | 4.7 | -    | μs   |
| Clock High Time                                        | t <sub>high</sub> | 4.0 | -    | μs   |
| Setup Time for Repeated Start Condition                | t <sub>sust</sub> | 4.7 | 1    | μs   |
| SDA Hold Time from SCL Falling (Note 16)               | t <sub>hdd</sub>  | 0   | -    | μs   |
| SDA Setup time to SCL Rising                           | t <sub>sud</sub>  | 250 | -    | ns   |
| Rise Time of SCL and SDA                               | t <sub>rc</sub>   | -   | 1    | μs   |
| Fall Time SCL and SDA                                  | t <sub>fc</sub>   | -   | 300  | ns   |
| Setup Time for Stop Condition                          | t <sub>susp</sub> | 4.7 | -    | μs   |
| Acknowledge Delay from SCL Falling                     | t <sub>ack</sub>  | 300 | 1000 | ns   |

16. Data must be held for sufficient time to bridge the transition time,  $t_{fc}$ , of SCL.



Figure 4. Control Port Timing - I<sup>2</sup>C



## DC ELECTRICAL CHARACTERISTICS

AGND = 0 V; All voltages with respect to ground.

| Parameters                                   |                         | Min | Тур     | Max | Units |
|----------------------------------------------|-------------------------|-----|---------|-----|-------|
| VQ Characteristics                           |                         |     |         |     |       |
| Nominal Voltage                              |                         | -   | 0.5•VA  | -   | V     |
| Output Impedance                             |                         | -   | 23      | -   | kΩ    |
| DC Current Source/Sink                       |                         | -   | -       | 1   | μΑ    |
| MIC BIAS Characteristics                     |                         |     |         |     | •     |
| Nominal Voltage                              | BIASLVL[2:0] = 000      | -   | 0.5•VA  | -   | V     |
|                                              | BIASLVL[2:0] = 001      | -   | 0.6•VA  | -   | V     |
|                                              | BIASLVL[2:0] = 010      | -   | 0.7•VA  | -   | V     |
|                                              | BIASLVL[2:0] = 011      | -   | 0.8•VA  | -   | V     |
|                                              | BIASLVL[2:0] = 100      | -   | 0.83•VA | -   | V     |
|                                              | BIASLVL[2:0] = 101      | -   | 0.91•VA | -   | V     |
| DC Output Current                            |                         | -   | -       | 1   | mA    |
| Power Supply Rejection Ratio (PSRR)          | 1 kHz                   | -   | 50      | -   | dB    |
| Power Supply Rejection Ratio Characteristics |                         |     |         |     | •     |
| PSRR @1 kHz (Note 17)                        | PGA to ADC              | -   | 44      | -   | dB    |
|                                              | ADC                     | -   | 60      | -   | dB    |
|                                              | DAC (HP & Line Amps)    | -   | 60      | -   | dB    |
| PSRR @60 Hz (Note 17)                        | PGA to ADC(Note 18)     | -   | 22      | -   | dB    |
|                                              | ADC                     | -   | 42      | -   | dB    |
|                                              | DAC (HP & Line Amps)    | -   | 60      | -   | dB    |
| PSRR @217 Hz                                 | Full-Bridge PWM Outputs | -   | 56      | -   | dB    |

- 17. Valid with the recommended capacitor values on FILT+ and VQ. Increasing the capacitance will also increase the PSRR.
- 18. The PGA is biased with VQ, created from a resistor divider from the VA supply. Increasing the capacitance on VQ will also increase the PSRR at low frequencies. A 10  $\mu$ F capacitor on VQ improves the PSRR to 42 dB.

## **DIGITAL INTERFACE SPECIFICATIONS & CHARACTERISTICS**

| Parameters (Note 19)                                  |                                                | Symbol          | Min                           | Max         | Units       |
|-------------------------------------------------------|------------------------------------------------|-----------------|-------------------------------|-------------|-------------|
| Input Leakage Current                                 |                                                | l <sub>in</sub> | -                             | ±10         | μΑ          |
| Input Capacitance                                     |                                                |                 | -                             | 10          | pF          |
| 1.8 V - 3.3 V Logic                                   | <u>.                                      </u> |                 |                               |             |             |
| High-Level Output Voltage (I <sub>OH</sub> = -100 μA) |                                                | V <sub>OH</sub> | VL - 0.2                      | -           | V           |
| Low-Level Output Voltage (I <sub>OL</sub> = 100 μA)   |                                                | V <sub>OL</sub> | -                             | 0.2         | V           |
| VI<br>VI                                              | = 1.65 V<br>_ = 1.8 V<br>_ = 2.0 V             | V <sub>IH</sub> | 0.85•VL<br>0.76•VL<br>0.68•VL | -<br>-<br>- | V<br>V<br>V |
| Low-Level Input Voltage                               | _ > 2.0 V                                      | V <sub>IL</sub> | 0.65•VL<br>-                  | 0.30•VL     | V           |

19. See "I/O Pin Characteristics" on page 9 for serial and control port power rails.



## POWER CONSUMPTION See (Note 20).

|    |                                      | Power Ctl. Registers |          |     |          |     |          | Typical Current (mA) |             |              |              |               |               |            |                  |                                               |                 |                                         |                            |                                        |
|----|--------------------------------------|----------------------|----------|-----|----------|-----|----------|----------------------|-------------|--------------|--------------|---------------|---------------|------------|------------------|-----------------------------------------------|-----------------|-----------------------------------------|----------------------------|----------------------------------------|
|    | Operation                            |                      |          | 02h |          |     | _        | 03h                  | _           |              |              | 4h            |               |            |                  | , , <u>, , , , , , , , , , , , , , , , , </u> |                 | ,                                       |                            |                                        |
|    |                                      | PDN_PGAB             | PDN_PGAA |     | PDN_ADCA | PDN | PDN_MICB | PDN_MICA             | PDN_MICBIAS | PDN_HPB[1:0] | PDN_HPA[1:0] | PDN_SPKB[1:0] | PDN_SPKA[1:0] | v          | i <sub>VHP</sub> | i <sub>VA</sub>                               | i <sub>VD</sub> | i <sub>VL</sub><br>VL=3.3V<br>(Note 23) | i <sub>VP</sub><br>VP=3.7V | Total<br>Power<br>(mW <sub>rms</sub> ) |
| 1  | Off (Note 21)                        | X                    | X        | X   | X        | X   | X        | X                    | X           | X            | X            | X             | X             | 1.8        | 0.00             | 0.00                                          | 0.00            | 0.00                                    | 0.00                       | 0.00                                   |
|    |                                      |                      |          |     |          |     |          |                      |             |              |              |               |               | 2.5        | 0.00             | 0.00                                          | 0.00            | 0.00                                    | 0.00                       | 0.00                                   |
| 2  | Standby (Note 22)                    | Х                    | Х        | Χ   | Χ        | 1   | Х        | Χ                    | Χ           | Х            | Х            | Х             | Х             | 1.8        | 0.00             | 0.00                                          | 0.01            | 0.00                                    | 0.00                       | 0.02                                   |
|    |                                      |                      |          |     |          |     |          |                      |             |              |              |               |               | 2.5        | 0.00             | 0.00                                          | 0.02            | 0.00                                    | 0.00                       | 0.05                                   |
| 3  | Mono Record ADC                      | 1                    | 1        | 1   | 0        | 0   | 1        | 1                    | 1           | 11           | 11           | 11            | 11            | 1.8        | 0.00             | 1.67                                          | 2.32            | 0.03                                    | 0.00                       | 7.24                                   |
|    |                                      |                      |          |     |          |     | _        |                      |             |              |              |               |               | 2.5        | 0.00             | 1.87                                          | 3.72            | 0.00                                    | 0.00                       | 14.05                                  |
|    | PGA to ADC                           | 1                    | 0        | 1   | 0        | 0   | 1        | 1                    | 1           | 11           | 11           | 11            | 11            | 1.8        | 0.00             | 2.1                                           | 2.31            | 0.03                                    | 0.00                       | 7.99                                   |
|    | MIO ( - DOA ( - ADO                  | _                    |          |     | _        | _   | _        |                      | _           | 44           | - 4 4        |               |               | 2.5        | 0.00             | 2.3                                           | 3.72            |                                         |                            | 15.13                                  |
|    | MIC to PGA to ADC (with Bias)        | 1                    | 0        | 1   | U        | U   | 1        | 0                    | 0           | 11           | 11           | 11            | 11            | 1.8        | 0.00             | 3.48                                          | 2.32            | 0.03                                    | 0.00                       | 10.49                                  |
|    | MIC to PGA to ADC                    | 1                    | 0        | 1   | 0        | 0   | 1        | 0                    | 1           | 11           | 11           | 11            | 11            | 2.5        | 0.00             | 3.71                                          | 3.72<br>2.32    |                                         |                            | 18.65<br>9.90                          |
|    | (no Bias)                            |                      | U        | '   | U        | U   |          | U                    | ı           | 11           | 11           | 11            | 11            | 2.5        | 0.00             | 3.15                                          | 3.73            | 0.03                                    | 0.00                       | 9.90<br>17.83                          |
| 4  | Stereo Record ADC                    | 1                    | 1        | 0   | 0        | 0   | 1        | 1                    | 1           | 11           | 11           | 11            | 11            | 1.8        | 0.00             | 2.31                                          | 2.37            |                                         |                            | 8.48                                   |
| 7  | 4 Steleo Record ADC                  |                      | •        | Ü   | Ü        | Ü   |          | •                    | •           | ' '          | • • •        |               | • • •         | 2.5        | 0.00             | 2.53                                          | 3.82            | 0.03                                    | 0.00                       | 15.95                                  |
|    | PGA to ADC                           | 0                    | 0        | 0   | 0        | 0   | 1        | 1                    | 1           | 11           | 11           | 11            | 11            | 1.8        | 0.00             | 3.18                                          | 2.37            |                                         |                            | 10.04                                  |
|    |                                      |                      | Ū        | Ū   | Ū        | Ū   |          |                      |             |              | •            | •             | • •           | 2.5        | 0.00             | 3.42                                          | 3.81            | 0.03                                    | 0.00                       | 18.15                                  |
|    | MIC to PGA to ADC                    | 0                    | 0        | 0   | 0        | 0   | 0        | 0                    | 1           | 11           | 11           | 11            | 11            | 1.8        | 0.00             | 5.32                                          | 2.37            |                                         |                            | 13.90                                  |
|    | (no Bias)                            |                      |          |     |          |     |          |                      |             |              |              |               |               | 2.5        | 0.00             | 5.57                                          | 3.81            | 0.03                                    | 0.00                       | 23.53                                  |
| 5  | Mono Playback to Headphone           | 1                    | 1        | 1   | 1        | 0   | 1        | 1                    | 1           | 10           | 11           | 11            | 11            | 1.8        | 1.59             | 1.99                                          | 2.72            | 0.04                                    | 0.00                       | 11.36                                  |
|    |                                      |                      |          |     |          |     |          |                      |             |              |              |               |               | 2.5        | 2.07             | 2.62                                          | 4.27            | 0.01                                    | 0.00                       | 22.43                                  |
| 6  | Mono Playback to Speaker             | 1                    | 1        | 1   | 1        | 0   | 1        | 1                    | 1           | 11           | 11           | 10            | 10            | 1.8        | 0.00             | 0.20                                          | 4.42            | 0.01                                    | 1.00                       | 12.05                                  |
|    |                                      |                      |          |     |          |     |          |                      |             |              |              |               |               | 2.5        | 0.00             | 0.22                                          | 6.77            | 0.01                                    | 1.00                       | 21.21                                  |
| 7  | Stereo Playback to Headphone         | 1                    | 1        | 1   | 1        | 0   | 1        | 1                    | 1           | 10           | 10           | 11            | 11            | 1.8        | 2.77             | 2.00                                          | 2.91            | 0.01                                    | 0.00                       | 13.84                                  |
|    |                                      |                      |          |     |          |     |          |                      |             |              |              |               |               | 2.5        | 3.27             | 2.63                                          | 4.28            | 0.01                                    | 0.00                       | 25.48                                  |
| 8  | Stereo Playback to Speaker           | 1                    | 1        | 1   | 1        | 0   | 1        | 1                    | 1           | 11           | 11           | 10            | 10            | 1.8<br>2.5 | 0.00             | 0.20<br>0.22                                  | 4.38<br>6.80    | 0.01                                    | 1.00                       | 11.98<br>21.28                         |
| 9  | Stereo Passthrough to Head-<br>phone | 1                    | 1        | 1   | 1        | 0   | 1        | 1                    | 1           | 10           | 10           | 11            | 11            | 1.8<br>2.5 | 2.79<br>3.18     | 1.91<br>2.14                                  | 1.06<br>1.81    | 0.01                                    | 0.00                       | 10.39<br>17.85                         |
| 10 | Mono Record & Playback               | 1                    | 0        | 1   | 0        | 0   | 1        | 1                    | 1           | 11           | 10           | 11            | 11            | 1.8        | 1.77             | 3.95                                          | 4.28            |                                         |                            | 18.05                                  |
|    | PGA in (no MIC) to Mono HP           |                      | ŭ        | •   | •        | ŭ   |          | •                    | •           |              | . 5          | •             | • •           | 2.5        | 2.13             | 4.77                                          | 6.63            | 0.03                                    | 0.00                       | 33.90                                  |
| 11 | ` ′                                  |                      | 0        | 1   | 0        | 0   | 1        | 0                    | 0           | 11           | 10           | 11            | 11            | 1.8        | 1.76             | 5.33                                          | 4.28            |                                         |                            | 20.52                                  |
| •  | MIC (w/bias) in to Mono Out          | 1                    | -        |     | -        |     |          | -                    |             |              | -            |               |               | 2.5        | 2.15             | 6.19                                          | 6.69            | 0.03                                    | 0.00                       | 37.65                                  |
| 12 | ,                                    |                      | 0        | 0   | 0        | 0   | 1        | 1                    | 1           | 10           | 10           | 11            | 11            | 1.8        | 2.76             | 5.05                                          | 4.64            | 0.00                                    | 0.00                       | 22.46                                  |
|    | PGA in (no MIC) to St. HP Out        |                      |          |     |          |     |          |                      |             |              |              |               |               | 2.5        | 3.21             | 5.90                                          | 7.17            | 0.03                                    | 0.00                       | 40.78                                  |
| 13 | Stereo Rec. & Full Playback          | 0                    | 0        | 0   | 0        | 0   | 1        | 1                    | 1           | 10           | 10           | 10            | 10            | 1.8        | 3.49             | 5.24                                          | 7.20            | 0.00                                    | 1.00                       | 32.47                                  |
|    | PGA (no MIC) to St. HP & SPK         |                      |          |     |          |     |          |                      |             |              |              |               |               | 2.5        | 3.95             | 6.10                                          | 10.46           | 0.03                                    | 1.00                       | 55.07                                  |

- 20. Unless otherwise noted, test conditions are as follows: All zeros input, slave mode, sample rate = 48 kHz; No load. Digital (VD) and logic (VL) supply current will vary depending on speed mode and master/slave operation. "Required Initialization Settings" on page 37 written on power up.
- 21. RESET pin 25 held LO, all clocks and data lines are held LO.
- 22. RESET pin 25 held HI, all clocks and data lines are held HI.
- 23. VL current will slightly increase in master mode.



#### 4. APPLICATIONS

#### 4.1 Overview

#### 4.1.1 Basic Architecture

The CS42L52 is a highly integrated, low-power, 24-bit audio CODEC comprised of a stereo analog-to-digital converter (ADC), a stereo digital-to-analog converter (DAC), a digital PWM modulator and two full-bridge power back-ends. The ADC and DAC are designed using multi-bit delta-sigma techniques - the DAC operates at an oversampling ratio of 128Fs and the ADC operates at 64Fs, where Fs is equal to the system sample rate.

The different clock rates maximize power savings while maintaining high performance. The PWM modulator operates at a fixed frequency of 384 kHz. The power FETs are configured for either stereo full-bridge or mono parallel full-bridge output. The CODEC operates in one of four sample rate speed modes: Quarter, Half, Single, and Double. It accepts and is capable of generating serial port clocks (SCLK, LRCK) derived from an input Master Clock (MCLK).

## 4.1.2 Line & MIC Inputs

The analog input portion of the CODEC allows selection from and configuration of multiple combinations of stereo and microphone (MIC) sources. Eight line inputs with an option for two balanced MIC inputs, a MIC bias output, and a Programmable Gain Amplifier (PGA) comprise the analog front-end.

#### 4.1.3 Line & Headphone Outputs

The analog output portion of the CODEC includes a headphone amplifier capable of driving headphone and line-level loads. An on-chip charge pump creates a negative headphone supply allowing a full-scale output swing centered around ground. This eliminates the need for large DC-Blocking capacitors and allows the amplifier to deliver more power to headphone loads at lower supply voltages.

#### 4.1.4 Speaker Driver Outputs

The Class D power amplifiers drive 8 ohm (stereo) and 4 ohm (mono) speakers directly, without the need for an external filter. The power MOSFETS are powered directly from a battery eliminating the efficiency loss associated with an external regulator. Battery level monitoring and compensation maintains a steady output as battery levels fall. **NOTE**: The CS42L52 should only be used in captive speaker systems where the outputs are permanently tied to the speaker terminals.

## 4.1.5 Fixed Function DSP Engine

The fixed-function digital signal processing engine processes both the PCM serial input data and ADC output data, allowing a mix between the two. Independent volume control, left/right channel swaps, mono mixes, tone control, and limiting functions also comprise the DSP engine.

#### 4.1.6 Beep Generator

The beep generator delivers tones at select frequencies across approximately two octave major scales. With independent volume control, beeps may be configured to occur continuously, periodically, or at single time intervals.

#### 4.1.7 Power Management

Three control registers provide independent power-down control of the ADC, DAC, PGA, MIC pre-amp, MIC bias, Headphone, and Speaker outputs, allowing operation in select applications with minimal power consumption.



## 4.2 Analog Inputs



Figure 5. Analog Input Signal Flow

| Referenced Control | Register Location                                |
|--------------------|--------------------------------------------------|
| Analog Front End   |                                                  |
|                    | "Power Down PGAx" on page 42                     |
| PGAxVOL[5:0]       | "PGAx Volume" on page 56                         |
|                    | "Analog Front-End Volume Setting B=A" on page 50 |
|                    | "Ch. x Analog Soft Ramp" on page 49              |
| ANLGZCx            | "Ch. x Analog Zero Cross" on page 49             |
|                    | "ADC Input Select" on page 48                    |
| PGAxSEL5,4,3,2,1   | "PGA Input Mapping" on page 49                   |
|                    | "MIC Bias Level" on page 48                      |
|                    | "Power Down MIC Bias" on page 43                 |
| PDN_ADCx           | "Power Down ADCx" on page 43                     |
| PDN_CHRG           | "Power Down ADC Charge Pump" on page 42          |
| INV_ADCx           | "Invert ADC Signal Polarity" on page 51          |
| HPFRZx             | "ADCx High-Pass Filter Freeze" on page 49        |
| HPFx               | "ADCx High-Pass Filter" on page 49               |
| HPFx_CF[1:0]       | "HPF x Corner Frequency" on page 50              |
| ADCxOVFL           | "ADCx Overflow (Read Only)" on page 71           |
| Digital Volume     |                                                  |
| ADCxMUTE           | "ADC Mute" on page 51                            |
| ADCxVOL            | "ADCx Volume" on page 57                         |
| ALCx               | "ALCx Enable" on page 67                         |
| ALCxSRDIS          | "ALCx Soft Ramp Disable" on page 55              |
|                    | "ALCx Zero Cross Disable" on page 56             |
| ALCARATE[5:0]      | "ALC Attack Rate" on page 67                     |
| ALCRRATE[5:0]      | "ALC Release Rate" on page 68                    |
| MAX[2:0]           | "ALC Maximum Threshold" on page 68               |
| MIN[2:0]           | "ALC Minimum Threshold" on page 69               |
|                    | "Noise Gate All Channels" on page 69             |
|                    | "Noise Gate Enable" on page 69                   |
|                    | "Noise Gate Threshold and Boost" on page 70      |
|                    | "Noise Gate Delay Timing" on page 70             |
| Miscellaneous      |                                                  |
| DIGSUM[1:0]        |                                                  |
| DIGMUX             | "Digital MUX" on page 50                         |



#### 4.2.1 MIC Inputs

The input pins 21, 22, 23, and 24 accept stereo line-level or microphone signals. For microphone inputs, either single-ended or differential configuration is allowed, providing programmable pre-amplification of low-level signals. In the single-ended configuration, an internal MUX chooses one of two stereo sets (selection is made independently on channels A and B). In the differential configuration, an internal voltage follower cascaded with the pre-amplifier maintains high input impedance and provides noise rejection above the MICxGAIN setting. The pre-amps are biased to VQ in both configurations.





Note: Output to PGA = (MIC+ - MIC-)\*gain + MIC-

Figure 6. Single-Ended MIC Configuration

Figure 7. Differential MIC Configuration

| Referenced Control        | Register Location                                                                   |
|---------------------------|-------------------------------------------------------------------------------------|
| MICxCFG PDN_MICx MICxGAIN | "MICx Configuration" on page 55 "Power Down MICx" on page 43 "MICx Gain" on page 55 |

## 4.2.2 Automatic Level Control (ALC)

When enabled, the ALC monitors the analog input signal after the digital attenuator, detects when peak levels exceed the maximum (MAX) threshold settings, and responds by applying attenuation as necessary to maintain the resulting level below the MAX threshold. To apply this attenuation, the ALC first lowers the PGA gain settings and then increases the digital attenuation levels. All attenuation is applied at a programmable attack rate.

When input signal levels fall below the minimum (MIN) threshold, the ALC responds by removing any attenuation that it has previously applied until all ALC-applied attenuation has been removed or until the MAX threshold is again crossed. To remove this attenuation, the ALC first decreases the digital attenuation levels and then increases the PGA gain. All attenuation is removed at a programmable release rate.

It should be noted that the ALC is applied independently to channels A and B with one exception: the input signals on both channels A and B must be below the MIN threshold in order for the ALC attenuation to be released on channel B.

Attack and release rates are affected by the ADC soft-ramp/zero-cross settings and sample rate, Fs. ALC soft-ramp and zero-cross dependency may be independently enabled/disabled.

Recommended settings: Best level control may be realized with the fastest attack and slowest release setting with soft ramp enabled in the control registers.

#### Notes:

- 1. When ALC x is enabled and the PGAxVOL[5:0] is set above 12 dB, the ADCxVOL[7:0] should not be set below 0 dB.
- 2. The maximum realized gain must be set in the PGAxVOL register. The ALC will only apply the gain set in the PGAxVOL.
- 3. The ALC maintains the output signal between the MIN and MAX thresholds. As the input signal level



changes, the level-controlled output may not always be the same but will always fall within the thresholds.

| Referenced Control                | Register Location                                                                                                                           |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| PGAxVOL[5:0<br>MAX[2:0], MIN[2:0] | "PGAx Vol. & ALCx Transition Ctl.: ALC, PGA A (Address 12h) & ALC, PGA B (Address 13h)" on page 55 "ALC Threshold (Address 2Ch)" on page 68 |



#### 4.2.3 Noise Gate

The noise gate may be used to mute signal levels that fall below a programmable threshold. This prevents the ALC from applying gain to noise. A programmable delay may be used to set the minimum time before the noise gate attacks the signal.

**Note:** Maximum noise gate attenuation levels will depend on the gain applied in either the PGA or MIC pre-amplifier. For example: If both +32 dB pre-amplification and +12 dB programmable gain is applied, the maximum attenuation that the noise gate achieves will be 52 dB (-96 + 32 + 12) below full-scale.

| Referenced Control  | Register Location                             |
|---------------------|-----------------------------------------------|
| Noise Gate Controls | "Noise Gate Control (Address 2Dh)" on page 69 |



Figure 9. Noise Gate Attenuation



## 4.3 Analog Outputs



Figure 10. DSP Engine Signal Flow

| Referenced Control | Register Location                        |
|--------------------|------------------------------------------|
| DSP                |                                          |
| DEEMPH             | "HP/Speaker De-emphasis" on page 53      |
| PMIXxMUTE          | "PCM Mixer Channel x Mute" on page 58    |
| PMIXxVOL[6:0]      | "PCM Mixer Channel x Volume" on page 58  |
|                    | "Invert PCM Signal Polarity" on page 52  |
| PCMxSWAP[1:0]      | "PCM Mix Channel Swap" on page 64        |
|                    | "ADC Mixer Channel x Mute" on page 58    |
| AMIXxVOL[6:0]      | "ADC Mixer Channel x Volume" on page 58  |
|                    | "ADC Mix Channel Swap" on page 64        |
|                    | "Master Volume Control" on page 63       |
| MSTxMUTE           | "Master Playback Mute" on page 52        |
|                    | "Digital Soft Ramp" on page 53           |
|                    | "Digital Zero Cross" on page 53          |
| PLYBCKB=A          | "Playback Volume Setting B=A" on page 51 |
| TC_EN              | "Tone Control Enable" on page 62         |
|                    | "Bass Corner Frequency" on page 62       |
| TREB_CF[1:0]       | "Treble Corner Frequency" on page 62     |
| BASS[3:0]          |                                          |
| TREB[3:0]          |                                          |
| LIMIT              | "Peak Detect and Limiter" on page 66     |
| LIMSRDIS           | "Limiter Soft Ramp Disable" on page 65   |
|                    | "Limiter Zero Cross Disable" on page 66  |
| LMAX[2:0]          | "Limiter Maximum Threshold" on page 65   |
|                    | "Limiter Cushion Threshold" on page 65   |
|                    | "Limiter Attack Rate" on page 67         |
| LIMRRATE[7:0]      | "Limiter Release Rate" on page 66        |



Figure 11. PWM Output Stage

Figure 12. Analog Output Stage

| Referenced Control | Register Location                                    |
|--------------------|------------------------------------------------------|
| PWM Control        |                                                      |
| SPKxMUTE           | "Speaker Mute" on page 54                            |
| MUTE50/50          | "Speaker Mute 50/50 Control" on page 54              |
| SPKMONO            | "Speaker MONO Control" on page 54                    |
|                    | "Speaker Volume Control" on page 64                  |
| SPKSWAP            | "Speaker Channel Swap" on page 54                    |
| SPKB=A             | "Speaker Volume Setting B=A" on page 54              |
| BATTCMP            | "Battery Compensation" on page 71                    |
| VPREF[3:0]         | "VP Reference" on page 72                            |
|                    | "VP Voltage Level (Read Only)" on page 72            |
| PDN_SPKx[1:0]      | "Speaker Power Control" on page 44                   |
|                    | "Speaker Current Load Status (Read Only)" on page 72 |

| Referenced Control | Register Location                     |
|--------------------|---------------------------------------|
| Analog Output      |                                       |
| HPxMUTE            | "Headphone Mute" on page 54           |
| HPxVOL[7:0]        | "Headphone Volume Control" on page 63 |
| PDN_HPx[1:0]       | "Headphone Power Control" on page 44  |
| HPGAIN[2:0]        | "Headphone Analog Gain" on page 51    |
| PASSTHRUX          | "Passthrough Analog" on page 52       |
| PASSxMUTE          | "Passthrough Mute" on page 52         |
| PASSxVOL[7:0]      | "Passthrough x Volume" on page 57     |
| CHGFREQ            | "Charge Pump Frequency" on page 73    |

## 4.3.1 Beep Generator

The Beep Generator generates audio frequencies across approximately two octave major scales. It offers three modes of operation: Continuous, multiple, and single (one-shot) beeps. Sixteen on and eight off times are available.

**Note:** The Beep is generated before the limiter and may affect desired limiting performance. If the limiter function is used, it may be required to set the beep volume sufficiently below the threshold to prevent the peak detect from triggering. Since the master volume control, MSTxVOL[7:0], will affect the beep volume, DAC volume may alternatively be controlled using the PMIXxVOL[6:0] bits.



Figure 13. Beep Configuration Options

| Referenced Control | Register Location                                                           |
|--------------------|-----------------------------------------------------------------------------|
| MSTxVOL[7:0]       | "Master Volume Control: MSTA (Address 20h) & MSTB (Address 21h)" on page 63 |
| PMIXxVOL[6:0]      | "PCMx Mixer Volume: PCMA (Address 1Ah) & PCMB (Address 1Bh)" on page 58     |
| OFFTIME[2:0]       | "Beep Off Time" on page 60                                                  |
| ONTIME[3:0]        | "Beep On Time" on page 60                                                   |
| FREQ[3:0]          | "Beep Frequency" on page 59                                                 |
| BEEP[1:0]          | "Beep Configuration" on page 61                                             |
| BEEPMIXDIS         | "Beep Mix Disable" on page 61                                               |
| BPVOL[4:0]         | "Beep Volume" on page 61                                                    |

#### 4.3.2 Limiter

When enabled, the limiter monitors the digital input signal before the DAC and PWM modulators, detects when levels exceed the maximum threshold settings, and lowers the master volume at a programmable attack rate below the maximum threshold. When the input signal level falls below the maximum threshold, the AOUT volume returns to its original level set in the Master Volume Control register at a programmable release rate. Attack and release rates are affected by the DAC soft-ramp/zero-cross settings and sample rate, Fs. Limiter soft-ramp and zero-cross dependency may be independently enabled/disabled.

#### Notes:

- Recommended settings: Best limiting performance may be realized with the fastest attack and slowest release setting with soft ramp enabled in the control registers. The MIN bits allow the user to set a threshold slightly below the maximum threshold for hysteresis control - this cushions the sound as the limiter attacks and releases.
- The Limiter maintains the output signal between the MIN and MAX thresholds. As the digital input signal level changes, the level-controlled output may not always be the same but will always fall within the thresholds.

| Referenced Control                     | Register Location                                                                                                                                                                      |
|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Limiter Controls Master Volume Control | "Limiter Control 2, Release Rate (Address 28h)" on page 66, "Limiter Attack Rate (Address 29h)" on page 67 "Master Volume Control: MSTA (Address 20h) & MSTB (Address 21h)" on page 63 |





Figure 14. Peak Detect & Limiter

### 4.4 Analog In to Analog Out Passthrough

The CS42L52 accommodates analog routing of the analog input signal directly to the headphone amplifiers. This feature is useful in applications that utilize an FM tuner where audio recovered over-the-air must be transmitted to the headphone amplifier without digital conversion in the ADC and DAC. This analog passthrough path reduces power consumption and is immune to modulator switching noise that could interfere with some tuners.

## 4.4.1 Overriding the ADC Power Down

To accommodate automatic activation of the speaker amplifier when the SPK/HP\_SW switch pin changes, the CS42L52 provides the option to automatically power up the ADC whenever the analog signal must route to the digital PWM modulator, regardless of the PDN\_ADC bit. Refer to the table below for details on how this ADC power-down override functions in accordance with the state of the speaker channels. The shaded cells represent normal ADC operation when passthrough is disabled.

| PDN_ADC | PASSTHRU | PDN_OVRD | Speaker Channel | ADC Status   |
|---------|----------|----------|-----------------|--------------|
| 0       | Х        | Х        | Х               | Powered UP   |
|         | 0        | Х        | Х               | Powered DOWN |
| 1       |          | 0        | Х               | Powered DOWN |
|         | 1        | 1        | OFF             | Powered DOWN |
|         |          | l        | ON              | Powered UP   |

When PASSTHRU and PDN\_OVRD are enabled, turning the speaker channel ON (by writing '11'b to SPKx\_PDN[1:0] or by automatic activation of the headphone detect switch, SPK/HP\_SW) will automatically disable the ADCx\_PDN in order to convert the analog input to a digital signal for the PWM modulator. This allows automatic analog input routing to the speaker amplifiers.



| Referenced Control | Register Location                                                                                                                    |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| PASSTHRU           | "Power Down ADCx" on page 43 "Passthrough Analog" on page 52 "Power Down ADC Override" on page 43 "Speaker Power Control" on page 44 |

## 4.4.2 Overriding the PGA Power Down

To accommodate automatic activation of the headphone amplifier when the SPK/HP\_SW switch pin changes, the CS42L52 will automatically power up the PGA whenever passthrough is enabled, regardless of the PDN\_PGA setting. Refer to the table below for details on how this PGA power-down override functions in accordance with the state of the headphone channels. The shaded cells represent normal PGA operation when passthrough is disabled.

| PDN_PGA | PASSTHRU | HP Channel | PGA Status   |
|---------|----------|------------|--------------|
| 0       | Х        | x          | Powered UP   |
| 1       | 0        | x          | Powered DOWN |
|         | 1        | OFF        | Powered DOWN |
|         |          | ON         | Powered UP   |

When passthrough is enabled, turning the headphone channel ON (by writing '11'b to HPx\_PDN[1:0] or by automatic activation of the headphone detect switch, SPK/HP\_SW) will automatically disable the PGAx\_PDN in order to transmit the analog signal to the headphone.

| Referenced Control | Register Location                                                                                 |
|--------------------|---------------------------------------------------------------------------------------------------|
| PASSTHRU           | "Power Down PGAx" on page 42 "Passthrough Analog" on page 52 "Headphone Power Control" on page 44 |

#### 4.5 PWM Outputs

## 4.5.1 Mono Speaker Output Configuration

The CS42L52 accommodates a stereo as well as a mono speaker output configuration. In mono mode the output drivers of each channel are connected in parallel to deliver maximum power to a 4 ohm speaker. Refer to the table below for pin mapping in mono configuration.

|     | Speaker Output |           |           |           |  |
|-----|----------------|-----------|-----------|-----------|--|
| Pin | SPKMONO=0      |           | SPKMONO=1 |           |  |
|     | SPKSWAP=0      | SPKSWAP=1 | SPKSWAP=0 | SPKSWAP=1 |  |
| 4   | SPKOUTA+       | SPKOUTB+  | SPKOUTA+  | SPKOUTB+  |  |
| 6   | SPKOUTA-       | SPKOUTB-  | SPKOUTA+  | SPKOUTB+  |  |
| 7   | SPKOUTB+       | SPKOUTA+  | SPKOUTA-  | SPKOUTB-  |  |
| 9   | SPKOUTB-       | SPKOUTA-  | SPKOUTA-  | SPKOUTB-  |  |

| Referenced Control | Register Location                                                   |
|--------------------|---------------------------------------------------------------------|
|                    | "Speaker MONO Control" on page 54 "Speaker Channel Swap" on page 54 |

#### 4.5.2 VP Battery Compensation

The CS42L52 provides the option to maintain a desired power output level, independent of the VP supply. When enabled, this feature works by monitoring the voltage on the VP supply and *reducing the attenuation* on the speaker outputs when VP voltage levels fall.

**Note:** The internal ADC that monitors the VP supply operates from the VA supply. Calculations are based on typical VA levels of 1.8 V and 2.5 V using the VPREF bits.



#### 4.5.2.1 Maintaining a Desired Output Level

Using SPKxVOL, the speaker output level must first be attenuated by the decibel equivalent of the expected VP supply range (MAX relative to MIN). The CS42L52 then gradually *reduces* the attenuation as the VP supply drops from its maximum level, maintaining a nearly constant power output.

Compensation Example 1 (VP Battery supply ranges from 4.5 V to 3.0 V)

- 1. Set speaker attenuation (SPKxVOL) to -3.5 dB. The VP supply changes ~3.5 dB.
- 2. Set the reference VP supply (VPREF) to 4.5 V.
- 3. Enable battery compensation (BATTCMP).

The CS42L52 automatically adjusts the output level as the battery discharges.

Compensation Example 2 (VP Battery supply ranges from 5.0 V to 1.6 V)

- 1. Set speaker attenuation (SPKxVOL) to -10 dB. The VP supply changes ~9.9 dB.
- 2. Set the reference VP supply (VPREF) to 5.0 V.
- 3. Enable battery compensation (BATTCMP).

The CS42L52 automatically adjusts the output level as the battery discharges. Refer to Figure 15 on page 34. In this example, the VP supply changes over a wide range, illustrating the accuracy of the CS42L52's battery compensation.



Figure 15. Battery Compensation

| Referenced Control | Register Location                                             |
|--------------------|---------------------------------------------------------------|
| VPREF              | "VP Reference" on page 72 "Speaker Volume Control" on page 64 |

#### 4.6 Serial Port Clocking

The CODEC serial audio interface port operates either as a slave or master, determined by the M/S bit. It accepts externally generated clocks in Slave Mode and will generate synchronous clocks derived from an input master clock (MCLK) in Master Mode. Refer to the tables below for the required setting in register 05h and 06h associated with a given MCLK and sample rate.

| Referenced Control | Register Location                              |
|--------------------|------------------------------------------------|
| M/S                | "Master/Slave Mode" on page 46                 |
| Register 05h       | "Clocking Control (Address 05h)" on page 44    |
| Register 06h       | "Interface Control 1 (Address 06h)" on page 46 |



| MCLK<br>(MHz) | Sample Rate,<br>Fs (kHz) | <b>SPEED[1:0]</b> (AUTO='0'b <b>)</b> | 32kGROUP | VIDEOCLK | RATIO[1:0] | MCLKDIV2 |
|---------------|--------------------------|---------------------------------------|----------|----------|------------|----------|
| ` '           | 8.0000                   | 11                                    | 1        | 0        | 00         | 0        |
| 12.2880       | 12.0000                  | 11                                    | 0        | 0        | 00         | 0        |
|               | 16.0000                  | 10                                    | 1        | 0        | 00         | 0        |
|               | 24.0000                  | 10                                    | 0        | 0        | 00         | 0        |
|               | 32.0000                  | 01                                    | 1        | 0        | 00         | 0        |
|               | 48.0000                  | 01                                    | 0        | 0        | 00         | 0        |
|               | 96.0000                  | 00                                    | 0        | 0        | 00         | 0        |
|               | 11.0250                  | 11                                    | 0        | 0        | 00         | 0        |
| 11.2896       | 22.0500                  | 10                                    | 0        | 0        | 00         | 0        |
| 11.2000       | 44.1000                  | 01                                    | 0        | 0        | 00         | 0        |
|               | 88.2000                  | 00                                    | 0        | 0        | 00         | 0        |
|               | 8.0000                   | 11                                    | 1        | 0        | 00         | 0        |
| 18.4320       | 12.0000                  | 11                                    | 0        | 0        | 00         | 0        |
| (Slave        | 16.0000                  | 10                                    | 1        | 0        | 00         | 0        |
| Mode          | 24.0000                  | 10                                    | 0        | 0        | 00         | 0        |
| ONLY)         | 32.0000                  | 01                                    | 1        | 0        | 00         | 0        |
| 0.12.7        | 48.0000                  | 01                                    | 0        | 0        | 00         | 0        |
|               | 96.0000                  | 00                                    | 0        | 0        | 00         | 0        |
| 16.9344       | 8.0182                   | 11                                    | 0        | 0        | 10         | 0        |
| (Slave        | 11.0250                  | 11                                    | 0        | 0        | 00         | 0        |
| Mode          | 22.0500                  | 10                                    | 0        | 0        | 00         | 0        |
| ONLY)         | 44.1000                  | 01                                    | 0        | 0        | 00         | 0        |
| ,             | 88.2000                  | 00                                    | 0        | 0        | 00         | 0        |
|               | 8.0000                   | 11                                    | 1        | 0        | 01         | 0        |
|               | 11.0294                  | 11                                    | 0        | 0        | 11         | 0        |
|               | 12.0000                  | 11                                    | 0        | 0        | 01         | 0        |
|               | 16.0000                  | 10                                    | 1        | 0        | 01         | 0        |
| 40.0000       | 22.0588                  | 10                                    | 0        | 0        | 11         | 0        |
| 12.0000       | 24.0000                  | 10                                    | 0        | 0        | 01         | 0        |
|               | 32.0000                  | 01                                    | 1        | 0        | 01         | 0        |
|               | 44.1176                  | 01<br>01                              | 0        | 0        | 11<br>01   | 0        |
|               | 48.0000<br>88.2353       | 00                                    | 0        | 0        | 11         | 0        |
|               | 96.0000                  | 00                                    | 0        | 0        | 01         | 0        |
|               | 8.0000                   | 11                                    | 1        | 0        | 01         | 1        |
|               | 11.0294                  | 11                                    | 0        | 0        | 11         | 1        |
|               | 12.0000                  | 11                                    | 0        | 0        | 01         | 1        |
|               | 16.0000                  | 10                                    | 1        | 0        | 01         | 1        |
|               | 22.0588                  | 10                                    | 0        | 0        | 11         | 1        |
| 24.0000       | 24.0000                  | 10                                    | 0        | 0        | 01         | 1        |
| 24.0000       | 32.0000                  | 01                                    | 1        | 0        | 01         | 1        |
|               | 44.1176                  | 01                                    | 0        | 0        | 11         | 1        |
|               | 48.0000                  | 01                                    | 0        | 0        | 01         | 1        |
|               | 88.2353                  | 00                                    | 0        | 0        | 11         | 1        |
|               | 96.0000                  | 00                                    | 0        | 0        | 01         | 1        |
| 27.0000       | 8.0000                   | 11                                    | 1        | 1        | 01         | 0        |
|               | 12.0000                  | 11                                    | 0        | 1        | 01         | 0        |
|               | 24.0000                  | 10                                    | 0        | 1        | 01         | 0        |
|               | 32.0000                  | 01                                    | 1        | 1        | 01         | 0        |
|               | 44.1176                  | 01                                    | 0        | 1        | 11         | 0        |
|               | 48.0000                  | 01                                    | 0        | 1        | 01         | 0        |
|               | 11.0294                  | 11                                    | 0        | 1        | 11         | 0        |
|               | 22.0588                  | 10                                    | 0        | 1        | 11         | 0        |
|               | 16.0000                  | 10                                    | 1        | 1        | 01         | 0        |

Table 1. MCLK, LRCK Quick Decode



## 4.7 Digital Interface Formats

The serial port operates in standard I2S, Left-justified, Right-justified (DAC only), or DSP Mode digital interface formats with varying bit depths from 16 to 24. Data is clocked out of the ADC or into the DAC on the rising edge of SCLK.



Figure 16. I2S Format



Figure 17. Left-Justified Format



Figure 18. Right-Justified Format (DAC only)

#### 4.7.1 DSP Mode

In DSP Mode, the LRCK acts as a frame sync for 2 data-packed words (left and right channel) input on SDIN and output on SDOUT. The MSB is input/output on the first SCLK rising edge after the frame sync rising edge. The right channel immediately follows the left channel.



Figure 19. DSP Mode Format)



#### 4.8 Initialization

The CODEC enters a Power-down state upon initial power-up. The interpolation and decimation filters, delta-sigma and PWM modulators, and control port registers are reset. The internal voltage reference, and switched-capacitor low-pass filters are powered down.

The device will remain in the Power-down state until the RESET pin is brought high. The control port is accessible once RESET is high and the desired register settings can be loaded per the interface descriptions in the "Register Description" on page 42.

Once MCLK is valid, the quiescent voltage, VQ, and the internal voltage reference, FILT+, will begin powering up to normal operation. The charge pump slowly powers up and charges the capacitors. Power is then applied to the headphone amplifiers and switched-capacitor filters, and the analog/digital outputs enter a muted state. Once LRCK is valid, MCLK occurrences are counted over one LRCK period to determine the MCLK/LRCK frequency ratio and normal operation begins.

### 4.9 Recommended Power-up Sequence

- 1. Hold  $\overline{\text{RESET}}$  low until the power supplies are stable.
- 2. Bring RESET high.
- 3. The default state of the PDN bit is '1'b. Load the desired register settings while keeping the PDN bit set to '1'b.
- 4. Load the required initialization settings listed in Section 4.11.
- 5. Start MCLK to the appropriate frequency, as discussed in Section 4.6.
- 6. Set the PDN bit to '0'b.
- 7. Apply LRCK, SCLK, and SDIN for normal operation to begin.
- 8. Bring RESET low if the analog or digital supplies drop below the recommended operating condition to prevent power glitch related issues.

### 4.10 Recommended Power-down Sequence

To minimize audible pops when turning off or placing the CODEC in standby:

- 1. Mute the DAC's and ADC's.
- 2. Set the PDN bit in the power control register to '1'b. The CODEC will not power down until it reaches a fully muted sate. Do not remove MCLK until after the part has fully muted. Note that it may be necessary to disable the soft-ramp and/or zero-cross volume transitions to achieve faster muting/power down.
- 3. Bring RESET low.

### 4.11 Required Initialization Settings

The current and thresholds required for various sections in the CODEC must be adjusted by implementing the initialization settings shown below after power-up sequence step 3. All performance and power consumption measurements were taken with the following settings:

- 1. Write 0x99 to register 0x00.
- 2. Write 0xBA to register 0x3E.
- 3. Write 0x80 to register 0x47.
- 4. Write '1'b to bit 7 in register 0x32.
- 5. Write '0'b to bit 7 in register 0x32.
- 6. Write 0x00 to register 0x00.



### 4.12 Control Port Operation

The control port is used to access the registers, allowing the CODEC to be configured for the desired operational modes and formats. The operation of the control port may be completely asynchronous with respect to the audio sample rates. However, to avoid potential interference problems, the control port pins should remain static if no operation is required.

The control port operates using an I<sup>2</sup>C interface with the CODEC acting as a slave device.

#### 4.12.1 I<sup>2</sup>C Control

SDA is a bidirectional data line. Data is clocked into and out of the part by the clock, SCL. The signal timings for a read and write cycle are shown in Figure 20 and Figure 21. A Start condition is defined as a falling transition of SDA while the clock is high. A Stop condition is defined as a rising transition of SDA while the clock is high. All other transitions of SDA occur while the clock is low. The first byte sent to the CS42L52 after a Start condition consists of a 7-bit chip address field and a R/W bit (high for a read, low for a write).

The upper 7 bits of the address field are fixed at 1001010. To communicate with the CS42L52, the chip address field, which is the first byte sent to the CS42L52, should match 1001010. The eighth bit of the address is the R/W bit. If the operation is a write, the next byte is the Memory Address Pointer (MAP), which selects the register to be read or written. If the operation is a read, the contents of the register pointed to by the MAP will be output. Setting the auto-increment bit in MAP allows successive reads or writes of consecutive registers. Each byte is separated by an acknowledge bit. The ACK bit is output from the CS42L52 after each input byte is read and is input to the CS42L52 from the microcontroller after each transmitted byte.



Figure 20. Control Port Timing, I<sup>2</sup>C Write



Figure 21. Control Port Timing, I2C Read

Since the read operation cannot set the MAP, an aborted write operation is used as a preamble. As shown in Figure 21, the write operation is aborted after the acknowledge for the MAP byte by sending a stop condition. The following pseudocode illustrates an aborted write operation followed by a read operation.



Send start condition.

Send 10010100 (chip address & write operation).

Receive acknowledge bit.

Send MAP byte, auto-increment off.

Receive acknowledge bit.

Send stop condition, aborting write.

Send start condition.

Send 10010101 (chip address & read operation).

Receive acknowledge bit.

Receive byte, contents of selected register.

Send acknowledge bit.

Send stop condition.

Setting the auto-increment bit in the MAP allows successive reads or writes of consecutive registers. Each byte is separated by an acknowledge bit.

## 4.12.2 Memory Address Pointer (MAP)

The MAP byte comes after the address byte and selects the register to be read or written. Refer to the pseudo code above for implementation details.

# 4.12.2.1 Map Increment (INCR)

The device has MAP auto-increment capability enabled by the INCR bit (the MSB) of the MAP. If INCR is set to 0, MAP will stay constant for successive I<sup>2</sup>C writes or reads. If INCR is set to 1, MAP will auto-increment after each byte is read or written, allowing block reads or writes of successive registers.



# 5. REGISTER QUICK REFERENCE

(Default values are shown below the bit names)

| (= 0.0 |                  | _              |                 |                |            |           |           |           |           |
|--------|------------------|----------------|-----------------|----------------|------------|-----------|-----------|-----------|-----------|
|        | ddress: 1001010[ | R/W] - 1001010 | 00 = 0x94(Write | e); 10010101 = | 0x95(Read) | •         | T         | T         |           |
|        | Function         | 7              | 6               | 5              | 4          | 3         | 2         | 1         | 0         |
| 01h    | ID               | CHIPID4        | CHIPID3         | CHIPID2        | CHIPID1    | CHIPID0   | REVID2    | REVID1    | REVID0    |
| p 42   |                  | 1              | 1               | 1              | 0          | 0         | x         | X         | X         |
| 02h    | Power Ctl 1      | PDN_CHRG       | Reserved        | Reserved       | PDN_PGAB   | PDN_PGAA  | PDN_ADCB  | PDN_ADCA  | PDN       |
| p 42   |                  | 0              | 0               | 0              | 0          | 0         | 0         | 0         | 1         |
| 03h    | Power Ctl 2      | Reserved       | Reserved        | Reserved       | OVRDB      | OVRDA     | PDN_MICB  | PDN_MICA  | PDN_BIAS  |
| p 43   |                  | 0              | 0               | 0              | 0          | 0         | 1         | 1         | 1         |
| 04h    | Power Ctl 3      | PDN_HPB1       | PDN_HPB0        | PDN_HPA1       | PDN_HPA0   | PDN_SPKB1 | PDN_SPKB0 | PDN_SPKA1 | PDN_SPKA0 |
| p 44   |                  | 0              | 0               | 0              | 0          | 0         | 1         | 0         | 1         |
| 05h    | Clocking Ctl     | AUTO           | SPEED1          | SPEED0         | 32kGROUP   | VIDEOCLK  | RATIO1    | RATIO0    | MCLKDIV2  |
| p 44   |                  | 1              | 0               | 1              | 0          | 0         | 0         | 0         | 0         |
| 06h    | Interface Ctl 1  | M/S            | INV_SCLK        | ADCDIF         | DSP        | DACDIF1   | DACDIF0   | AWL1      | AWL0      |
| p 46   |                  | 0              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 07h    | Interface Ctl 2  | Reserved       | SCLK=MCLK       | DIGLOOP        | 3ST_SP     | INV_SWCH  | BIASLVL2  | BIASLVL1  | BIASLVL0  |
| p 47   |                  | 0              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 08h    | Input A Select   | ADCASEL2       | ADCASEL1        | ADCASEL0       | PGAASEL5   | PGAASEL4  | PGAASEL3  | PGAASEL2  | PGAASEL1  |
| p 48   |                  | 1              | 0               | 0              | 0          | 0         | 0         | 0         | 1         |
| 09h    | Input B Select   | ADCBSEL2       | ADCBSEL1        | ADCBSEL0       | PGABSEL5   | PGABSEL4  | PGABSEL3  | PGABSEL2  | PGABSEL1  |
| p 48   |                  | 1              | 0               | 0              | 0          | 0         | 0         | 0         | 1         |
| •      | Analog,          | HPFB           | HPFRZB          | HPFA           | HPFRZA     | ANLGSFTB  | ANLGZCB   | ANLGSFTA  | ANLGZCA   |
|        | HPF Ctl          | 1              | 0               | 1              | 0          | 0         | 1         | 0         | 1         |
| 0Bh    | ADC HPF Cor-     | Reserved       | Reserved        | Reserved       | Reserved   | HPFB_CF1  | HPFB_CF0  | HPFA_CF1  | HPFA_CF0  |
|        | ner Freq.        | 0              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 0Ch    | Misc. ADC Ctl    | ADCB=A         | DIGMIX          | DIGSUM1        | DIGSUM0    | INV_ADCB  | INV ADCA  | ADCBMUTE  | ADCAMUTE  |
| p 50   |                  | 0              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 0Dh    | Playback Ctl 1   | HPGAIN2        | HPGAIN1         | HPGAIN0        | PLYBCKB=A  | INV_PCMB  | INV_PCMA  | MSTBMUTE  | MSTAMUTE  |
| p 51   |                  | 0              | 1               | 1              | 0          | 0         | 0         | 0         | 0         |
| 0Eh    | Misc. Ctl        | PASSTHRUB      | PASSTHRUA       | PASSBMUTE      | PASSAMUTE  | FREEZE    | DEEMPH    | DIGSFT    | DIGZC     |
| p 52   |                  | 0              | 0               | 0              | 0          | 0         | 0         | 1         | 0         |
| 0Fh    | Playback Ctl 2   | HPBMUTE        | HPAMUTE         | SPKBMUTE       | SPKAMUTE   | SPKB=A    | SPKSWAP   | SPKMONO   | MUTE50/50 |
| p 54   |                  | 0              | 0               | 0              | 0          | 0         |           | 0         | 0         |
| 10h    | MICA Amp Ctl     | Reserved       | MICASEL         | MICACFG        | MICAGAIN4  | MICAGAIN3 | MICAGAIN2 | MICAGAIN1 | MICAGAIN0 |
| p 55   | ,                | 0              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 11h    | MICB Amp Ctl     | Reserved       | MICBSEL         | MICBCFG        | MICBGAIN4  | MICBGAIN3 | MICBGAIN2 | MICBGAIN1 | MICBGAIN0 |
| p 55   |                  | 0              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 12h    | PGAA Vol, Misc   | ALCASRDIS      | ALCAZCDIS       | PGAAVOL5       | PGAAVOL4   | PGAAVOL3  | PGAAVOL2  | PGAAVOL1  | PGAAVOL0  |
| p 55   | , , , , , ,      | 0              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 13h    | PGAB Vol, Misc   |                | ALCBZCDIS       | PGABVOL5       | PGABVOL4   | PGABVOL3  | PGABVOL2  | PGABVOL1  | PGABVOL0  |
| p 55   |                  | 0              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
|        | Passthru A Vol   |                | PASSAVOL6       |                |            |           |           |           |           |
| p 57   |                  | 0              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| •      | Passthru B Vol   |                | PASSBVOL6       |                |            |           |           |           |           |
| p 57   |                  | 0              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| •      | ADCA Vol         | ADCAVOL7       | ADCAVOL6        | ADCAVOL5       | ADCAVOL4   | ADCAVOL3  |           |           | ADCAVOL0  |
| p 57   |                  | 0              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
|        | ADCB Vol         | ADCBVOL7       |                 |                |            | ADCBVOL3  | <u>.</u>  |           |           |
| p 57   |                  | 0              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| •      | ADCMIXA Vol      | AMIXAMUTE      |                 | AMIXAVOL5      |            | AMIXAVOL3 |           |           | AMIXAVOL0 |
| p 58   |                  | 1              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| •      | ADCMIXB Vol      | AMIXBMUTE      |                 |                |            | AMIXBVOL3 |           |           | AMIXBVOL0 |
| p 58   |                  | 1              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
|        | PCMMIXA Vol      |                | PMIXAVOL6       |                |            |           |           |           |           |
| p 58   |                  | 0              | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
|        | 1                |                |                 | J              | U          | U         | 9         | 9         | J         |



| I <sup>2</sup> C Ad | ddress: 1001010[ | R/ <del>W</del> ] - 1001010 | 00 = 0x94(Write | e); 10010101 = | 0x95(Read) |           |           |           |           |
|---------------------|------------------|-----------------------------|-----------------|----------------|------------|-----------|-----------|-----------|-----------|
| Adr.                | Function         | 7                           | 6               | 5              | 4          | 3         | 2         | 1         | 0         |
| 1Bh                 | PCMMIXB Vol      | PMIXBMUTE                   | PMIXBVOL6       | PMIXBVOL5      | PMIXBVOL4  | PMIXBVOL3 | PMIXBVOL2 | PMIXBVOL1 | PMIXBVOL0 |
| p 58                |                  | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 1Ch                 | BEEP Freq,       | FREQ3                       | FREQ2           | FREQ1          | FREQ0      | ONTIME3   | ONTIME2   | ONTIME1   | ONTIME0   |
| p 59                | On Time          | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 1Dh                 | BEEP Vol.        | OFFTIME2                    | OFFTIME1        | OFFTIME0       | BPVOL4     | BPVOL3    | BPVOL2    | BPVOL1    | BPVOL0    |
| p 60                | Off Time         | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 1Eh                 | BEEP,            | BEEP1                       | BEEP0           | BEEPMIXDIS     | TREB_CF1   | TREB CF0  | BASS CF1  | BASS_CF0  | TC_EN     |
|                     | Tone Cfg.        |                             |                 |                |            | _         |           |           |           |
| p 61                |                  | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 1Fh                 | Tone Ctl         | TREB3                       | TREB2           | TREB1          | TREB0      | BASS3     | BASS2     | BASS1     | BASS0     |
| p 62                |                  | 1                           | 0               | 0              | 0          | 1         | 0         | 0         | 0         |
| 20h                 | Master A Vol     | MSTAVOL7                    | MSTAVOL6        | MSTAVOL5       | MSTAVOL4   | MSTAVOL3  | MSTAVOL2  | MSTAVOL1  | MSTAVOL0  |
| p 63                |                  | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 21h                 | Master B Vol     | MSTBVOL7                    | MSTBVOL6        | MSTBVOL5       | MSTBVOL4   | MSTBVOL3  | MSTBVOL2  | MSTBVOL1  | MSTBVOL0  |
| p 63                |                  | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 22h                 | Headphone A      | HPAVOL7                     | HPAVOL6         | HPAVOL5        | HPAVOL4    | HPAVOL3   | HPAVOL2   | HPAVOL1   | HPAVOL0   |
| p 63                | Volume           | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 23h                 | Headphone B      | HPBVOL7                     | HPBVOL6         | HPBVOL5        | HPBVOL4    | HPBVOL3   | HPBVOL2   | HPBVOL1   | HPBVOL0   |
| p 63                | Volume           | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 24h                 | Speaker A        | SPKAVOL7                    | SPKAVOL6        | SPKAVOL5       | SPKAVOL4   | SPKAVOL3  | SPKAVOL2  | SPKAVOL1  | SPKAVOL0  |
| p 64                | Volume           | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 25h                 | Speaker B        | SPKBVOL7                    | SPKBVOL6        | SPKBVOL5       | SPKBVOL4   | SPKBVOL3  | SPKBVOL2  | SPKBVOL1  | SPKBVOL0  |
|                     | Volume           | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| p 64                |                  | PCMASWP1                    | PCMASWP0        | PCMBSWP1       | PCMBSWP0   | ADCASWP1  | ADCASWP0  | ADCBSWP1  | ADCBSWP0  |
| 26h                 | Channel Mixer    |                             |                 |                |            |           |           |           |           |
| p 64                | & Swap           | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 27h                 | Limit Ctl 1,     | LMAX2                       | LMAX1           | LMAX0          | CUSH2      | CUSH1     | CUSH0     | LIMSRDIS  | LIMZCDIS  |
| p 65                | Thresholds       | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 28h                 | Limit Ctl 2,     | LIMIT                       | LIMIT_ALL       | LIMRRATE5      | LIMRRATE4  | LIMRRATE3 | LIMRRATE2 | LIMRRATE1 | LIMRRATE0 |
| p 66                | Release Rate     | 0                           | 1               | 1              | 1          | 1         | 1         | 1         | 1         |
| 29h                 | Limiter Attack   | Reserved                    | Reserved        | LIMARATE5      | LIMARATE4  | LIMARATE3 | LIMARATE2 | LIMARATE1 | LIMARATE0 |
| p 67                | Rate             | 1                           | 1               | 0              | 0          | 0         | 0         | 0         | 0         |
| 2Ah                 | ALC Ctl 1,       | ALCB                        | ALCA            | ALCARATE5      | AALCRATE4  | ALCARATE3 | ALCARATE2 | ALCARATE1 | ALCARATE0 |
| p 67                | Attack Rate      | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 2Bh                 | ALC Release      | Reserved                    | Reserved        | ALCRRATE5      | ALCRRATE4  | ALCRRATE3 | ALCRRATE2 | ALCRRATE1 | ALCRRATE0 |
| p 68                | Rate             | 0                           | 0               | 1              | 1          | 1         | 1         | 1         | 1         |
| 2Ch                 | ALC Thresh-      | ALCMAX2                     | ALCMAX1         | ALCMAX0        | ALCMIN2    | ALCMIN1   | ALCMIN0   | Reserved  | Reserved  |
| p 68                | olds             | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 2Dh                 | Noise Gate Ctl   | NGALL                       | NG              | NGBOOST        | THRESH2    | THRESH1   | THRESH0   | NGDELAY1  | NGDELAY0  |
|                     | INDISE GALE CII  | NGALL<br>0                  |                 |                | _          |           |           | _         | -         |
| p 69                | Our office of    | _                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 2Eh                 |                  | Reserved                    | SPCLKERR        | DSPBOVFL       | DSPAOVFL   | PCMAOVFL  | PCMBOVFL  | ADCAOVFL  | ADCBOVFL  |
| p 70                |                  | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 2Fh                 | ,                | BATTCMP                     | VPMONITOR       | Reserved       | Reserved   | VPREF3    | VPREF2    | VPREF1    | VPREF0    |
| p 71                | pensation        | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 30h                 | •                | VPLVL7                      | VPLVL6          | VPLVL5         | VPLVL4     | VPLVL3    | VPLVL2    | VPLVL1    | VPLVL0    |
| p 72                | Level            | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 31h                 | Speaker Status   | Reserved                    | Reserved        | SPKASHRT       | SPKBSHRT   | SPKR/HP   | Reserved  | Reserved  | Reserved  |
| p 72                |                  | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 32h                 | Reserved         | Reserved                    | Reserved        | Reserved       | Reserved   | Reserved  | Reserved  | Reserved  | Reserved  |
|                     |                  | 0                           | 0               | 1              | 1          | 1         | 0         | 1         | 1         |
| 33h                 | Reserved         | Reserved                    | Reserved        | Reserved       | Reserved   | Reserved  | Reserved  | Reserved  | Reserved  |
| 0011                | 1.0001700        | 0                           | 0               | 0              | 0          | 0         | 0         | 0         | 0         |
| 246                 | Charge Pump      | CHGFREQ3                    | CHGFREQ2        | CHGFREQ1       | CHGFREQ0   | Reserved  | Reserved  | Reserved  | Reserved  |
| 34h                 | Frequency        |                             |                 |                |            |           |           |           |           |
| p /3                | rrequency        | 0                           | 1               | 0              | 1          | 1         | 1         | 1         | 1         |



### 6. REGISTER DESCRIPTION

All registers are read/write except for the chip I.D. and Revision Register and Interrupt Status Register which are read only. See the following bit definition tables for bit assignment information. The default state of each bit after a power-up sequence or reset is listed in each bit description. Unless otherwise specified, all "Reserved" bits must maintain their default value.

# 6.1 Chip I.D. and Revision Register (Address 01h) (Read Only)

| 7       | 6       | 5       | 4       | 3       | 2      | 1      | 0      |
|---------|---------|---------|---------|---------|--------|--------|--------|
| CHIPID4 | CHIPID3 | CHIPID2 | CHIPID1 | CHIPID0 | REVID2 | REVID1 | REVID0 |

## **6.1.1 Chip I.D.** (Read Only)

I.D. code for the CS42L52.

| CHIPID[4:0] | Device  |
|-------------|---------|
| 11100       | CS42L52 |

### **6.1.2** Chip Revision (Read Only)

CS42L52 revision level.

| REVID[2:0] | Revision Level |
|------------|----------------|
| 000        | A0             |
| 001        | A1             |
| 010        | B0             |
| 011        | B1             |

# 6.2 Power Control 1 (Address 02h)

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0   |
|----------|----------|----------|----------|----------|----------|----------|-----|
| PDN_CHRG | Reserved | Reserved | PDN_PGAB | PDN_PGAA | PDN_ADCB | PDN_ADCA | PDN |

### 6.2.1 Power Down ADC Charge Pump

Configures the power state of the ADC charge pump.

| PDN_CHRG | ADC Charge Pump Status |
|----------|------------------------|
| 0        | Powered Up             |
| 1        | Powered Down           |

### 6.2.2 Power Down PGAx

Configures the power state of PGA channel x.

| PDN_PGAx                                                     | PGA Status                                                    |  |  |
|--------------------------------------------------------------|---------------------------------------------------------------|--|--|
| 0                                                            | Powered Up (ONLY when the ADC or the analog passthru is used) |  |  |
| 1                                                            | Powered Down                                                  |  |  |
| Application "Analog In to Analog Out Passthrough" on page 32 |                                                               |  |  |

#### Notes:

- 1. The CS42L52 employs a clever scheme for controlling the power to the PGA when PASSTHRU ("Passthrough Analog" on page 52) is enabled. Refer to the referenced application for more information.
- 2. This bit should be used in conjunction with ADCxSEL and PGAxSEL bits to determine the analog



input path. The PGAxSEL bits may be used to isolate the input signal(s) from the PGA outputs. When the PGA is powered down, no input should be selected. Refer to "ADC Input Select" on page 48 and "PGA Input Mapping" on page 49 for the required settings.

#### 6.2.3 Power Down ADCx

Configures the power state of ADC channel x.

| PDN_ADCx                                                     | ADC Status     |  |
|--------------------------------------------------------------|----------------|--|
| 0                                                            | Powered Up     |  |
| 1                                                            | 1 Powered Down |  |
| Application "Analog In to Analog Out Passthrough" on page 32 |                |  |

#### Notes:

1. The CS42L52 employs a clever scheme for controlling the power to the ADC when PASSTHRU ("Passthrough Analog" on page 52) and PDN\_OVRD ("Power Down ADC Override" on page 43) are enabled. Refer to the referenced application.

#### 6.2.4 Power Down

Configures the power state of the entire CODEC.

| PDN | CODEC Status |
|-----|--------------|
| 0   | Powered Up   |
| 1   | Powered Down |

### 6.3 Power Control 2 (Address 03h)

|   | 7        | 6        | 5        | 4     | 3     | 2        | 1        | 0        |
|---|----------|----------|----------|-------|-------|----------|----------|----------|
| ĺ | Reserved | Reserved | Reserved | OVRDB | OVRDA | PDN_MICB | PDN_MICA | PDN_BIAS |

#### 6.3.1 Power Down ADC Override

Configures an override of the power down control for ADCx.

| OVRDx                                                        | PDN_ADC Override |  |
|--------------------------------------------------------------|------------------|--|
| 0                                                            | Disable          |  |
| 1                                                            | Enable           |  |
| Application "Analog In to Analog Out Passthrough" on page 32 |                  |  |

### 6.3.2 Power Down MICx

Configures the power state of the microphone pre-amplifier for channel x.

| PDN_MICx    | MIC Pre-Amp Status      |
|-------------|-------------------------|
| 0           | Powered Up              |
| 1           | Powered Down            |
| Application | "MIC Inputs" on page 27 |

#### 6.3.3 Power Down MIC Bias

Configures the power state of the microphone bias circuit.

| PDN_BIAS | MIC Bias Status |
|----------|-----------------|
| 0        | Powered Up      |
| 1        | Powered Down    |



## 6.4 Power Control 3 (Address 04h)

| 7        | 6        | 5        | 4        | 3         | 2         | 1         | 0         |
|----------|----------|----------|----------|-----------|-----------|-----------|-----------|
| PDN_HPB1 | PDN_HPB0 | PDN_HPA1 | PDN_HPA0 | PDN_SPKB1 | PDN_SPKB0 | PDN_SPKA1 | PDN_SPKA0 |

### 6.4.1 Headphone Power Control

Configures how the SPKR/HP pin, 31, controls the power for the headphone amplifier.

| PDN_HPx[1:0] | Headphone Status                                                                                                   |
|--------------|--------------------------------------------------------------------------------------------------------------------|
| 00           | Headphone channel is ON when the SPKR/HP pin, 31, is LO. Headphone channel is OFF when the SPKR/HP pin, 31, is HI. |
| 01           | Headphone channel is ON when the SPKR/HP pin, 31, is HI. Headphone channel is OFF when the SPKR/HP pin, 31, is LO. |
| 10           | Headphone channel is always ON.                                                                                    |
| 11           | Headphone channel is always OFF.                                                                                   |

# 6.4.2 Speaker Power Control

Configures how the SPKR/HP pin, 31, controls the power for the speaker amplifier.

| PDN_SPKx[1:0] | Speaker Status                                                                                                 |
|---------------|----------------------------------------------------------------------------------------------------------------|
| 00            | Speaker channel is ON when the SPKR/HP pin, 31, is LO. Speaker channel is OFF when the SPKR/HP pin, 31, is HI. |
| 01            | Speaker channel is ON when the SPKR/HP pin, 31, is HI. Speaker channel is OFF when the SPKR/HP pin, 31, is LO. |
| 10            | Speaker channel is always ON.                                                                                  |
| 11            | Speaker channel is always OFF.                                                                                 |

# 6.5 Clocking Control (Address 05h)

| 7    | 6      | 5      | 4         | 3        | 2      | 1      | 0        |
|------|--------|--------|-----------|----------|--------|--------|----------|
| AUTO | SPEED1 | SPEED0 | 32k_GROUP | VIDEOCLK | RATIO1 | RATIO0 | MCLKDIV2 |

### 6.5.1 Auto-Detect

Configures the auto-detect circuitry for detecting the speed mode of the CODEC when operating as a slave.

| AUTO         | Auto-detection of Speed Mode      |  |  |
|--------------|-----------------------------------|--|--|
| 0            | Disabled                          |  |  |
| 1            | Enabled                           |  |  |
| Application: | "Serial Port Clocking" on page 34 |  |  |

#### Notes:

- 1. The SPEED[1:0] bits are ignored and speed is determined by the MCLK/LRCK ratio.
- 2. When AUTO is disabled and the CODEC operates in master mode, the MCLKDIV2 bit is ignored.
- 3. Certain sample and MCLK frequencies require setting the SPEED[1:0] bits, the 32k\_GROUP bit ("32kHz Sample Rate Group" on page 45) and/or the VIDEOCLK bit ("27 MHz Video Clock" on page 45) and RATIO[1:0] bits ("Internal MCLK/LRCK Ratio" on page 45). Low sample rates may also affect dynamic range performance in the typical audio band. Refer to the referenced application for more information.



### 6.5.2 Speed Mode

Configures the speed mode of the CODEC in slave mode and sets the appropriate MCLK divide ratio for LRCK and SCLK in master mode.

| SPEED[1:0]   | Slave Mode                                    | Master Mode     |                 |  |
|--------------|-----------------------------------------------|-----------------|-----------------|--|
|              | Serial Port Speed                             | MCLK/LRCK Ratio | SCLK/LRCK Ratio |  |
| 00           | Double-Speed Mode (DSM - 50 kHz -100 kHz Fs)  | 512             | 64              |  |
| 01           | Single-Speed Mode (SSM - 4 kHz -50 kHz Fs)    | 256             | 64              |  |
| 10           | Half-Speed Mode (HSM - 12.5kHz -25 kHz Fs)    | 128             | 64              |  |
| 11           | Quarter-Speed Mode (QSM - 4 kHz -12.5 kHz Fs) | 128             | 64              |  |
| Application: | "Serial Port Clocking" on page 34             |                 |                 |  |

#### Notes:

- 1. Slave/Master Mode is determined by the M/S bit in "Master/Slave Mode" on page 46.
- Certain sample and MCLK frequencies require setting the SPEED[1:0] bits, the 32k\_GROUP bit ("32kHz Sample Rate Group" on page 45) and/or the VIDEOCLK bit ("27 MHz Video Clock" on page 45) and RATIO[1:0] bits ("Internal MCLK/LRCK Ratio" on page 45). Low sample rates may also affect dynamic range performance in the typical audio band. Refer to the referenced application for more information.
- 3. These bits are ignored when the AUTO bit ("Auto-Detect" on page 44) is enabled.

### 6.5.3 32kHz Sample Rate Group

Specifies whether or not the input/output sample rate is 8 kHz, 16 kHz or 32 kHz.

| 32kGROUP     | 8 kHz, 16 kHz or 32 kHz sample rate? |  |  |
|--------------|--------------------------------------|--|--|
| 0            | No                                   |  |  |
| 1            | Yes                                  |  |  |
| Application: | "Serial Port Clocking" on page 34    |  |  |

### 6.5.4 27 MHz Video Clock

Specifies whether or not the external MCLK frequency is 27 MHz

| VIDEOCLK     | 7 MHz MCLK?                       |  |  |
|--------------|-----------------------------------|--|--|
| 0            | No                                |  |  |
| 1            | Yes                               |  |  |
| Application: | "Serial Port Clocking" on page 34 |  |  |

#### 6.5.5 Internal MCLK/LRCK Ratio

Configures the internal MCLK/LRCK ratio.

| RATIO[1:0]   | Internal MCLK Cycles per LRCK     | SCLK/LRCK Ratio in Master Mode |  |
|--------------|-----------------------------------|--------------------------------|--|
| 00           | 128                               | 64                             |  |
| 01           | 125                               | 62                             |  |
| 10           | 132                               | 66                             |  |
| 11           | 136                               | 68                             |  |
| Application: | "Serial Port Clocking" on page 34 |                                |  |



# 6.5.6 MCLK Divide By 2

Divides the input MCLK by 2 prior to all internal circuitry.

| MCLKDIV2     | MCLK signal into CODEC            |  |  |
|--------------|-----------------------------------|--|--|
| 0            | No divide                         |  |  |
| 1            | vided by 2                        |  |  |
| Application: | "Serial Port Clocking" on page 34 |  |  |

**Note:** In slave mode, this bit is ignored when the AUTO bit ("Auto-Detect" on page 44) is disabled.

# 6.6 Interface Control 1 (Address 06h)

| 7   | 6        | 5      | 4   | 3       | 2       | 1    | 0    |
|-----|----------|--------|-----|---------|---------|------|------|
| M/S | INV_SCLK | ADCDIF | DSP | DACDIF1 | DACDIF0 | AWL1 | AWL0 |

### 6.6.1 Master/Slave Mode

Configures the serial port I/O clocking.

| M/S | Serial Port Clocks   |
|-----|----------------------|
| 0   | Slave (input ONLY)   |
| 1   | Master (output ONLY) |

### 6.6.2 SCLK Polarity

Configures the polarity of the SCLK signal.

| INV_SCLK | SCLK Polarity |
|----------|---------------|
| 0        | Not Inverted  |
| 1        | Inverted      |

### 6.6.3 ADC Interface Format

Configures the digital interface format for data on SDOUT.

| ADCDIF       | ADC Interface Format                   |
|--------------|----------------------------------------|
| 0            | Left Justified                         |
| 1            | I <sup>2</sup> S                       |
| Application: | "Digital Interface Formats" on page 36 |

#### 6.6.4 DSP Mode

Configures a data-packed interface format for both the ADC and DAC.

| DSP          | DSP Mode              |
|--------------|-----------------------|
| 0            | Disabled              |
| 1            | Enabled               |
| Application: | "DSP Mode" on page 36 |

### Notes:

- 1. Select the audio word length using the AWL[1:0] bits ("Audio Word Length" on page 47).
- 2. The interface format for both the ADC and the DAC must be set to "Left-Justified" when DSP Mode is enabled.



### 6.6.5 DAC Interface Format

Configures the digital interface format for data on SDIN.

| DACDIF[1:0]  | DAC Interface Format                   |
|--------------|----------------------------------------|
| 00           | Left Justified, up to 24-bit data      |
| 01           | I <sup>2</sup> S, up to 24-bit data    |
| 10           | Right Justified                        |
| 11           | Reserved                               |
| Application: | "Digital Interface Formats" on page 36 |

**Note:** Select the audio word length for Right Justified using the AWL[1:0] bits ("Audio Word Length" on page 47).

# 6.6.6 Audio Word Length

Configures the audio sample word length used for the data into SDIN and out of SDOUT.

| AWL[1:0]     | Audio Word Length     |                            |  |  |  |
|--------------|-----------------------|----------------------------|--|--|--|
|              | DSP Mode              | Right Justified (DAC ONLY) |  |  |  |
| 00           | 32-bit data           | 24-bit data                |  |  |  |
| 01           | 24-bit data           | 20-bit data                |  |  |  |
| 10           | 20-bit data           | 18-bit data                |  |  |  |
| 11           | 16-bit data           | 16-bit data                |  |  |  |
| Application: | "DSP Mode" on page 36 |                            |  |  |  |

**Note:** When the internal MCLK/LRCK ratio is set to 125 in master mode, the 32-bit data width option for DSP Mode is not valid unless SCLK=MCLK.

## 6.7 Interface Control 2 (Address 07h)

| 7        | 6         | 5       | 4      | 3        | 2        | 1        | 0        |
|----------|-----------|---------|--------|----------|----------|----------|----------|
| Reserved | SCLK=MCLK | DIGLOOP | 3ST_SP | INV_SWCH | BIASLVL2 | BIASLVL1 | BIASLVL0 |

### 6.7.1 SCLK equals MCLK

Configures the SCLK signal source for master mode.

| SCLK=MCLK | Output SCLK                                      |
|-----------|--------------------------------------------------|
| 0         | Re-timed signal, synchronously derived from MCLK |
| 1         | Non-retimed, MCLK signal                         |

**Note:** This bit is only valid for MCLK = 12.0000 MHz.

# 6.7.2 SDOUT to SDIN Digital Loopback

Configures an internal loops the signal on the SDOUT pin to SDIN.

| DIGLOOP | Internal Loopback                                 |
|---------|---------------------------------------------------|
| 0       | Disabled; SDOUT internally disconnected from SDIN |
| 1       | Enabled; SDOUT internally connected to SDIN       |



### 6.7.3 Tri-State Serial Port Interface

Determines the state of the serial port drivers.

| 3ST_SP | Serial Port Status                                |                                          |  |  |
|--------|---------------------------------------------------|------------------------------------------|--|--|
|        | Slave Mode                                        | Master Mode                              |  |  |
| 0      | Serial Port clocks are inputs and SDOUT is output | Serial Port clocks and SDOUT are outputs |  |  |
| 1      | Serial Port clocks are inputs and SDOUT is HI-Z   | Serial Port clocks and SDOUT are HI-Z    |  |  |

#### Notes:

- 1. Slave/Master Mode is determined by the M/S bit in "Master/Slave Mode" on page 46.
- 2. When the serial port is tri-stated in master mode, the ADC and DAC serial ports are clocked internally.

# 6.7.4 Speaker/Headphone Switch Invert

Determines the control signal polarity of the SPK/HP\_SW pin.

| INV_SWCH | SPK/HP_SW pin 6 Control |  |
|----------|-------------------------|--|
| 0        | Not inverted            |  |
| 1        | Inverted                |  |

# 6.7.5 MIC Bias Level

Sets the output voltage level on the MICBIAS output pin.

| BIASLVL[2:0] | Output Bias Level |
|--------------|-------------------|
| 000          | 0.5 x VA          |
| 001          | 0.6 x VA          |
| 010          | 0.7 x VA          |
| 011          | 0.8 x VA          |
| 100          | 0.83 x VA         |
| 101          | 0.91 x VA         |
| 110          | Reserved          |
| 111          | Reserved          |

# 6.8 Input x Select: ADCA and PGAA (Address 08h), ADCB and PGAB (Address 09h)

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| ADCASEL2 | ADCASEL1 | ADCASEL0 | PGAASEL5 | PGAASEL4 | PGAASEL3 | PGAASEL2 | PGAASEL1 |

# 6.8.1 ADC Input Select

Selects the specified analog input signal into ADCx.

| ADCxSEL[2:0] | Selected Input to ADCx                                                            |
|--------------|-----------------------------------------------------------------------------------|
| 000          | AIN1x                                                                             |
| 001          | AIN2x                                                                             |
| 010          | AIN3x                                                                             |
| 011          | AIN4x                                                                             |
| 100          | PGAx - Use PGAxSEL bits ("PGA Input Mapping" on page 49) to select input channels |
| 101          | Reserved                                                                          |
| 110          | Reserved                                                                          |
| 111          | Reserved                                                                          |
| Application: | "Analog Inputs" on page 26                                                        |



## 6.8.2 PGA Input Mapping

Selects one or sums/mixes the analog input signal into the PGA. Each bit of the PGAx\_SEL[5:1] word corresponds to individual channels (i.e. PGAx\_SEL1 selects AIN1x, PGAx\_SEL2 selects AIN2x, etc.).

| PGAxSEL[5:1] | Selected Input to PGAx (Examples)                                                                                                                                                  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00000        | No inputs selected                                                                                                                                                                 |
| 00001        | AIN1x                                                                                                                                                                              |
| 00010        | AIN2x                                                                                                                                                                              |
| 00100        | AIN3x                                                                                                                                                                              |
| 01000        | AIN4x                                                                                                                                                                              |
| 10000        | MICx; for single-ended MIC inputs, use MICxSEL ("MIC x Select" on page 55) to select MIC 1 or MIC 2; for differential MIC inputs, enable MICxCFG ("MICx Configuration" on page 55) |
| 10001        | MICx + AIN1x                                                                                                                                                                       |
| 10011        | MICx + AIN1x + AIN2x                                                                                                                                                               |
| Application: | "Analog Inputs" on page 26                                                                                                                                                         |

Note: Table does not show all possible combinations.

# 6.9 Analog & HPF Control (Address 0Ah)

| 7    | 6      | 5    | 4      | 3        | 2       | 1        | 0       |
|------|--------|------|--------|----------|---------|----------|---------|
| HPFB | HPFRZB | HPFA | HPFRZA | ANLGSFTB | ANLGZCB | ANLGSFTA | ANLGZCA |

# 6.9.1 ADCx High-Pass Filter

Configures the internal high-pass filter after ADCx.

| HPFx | ligh Pass Filter Status |  |  |  |
|------|-------------------------|--|--|--|
| 0    | Disabled                |  |  |  |
| 1    | Enabled                 |  |  |  |

### 6.9.2 ADCx High-Pass Filter Freeze

Configures the high pass filter's digital DC subtraction and/or calibration after ADCx.

| HPFRZx | High Pass Filter Digital Subtraction |
|--------|--------------------------------------|
| 0      | Continuous DC Subtraction            |
| 1      | Frozen DC Subtraction                |

# 6.9.3 Ch. x Analog Soft Ramp

Configures an incremental volume ramp from the current level to the new level at the specified rate.

| ANLGSFTx   | Volume Changes                | Affected Analog Volume Controls                                     |
|------------|-------------------------------|---------------------------------------------------------------------|
| 0          | Do not occur with a soft ramp | MICxGAIN[4:0] ("MICx Gain" on page 55), PGAxVOL[5:0] ("PGAx Volume" |
| 1          | Occur with a soft ramp        | on page 56), and PASSxVOL[7:0] ("Passthrough x Volume" on page 57)  |
| Ramp Rate: | 1/2 dB every 16 LRCK cycles   |                                                                     |

### 6.9.4 Ch. x Analog Zero Cross

Configures when the signal level changes occur for the analog volume controls.

| ANLGZCx | Volume Changes           | Affected Analog Volume Controls                                                                                                        |
|---------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 0       | IIIIG                    | MICxGAIN[4:0] ("MICx Gain" on page 55), PGAxVOL[5:0] ("PGAx Volume" on page 56), and PASSxVOL[7:0] ("Passthrough x Volume" on page 57) |
| 1       | Occur on a zero crossing | Torr page 30), and i ASSXVOL[7.0] ( i assurrough x volume on page 37)                                                                  |

**Note:** If the signal does not encounter a zero crossing, the requested volume change will occur after a timeout period of 1024 sample periods (approximately 10.7 ms at 48 kHz sample rate).



# 6.10 ADC HPF Corner Frequency (Address 0Bh)

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved | Reserved | Reserved | Reserved | HPFB_CF1 | HPFB_CF0 | HPFA_CF1 | HPFA_CF0 |

# 6.10.1 HPF x Corner Frequency

Sets the corner frequency (-3 dB point) for the internal High-Pass Filter (HPF).

| HPFx_CF[1:0] | IPF Corner Frequency Setting (Fs=48 kHz)                                      |  |  |  |  |  |
|--------------|-------------------------------------------------------------------------------|--|--|--|--|--|
| 00           | ormal setting as specified in "ADC Digital Filter Characteristics" on page 14 |  |  |  |  |  |
| 01           | 119 Hz                                                                        |  |  |  |  |  |
| 10           | 236 Hz                                                                        |  |  |  |  |  |
| 11           | 464 Hz                                                                        |  |  |  |  |  |

# 6.11 Misc. ADC Control (Address 0Ch)

| 7      | 6      | 5       | 4       | 3        | 2        | 1        | 0        |
|--------|--------|---------|---------|----------|----------|----------|----------|
| ADCB=A | DIGMUX | DIGSUM1 | DIGSUM0 | INV_ADCB | INV_ADCA | ADCBMUTE | ADCAMUTE |

# 6.11.1 Analog Front-End Volume Setting B=A

Configures independent or ganged volume control and muting of the analog front end.

| ADCB=A | Single Volume Control | Affected Volume Controls                            |  |  |
|--------|-----------------------|-----------------------------------------------------|--|--|
| 0      | Disabled              | ADCxVOL[7:0] ("ADCx Volume" on page 57),            |  |  |
|        |                       | ADCxMUTE ("ADC Mute" on page 51),                   |  |  |
|        |                       | ALC and Limiter Attack/Release (page 66 to page 68) |  |  |
| 1      | Enabled               | MICxGAIN[4:0] ("MICx Gain" on page 55),             |  |  |
|        |                       | PGAxVOL[5:0] ("PGAx Volume" on page 56),            |  |  |
|        |                       | PASSxVOL[7:0] ("Passthrough x Volume" on page 57)   |  |  |

# 6.11.2 Digital MUX

Selects the signal source for the ADC serial port

| DIGMUX | SDOUT Signal Source |  |
|--------|---------------------|--|
| 0      | ADC                 |  |
| 1      | DSP                 |  |

# 6.11.3 Digital Sum

Configures a mix/swap of ADCA and ADCB.

| DIGSUM[1:0] | Serial Output Signal |                 |  |  |  |
|-------------|----------------------|-----------------|--|--|--|
|             | Left Channel         | Right Channel   |  |  |  |
| 00          | ADCA                 | ADCB            |  |  |  |
| 01          | (ADCA + ADCB)/2      | (ADCA + ADCB)/2 |  |  |  |
| 10          | (ADCA - ADCB)/2      | (ADCA - ADCB)/2 |  |  |  |
| 11          | ADCB                 | ADCA            |  |  |  |



# 6.11.4 Invert ADC Signal Polarity

Configures the polarity of the ADC signal.

| INV_ADCx | ADC Signal Polarity |  |  |
|----------|---------------------|--|--|
| 0        | Not Inverted        |  |  |
| 1        | Inverted            |  |  |

### 6.11.5 ADC Mute

Configures a digital mute on ADC channel x.

| ADCxMUTE | ADC Mute |
|----------|----------|
| 0        | Disabled |
| 1        | Enabled  |

**Note:** When the ADCxMUTE bit is enabled, the PGA will automatically apply 6 dB of attenuation.

## 6.12 Playback Control 1 (Address 0Dh)

| 7       | 6       | 5       | 4         | 3        | 2        | 1        | 0        |
|---------|---------|---------|-----------|----------|----------|----------|----------|
| HPGAIN2 | HPGAIN1 | HPGAIN0 | PLYBCKB=A | INV_PCMB | INV_PCMA | MSTBMUTE | MSTAMUTE |

### 6.12.1 Headphone Analog Gain

Selects the gain multiplier for the headphone/line outputs.

| HPGAIN[2:0] | Headphone/Line Gain Setting (G) |
|-------------|---------------------------------|
| 000         | 0.3959                          |
| 001         | 0.4571                          |
| 010         | 0.5111                          |
| 011         | 0.6047                          |
| 100         | 0.7099                          |
| 101         | 0.8399                          |
| 110         | 1.000                           |
| 111         | 1.1430                          |

**Note:** Refer to "Line Output Voltage Level Characteristics" on page 20 and "Headphone Output Power Characteristics" on page 19.

## 6.12.2 Playback Volume Setting B=A

Configures independent or ganged volume control of all playback channels.

| PLYBCKB=A | Single Volume Control | Affected Volume Controls                                                                                                                                                                                                 |  |  |
|-----------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0         |                       | HPxMUTE ("Playback Control 2 (Address 0Fh)" on page 54),                                                                                                                                                                 |  |  |
| 1         | Enabled               | AMIXxVOL[7:0] ("ADC Mixer Channel x Volume" on page 58), PMIXxVOL[7:0] ("PCM Mixer Channel x Volume" on page 58), MSTxVOL[7:0] ("Master Volume Control" on page 63), HPxVOL[7:0] ("Headphone Volume Control" on page 63) |  |  |



# 6.12.3 Invert PCM Signal Polarity

Configures the polarity of the digital input signal.

| INV_PCMx | PCM Signal Polarity |  |
|----------|---------------------|--|
| 0        | Not Inverted        |  |
| 1        | Inverted            |  |

# 6.12.4 Master Playback Mute

Configures a digital mute on the master volume control for channel x.

| MSTxMUTE | Master Mute  |
|----------|--------------|
| 0        | Not Inverted |
| 1        | Inverted     |

**Note:** The muting function is affected by the DIGSFT ("Digital Soft Ramp" on page 53) and DIGZC ("Digital Zero Cross" on page 53) bits.

### 6.13 Miscellaneous Controls (Address 0Eh)

| 7         | 6         | 5         | 4         | 3      | 2      | 1      | 0     |
|-----------|-----------|-----------|-----------|--------|--------|--------|-------|
| PASSTHRUB | PASSTHRUA | PASSBMUTE | PASSAMUTE | FREEZE | DEEMPH | DIGSFT | DIGZC |

# 6.13.1 Passthrough Analog

Configures an analog passthrough from the PGA inputs to the headphone/line outputs.

| PASSTHRUx | Analog In Routed to HP/Line Output |  |
|-----------|------------------------------------|--|
| 0         | Disabled                           |  |
| 1         | Enabled                            |  |

#### Notes:

 The Passthrough volume control is realized using a combination of the PGA volume control settings ("PGAx Volume" on page 56) and the headphone amplifier volume control settings (hidden). When passthrough is enabled and the PGA to ADC path is selected, the signal seen by the ADC will change depending on the passthrough volume setting.

# 6.13.2 Passthrough Mute

Configures an analog mute on the channel x analog in to analog out passthrough.

| PASSxMUTE | Passthrough Mute |
|-----------|------------------|
| 0         | Disabled         |
| 1         | Enabled          |

### 6.13.3 Freeze Registers

Configures a hold on all register settings.

| FREEZE | Control Port Status                                                                                                           |  |
|--------|-------------------------------------------------------------------------------------------------------------------------------|--|
| 0      | Register changes take effect immediately                                                                                      |  |
| 11     | Modifications may be made to all control port registers without the changes taking effect until after the FREEZE is disabled. |  |



## 6.13.4 HP/Speaker De-emphasis

Configures a 15µs/50µs digital de-emphasis filter response on the headphone/line and speaker outputs.

| DEEMPHASIS | Control Port Status |
|------------|---------------------|
| 0          | Disabled            |
| 1          | Enabled             |

# 6.13.5 Digital Soft Ramp

Configures an incremental volume ramp from the current level to the new level at the specified rate.

| DIGSFT     | Volume Changes                | Volume Changes Affected Digital Volume Controls                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0          | Do not occur with a soft ramp | MSTxMUTE ("Master Playback Mute" on page 52),                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 1          | Occur with a soft ramp        | HPxMUTE, SPKxMUTE ("Playback Control 2 (Address 0Fh)" on page 54), ADCxVOL[7:0] ("ADCx Volume" on page 57), AMIXxMUTE, AMIXxVOL[7:0] ("ADC Mixer Channel x Volume" on page 58), PMIXxMUTE, PMIXxVOL[7:0] ("PCM Mixer Channel x Volume" on page 58), MSTxVOL[7:0] ("Master Volume Control" on page 63), HPxVOL[7:0] ("Headphone Volume Control" on page 63), SPKxVOL[7:0] ("Speaker Volume Control" on page 64), ALC and Limiter Attack/Release (page 66 to page 68) Beep Volume ("Beep Volume" on page 61) |  |
| Ramp Rate: | 1/8 dB every LRCK cycle       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |

#### Notes:

1. When the DIGSFT bit is enabled, the Master Volume (MSTxVOL[7:0]) transitions are guaranteed to occur with a soft ramp only when bits 7 and 6 in register 29h are set to '00'b.

## 6.13.6 Digital Zero Cross

Configures when the signal level changes occur for the digital volume controls.

| DIGZC | Volume Changes                | Affected Digital Volume Controls                                    |  |
|-------|-------------------------------|---------------------------------------------------------------------|--|
| 0     | Do not occur on a zero cross- | MSTxMUTE ("Master Playback Mute" on page 52),                       |  |
|       | ing                           | AMIXxMUTE, AMIXxVOL[7:0] ("ADC Mixer Channel x Volume" on page 58), |  |
|       | Occur on a zero crossing      | PMIXxMUTE, PMIXxVOL[7:0] ("PCM Mixer Channel x Volume" on page 58), |  |
|       |                               | MSTxVOL[7:0] ("Master Volume Control" on page 63),                  |  |
| 1     |                               | ALC and Limiter Attack/Release (page 66 to page 68)                 |  |
|       |                               | Beep Volume ("Beep Volume" on page 61)                              |  |

#### Notes:

- 1. If the signal does not encounter a zero crossing, the requested volume change will occur after a timeout period between 1024 and 2048 sample periods (21.3 ms to 42.7 ms at 48 kHz sample rate).
- 2. The zero cross function is independently monitored and implemented for each channel.
- 3. The DIS\_LIMSFT bit ("Limiter Soft Ramp Disable" on page 65) is ignored when zero cross is enabled.
- 4. When the DIGSFT bit is enabled, the Master Volume (MSTxVOL[7:0]) transitions are guaranteed to occur on a zero crossing only when bits 7 and 6 in register 29h are set to '00'b.



# 6.14 Playback Control 2 (Address 0Fh)

| 7       | 6       | 5        | 4        | 3      | 2       | 1       | 0         |
|---------|---------|----------|----------|--------|---------|---------|-----------|
| HPBMUTE | HPAMUTE | SPKBMUTE | SPKAMUTE | SPKB=A | SPKSWAP | SPKMONO | MUTE50/50 |

### 6.14.1 Headphone Mute

Configures a digital mute on headphone channel x.

| HPxMUTE | Headphone Mute |
|---------|----------------|
| 0       | Disabled       |
| 1       | Enabled        |

# 6.14.2 Speaker Mute

Configures a digital mute on speaker channel x.

| SPKxMUTE | Speaker Mute |
|----------|--------------|
| 0        | Disabled     |
| 1        | Enabled      |

## 6.14.3 Speaker Volume Setting B=A

Configures independent or ganged volume control of the speaker output.

| SPKB=A | Single Volume Control | Affected Volume Controls                           |  |
|--------|-----------------------|----------------------------------------------------|--|
| 0      | Disabled              | SPKxMUTE ("Speaker Mute" on page 54),              |  |
| 1      | Enabled               | SPKxVOL[7:0] ("Speaker Volume Control" on page 64) |  |

## 6.14.4 Speaker Channel Swap

Configures a channel swap on the speaker channels.

| SPKSWAP      | Speaker Output                                 |  |
|--------------|------------------------------------------------|--|
| 0            | Channel A                                      |  |
| 1            | Channel B                                      |  |
| Application: | "Mono Speaker Output Configuration" on page 33 |  |

# 6.14.5 Speaker MONO Control

Configures a parallel full-bridge output for the speaker channels.

| SPKMONO      | Parallel Full Bridge Output                    |  |
|--------------|------------------------------------------------|--|
| 0            | Disabled                                       |  |
| 1            | Enabled                                        |  |
| Application: | "Mono Speaker Output Configuration" on page 33 |  |

### 6.14.6 Speaker Mute 50/50 Control

Configures how the speaker channels mute.

| MUTE50/50 | Speaker Mute 50/50                                                                                             |
|-----------|----------------------------------------------------------------------------------------------------------------|
| 0         | Disabled; The PWM amplifiers outputs modulated silence when SPKxMUTE is enabled.                               |
| 1         | Enabled; The PWM amplifiers switch at an exact 50%-duty-cycle signal (not modulated) when SPKxMUTE is enabled. |



# 6.15 MICx Amp Control:MIC A (Address 10h) & MIC B (Address 11h)

| 7        | 6       | 5       | 4         | 3         | 2         | 1         | 0         |
|----------|---------|---------|-----------|-----------|-----------|-----------|-----------|
| Reserved | MICxSEL | MICxCFG | MICxGAIN4 | MICxGAIN3 | MICxGAIN2 | MICxGAIN1 | MICxGAIN0 |

### 6.15.1 MIC x Select

Selects one of two single-ended MIC inputs on channel x.

| MICxSEL                              | MIC x Selection |  |  |  |  |  |
|--------------------------------------|-----------------|--|--|--|--|--|
| 0                                    | MIC 1x          |  |  |  |  |  |
| 1                                    | MIC 2x          |  |  |  |  |  |
| Application: "MIC Inputs" on page 27 |                 |  |  |  |  |  |

### 6.15.2 MICx Configuration

Configures the input topology for MICx.

| MICxCFG      | MIC Input Topology            |  |  |  |
|--------------|-------------------------------|--|--|--|
| 0            | Single-Ended                  |  |  |  |
| 1            | Differential                  |  |  |  |
| Application: | tion: "MIC Inputs" on page 27 |  |  |  |

#### 6.15.3 MICx Gain

Sets the gain of the microphone pre-amplifier.

| MICxGAIN[4:0] | Gain                          |
|---------------|-------------------------------|
| 1 1111        | 32 dB                         |
|               |                               |
| 1 0000        | 32 dB                         |
| 0 1111        | 30.5 dB                       |
| 0 1110        | 30 dB                         |
|               |                               |
| 0 0000        | 16 dB                         |
| Step Size:    | 1 dB (unless otherwise noted) |
| Application:  | "MIC Inputs" on page 27       |

### 6.16 PGAx Vol. & ALCx Transition Ctl.:

ALC, PGA A (Address 12h) & ALC, PGA B (Address 13h)

| 7         | 6         | 5        | 4        | 3        | 2        | 1        | 0        |
|-----------|-----------|----------|----------|----------|----------|----------|----------|
| ALCxSRDIS | ALCxZCDIS | PGAxVOL5 | PGAxVOL4 | PGAxVOL3 | PGAxVOL2 | PGAxVOL1 | PGAxVOL0 |

# 6.16.1 ALCx Soft Ramp Disable

Configures an override of the analog soft ramp setting.

| ALCxSRDIS                                               | ALC Soft Ramp Disable                                                                         |  |  |  |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|--|--|
| 0                                                       | OFF; ALC Attack Rate is dictated by the ANLGSFT ("Ch. x Analog Soft Ramp" on page 49) setting |  |  |  |
| 1                                                       | ON; ALC volume changes take effect in one step, regardless of the ANLGSFT setting.            |  |  |  |
| Application: "Automatic Level Control (ALC)" on page 27 |                                                                                               |  |  |  |



# 6.16.2 ALCx Zero Cross Disable

Configures an override of the analog zero cross setting.

| ALCxZCDIS                                                                                     | ALC Zero Cross Disable                                                            |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|--|--|--|
| OFF; ALC Attack Rate is dictated by the ANLGZC ("Ch. x Analog Zero Cross" on page 49) setting |                                                                                   |  |  |  |  |  |
| 1                                                                                             | ON; ALC volume changes take effect at any time, regardless of the ANLGZC setting. |  |  |  |  |  |
| Application: "Automatic Level Control (ALC)" on page 27                                       |                                                                                   |  |  |  |  |  |

### 6.16.3 PGAx Volume

Sets the volume/gain of the Programmable Gain Amplifier (PGA).

| PGAxVOL[5:0] | Volume  |
|--------------|---------|
| 01 1111      | 12 dB   |
|              |         |
| 01 1000      | 12 dB   |
|              |         |
| 00 0001      | +0.5 dB |
| 00 0000      | 0 dB    |
| 11 1111      | -0.5 dB |
|              |         |
| 10 1000      | -6.0 dB |
|              |         |
| 10 0000      | -6.0 dB |
| Step Size:   | 0.5 dB  |

**Note:** The PGAxVOL bits are ignored when the PASSTHRUx bit ("Passthrough Analog" on page 52) is enabled.



# 6.17 Passthrough x Volume: PASSAVOL (Address 14h) & PASSBVOL (Address 15h)

7 6 5 4 3 2 1 0

PASSXVOL7 PASSXVOL6 PASSXVOL5 PASSXVOL4 PASSXVOL3 PASSXVOL2 PASSXVOL1 PASSXVOL0

### 6.17.1 Passthrough x Volume

Sets the volume/gain of the signal routed from the PGA to the headphone/line output.

| PASSxVOL[7:0] | Gain                                                        |  |  |  |
|---------------|-------------------------------------------------------------|--|--|--|
| 0111 1111     | 12 dB                                                       |  |  |  |
|               | ···                                                         |  |  |  |
| 0001 1000     | 12 dB                                                       |  |  |  |
|               | ···                                                         |  |  |  |
| 0000 0001     | +0.5 dB                                                     |  |  |  |
| 0000 0000     | 0 dB                                                        |  |  |  |
| 11111 1111    | -0.5 dB                                                     |  |  |  |
|               | ···                                                         |  |  |  |
| 1000 1000     | -60.0 dB                                                    |  |  |  |
|               |                                                             |  |  |  |
| 1000 0000     | -60.0 dB                                                    |  |  |  |
| Step Size:    | 0.5 dB (approximate)                                        |  |  |  |
| Application:  | plication: "Analog In to Analog Out Passthrough" on page 32 |  |  |  |

#### Notes:

- 1. This register is ignored when the PASSTHRUx bit ("Passthrough Analog" on page 52) is disabled.
- 2. The step size may deviate from 0.5 dB at settings below -40 dB. Code settings 0x95, 0xA1, 0xAD, and 0xB9 are not guaranteed to be monotonic.

## 6.18 ADCx Volume Control: ADCAVOL (Address 16h) & ADCBVOL (Address 17h)

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| ADCAVOL7 | ADCAVOL6 | ADCAVOL5 | ADCAVOL4 | ADCAVOL3 | ADCAVOL2 | ADCAVOL1 | ADCAVOL0 |

#### 6.18.1 ADCx Volume

Sets the volume of the ADC signal out the serial data output (SDOUT).

| ADCxVOL[7:0] | Volume   |
|--------------|----------|
| 0111 1111    | 24 dB    |
|              |          |
| 0001 1000    | 24 dB    |
|              |          |
| 0000 0000    | 0 dB     |
| 1111 1111    | -1.0 dB  |
| 1111 1110    | -2.0 dB  |
|              |          |
| 1010 0000    | -96.0 dB |
|              |          |
| 1000 0000    | -96.0 dB |
| Step Size:   | 1.0 dB   |



# 6.19 ADCx Mixer Volume: ADCA (Address 18h) & ADCB (Address 19h)

| 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| AMIXxMUTE | AMIXxVOL6 | AMIXxVOL5 | AMIXxVOL4 | AMIXxVOL3 | AMIXxVOL2 | AMIXxVOL1 | AMIXxVOL0 |

### 6.19.1 ADC Mixer Channel x Mute

Configures a digital mute on the ADC mix in the DSP.

| AMIXxMUTE | DC Mixer Mute |  |  |  |
|-----------|---------------|--|--|--|
| 0         | Disabled      |  |  |  |
| 1         | Enabled       |  |  |  |

### 6.19.2 ADC Mixer Channel x Volume

Sets the volume/gain of the ADC mix in the DSP.

| AMIXxVOL[6:0] | Volume   |
|---------------|----------|
| 001 1000      | +12.0 dB |
|               |          |
| 000 0001      | +0.5 dB  |
| 000 0000      | 0 dB     |
| 111 1111      | -0.5 dB  |
|               |          |
| 001 1001      | -51.5 dB |
| Step Size:    | 0.5 dB   |

# 6.20 PCMx Mixer Volume: PCMA (Address 1Ah) & PCMB (Address 1Bh)

7 6 5 4 3 2 1 0

PMIXxMUTE PMIXxVOL6 PMIXxVOL5 PMIXxVOL4 PMIXxVOL3 PMIXxVOL2 PMIXxVOL1 PMIXxVOL0

### 6.20.1 PCM Mixer Channel x Mute

Configures a digital mute on the PCM mix from the serial data input (SDIN) to the DSP.

| PMIXxMUTE | PCM Mixer Mute |
|-----------|----------------|
| 0         | Disabled       |
| 1         | Enabled        |

### 6.20.2 PCM Mixer Channel x Volume

Sets the volume/gain of the PCM mix from the serial data input (SDIN) to the DSP.

| PMIXxVOL[6:0] | Volume   |
|---------------|----------|
| 001 1000      | +12.0 dB |
|               |          |
| 000 0001      | +0.5 dB  |
| 000 0000      | 0 dB     |
| 111 1111      | -0.5 dB  |
|               |          |
| 001 1001      | -51.5 dB |
| Step Size:    | 0.5 dB   |



# 6.21 Beep Frequency & On Time (Address 1Ch)

| 7     | 6     | 5     | 4     | 3       | 2       | 1       | 0       |
|-------|-------|-------|-------|---------|---------|---------|---------|
| FREQ3 | FREQ2 | FREQ1 | FREQ0 | ONTIME3 | ONTIME2 | ONTIME1 | ONTIME0 |

# 6.21.1 Beep Frequency

Sets the frequency of the beep signal.

| FREQ[3:0]    | Frequency (Fs = 12, 24, 48 or 96 kHz) | Pitch |  |  |  |
|--------------|---------------------------------------|-------|--|--|--|
| 0000         | 260.87 Hz                             | C4    |  |  |  |
| 0001         | 521.74 Hz                             | C5    |  |  |  |
| 0010         | 585.37 Hz                             | D5    |  |  |  |
| 0011         | 666.67 Hz                             | E5    |  |  |  |
| 0100         | 705.88 Hz                             | F5    |  |  |  |
| 0101         | 774.19 Hz                             | G5    |  |  |  |
| 0110         | 888.89 Hz                             | A5    |  |  |  |
| 0111         | 1000.00 Hz                            | B5    |  |  |  |
| 1000         | 1043.48 Hz                            | C6    |  |  |  |
| 1001         | 1200.00 Hz                            | D6    |  |  |  |
| 1010         | 1333.33 Hz                            | E6    |  |  |  |
| 1011         | 1411.76 Hz                            | F6    |  |  |  |
| 1100         | 1600.00 Hz                            | G6    |  |  |  |
| 1101         | 1714.29 Hz                            | A6    |  |  |  |
| 1110         | 2000.00 Hz                            | B6    |  |  |  |
| 1111         | 2181.82 Hz                            | C7    |  |  |  |
| Application: | "Beep Generator" on page 30           | •     |  |  |  |

### Notes:

- 1. This setting must not change when BEEP is enabled.
- 2. Beep frequency will scale directly with sample rate, Fs, but is fixed at the nominal Fs within each speed mode.



# 6.21.2 Beep On Time

Sets the on duration of the beep signal.

| ONTIME[3:0]  | <b>On Time</b> (Fs = 12, 24, 48 or 96 kHz) |  |  |  |
|--------------|--------------------------------------------|--|--|--|
| 0000         | ~86 ms                                     |  |  |  |
| 0001         | ~430 ms                                    |  |  |  |
| 0010         | ~780 ms                                    |  |  |  |
| 0011         | ~1.20 s                                    |  |  |  |
| 0100         | ~1.50 s                                    |  |  |  |
| 0101         | ~1.80 s                                    |  |  |  |
| 0110         | ~2.20 s                                    |  |  |  |
| 0111         | ~2.50 s                                    |  |  |  |
| 1000         | ~2.80 s                                    |  |  |  |
| 1001         | ~3.20 s                                    |  |  |  |
| 1010         | ~3.50 s                                    |  |  |  |
| 1011         | ~3.80 s                                    |  |  |  |
| 1100         | ~4.20 s                                    |  |  |  |
| 1101         | ~4.50 s                                    |  |  |  |
| 1110         | ~4.80 s                                    |  |  |  |
| 1111         | ~5.20 s                                    |  |  |  |
| Application: | "Beep Generator" on page 30                |  |  |  |

#### Notes:

- 1. This setting must not change when BEEP is enabled.
- 2. Beep on time will scale inversely with sample rate, Fs, but is fixed at the nominal Fs within each speed mode.

# 6.22 Beep Volume & Off Time (Address 1Dh)

| 7        | 6        | 5        | 4      | 3      | 2      | 1      | 0      |
|----------|----------|----------|--------|--------|--------|--------|--------|
| OFFTIME2 | OFFTIME1 | OFFTIME0 | BPVOL4 | BPVOL3 | BPVOL2 | BPVOL1 | BPVOL0 |

# 6.22.1 Beep Off Time

Sets the off duration of the beep signal.

| OFFTIME[2:0] | <b>Off Time</b> ( <i>Fs</i> = 48 or 96 kHz) |  |  |  |
|--------------|---------------------------------------------|--|--|--|
| 000          | ~1.23 s                                     |  |  |  |
| 001          | ~2.58 s                                     |  |  |  |
| 010          | ~3.90 s                                     |  |  |  |
| 011          | ~5.20 s                                     |  |  |  |
| 100          | ~6.60 s                                     |  |  |  |
| 101          | ~8.05 s                                     |  |  |  |
| 110          | ~9.35 s                                     |  |  |  |
| 111          | 10.80 s                                     |  |  |  |
| Application: | "Beep Generator" on page 30                 |  |  |  |

### Notes:

- 1. This setting must not change when BEEP is enabled.
- 2. Beep off time will scale inversely with sample rate, Fs, but is fixed at the nominal Fs within each speed mode.



## 6.22.2 Beep Volume

Sets the volume of the beep signal.

| BEEPVOL[4:0] | Gain                        |  |  |  |  |
|--------------|-----------------------------|--|--|--|--|
| 00110        | +6.0 dB                     |  |  |  |  |
|              |                             |  |  |  |  |
| 00000        | -6 dB                       |  |  |  |  |
| 11111        | -8 dB                       |  |  |  |  |
| 11110        | -10 dB                      |  |  |  |  |
|              |                             |  |  |  |  |
| 00111        | -56 dB                      |  |  |  |  |
| Step Size:   | 2 dB                        |  |  |  |  |
| Application: | "Beep Generator" on page 30 |  |  |  |  |

**Note:** This setting must not change when BEEP is enabled.

# 6.23 Beep & Tone Configuration (Address 1Eh)

| 7     | 6     | 5          | 4       | 3       | 2       | 1       | 0    |
|-------|-------|------------|---------|---------|---------|---------|------|
| BEEP1 | BEEP0 | BEEPMIXDIS | TREBCF1 | TREBCF0 | BASSCF1 | BASSCF0 | TCEN |

### 6.23.1 Beep Configuration

Configures a beep mixed with the HP/Line and SPK output.

| BEEP[1:0]    | Beep Occurrence            |  |  |  |
|--------------|----------------------------|--|--|--|
| 00           | Off                        |  |  |  |
| 01           | Single                     |  |  |  |
| 10           | Multiple                   |  |  |  |
| 11           | ontinuous                  |  |  |  |
| Application: | Beep Generator" on page 30 |  |  |  |

#### Notes:

- 1. When used in analog pass-through mode, the output alternates between the signal from the PGA and the beep signal. The beep signal does not mix with the analog signal from the PGA.
- 2. Re-engaging the beep before it has completed its initial cycle will cause the beep signal to remain ON for the maximum ONTIME duration.

# 6.23.2 Beep Mix Disable

Configures how the beep mixes with the serial data input.

| BEEPMIXDIS   | Beep Output to HP/Line and Speaker                                                                                                                                                      |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | Mix Enabled; The beep signal mixes with the digital signal from the serial data input.                                                                                                  |
| 11           | Mix Disabled; The output alternates between the signal from the serial data input and the beep signal. The beep signal does not mix with the digital signal from the serial data input. |
| Application: | "Beep Generator" on page 30                                                                                                                                                             |

**Note:** This setting must not change when BEEP is enabled.



# 6.23.3 Treble Corner Frequency

Sets the corner frequency (-3 dB point) for the treble shelving filter.

| TREBCF[1:0] | Treble Corner Frequency Setting |  |  |  |  |  |
|-------------|---------------------------------|--|--|--|--|--|
| 00          | 5 kHz                           |  |  |  |  |  |
| 01          | 7 kHz                           |  |  |  |  |  |
| 10          | 10 kHz                          |  |  |  |  |  |
| 11          | 15 kHz                          |  |  |  |  |  |

# 6.23.4 Bass Corner Frequency

Sets the corner frequency (-3 dB point) for the bass shelving filter.

| BASSCF[1:0] | Bass Corner Frequency Setting |  |  |  |  |  |
|-------------|-------------------------------|--|--|--|--|--|
| 00          | 50 Hz                         |  |  |  |  |  |
| 01          | 100 Hz                        |  |  |  |  |  |
| 10          | 200 Hz                        |  |  |  |  |  |
| 11          | 250 Hz                        |  |  |  |  |  |

### 6.23.5 Tone Control Enable

Configures the treble and bass activation.

| TCEN         | ass and Treble Control      |  |  |  |  |  |
|--------------|-----------------------------|--|--|--|--|--|
| 0            | Disabled                    |  |  |  |  |  |
| 1            | Enabled                     |  |  |  |  |  |
| Application: | "Beep Generator" on page 30 |  |  |  |  |  |

# 6.24 Tone Control (Address 1Fh)

| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| TREB3 | TREB2 | TREB1 | TREB0 | BASS3 | BASS2 | BASS1 | BASS0 |

### 6.24.1 Treble Gain

Sets the gain of the treble shelving filter.

| TREB[3:0]  | Gain Setting |
|------------|--------------|
| 0000       | +12.0 dB     |
|            | ···          |
| 0111       | +1.5 dB      |
| 1000       | 0 dB         |
| 1001       | -1.5 dB      |
|            |              |
| 1111       | -10.5 dB     |
| Step Size: | 1.5 dB       |



### 6.24.2 Bass Gain

Sets the gain of the bass shelving filter.

| TREB[3:0]  | Gain Setting |
|------------|--------------|
| 0000       | +12.0 dB     |
|            |              |
| 0111       | +1.5 dB      |
| 1000       | 0 dB         |
| 1001       | -1.5 dB      |
|            |              |
| 1111       | -10.5 dB     |
| Step Size: | 1.5 dB       |

# 6.25 Master Volume Control: MSTA (Address 20h) & MSTB (Address 21h)

|      | 7     | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|------|-------|----------|----------|----------|----------|----------|----------|----------|
| MST: | xVOL7 | MSTxVOL6 | MSTxVOL5 | MSTxVOL4 | MSTxVOL3 | MSTxVOL2 | MSTxVOL1 | MSTxVOL0 |

### 6.25.1 Master Volume Control

Sets the volume of the signal out the DSP.

| MSTxVOL[7:0] | Master Volume |
|--------------|---------------|
| 0001 1000    | +12.0 dB      |
|              |               |
| 0000 0000    | 0 dB          |
| 1111 1111    | -0.5 dB       |
| 1111 1110    | -1.0 dB       |
|              |               |
| 0011 0100    | -102 dB       |
|              |               |
| 0001 1001    | -102 dB       |
| Step Size:   | 0.5 dB        |

# 6.26 Headphone Volume Control: HPA (Address 22h) & HPB (Address 23h)

| 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|---------|---------|---------|---------|---------|---------|---------|---------|
| HPxVOL7 | HPxVOL6 | HPxVOL5 | HPxVOL4 | HPxVOL3 | HPxVOL2 | HPxVOL1 | HPxVOL0 |

# 6.26.1 Headphone Volume Control

Sets the volume of the signal out the DAC.

| HPxVOL[7:0] | Headphone Volume |
|-------------|------------------|
| 0000 0000   | 0 dB             |
| 1111 1111   | -0.5 dB          |
| 1111 1110   | -1.0 dB          |
|             |                  |
| 0011 0100   | -96.0 dB         |
|             |                  |
| 0000 0001   | Muted            |
| Step Size:  | 0.5 dB           |



# 6.27 Speaker Volume Control: SPKA (Address 24h) & SPKB (Address 25h)

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| SPKxVOL7 | SPKxVOL6 | SPKxVOL5 | SPKxVOL4 | SPKxVOL3 | SPKxVOL2 | SPKxVOL1 | SPKxVOL0 |

# 6.27.1 Speaker Volume Control

Sets the volume of the signal out the PWM modulator.

| SPKxVOL[7:0] | Speaker Volume |
|--------------|----------------|
| 0000 0000    | 0 dB           |
| 1111 1111    | -0.5 dB        |
| 1111 1110    | -1.0 dB        |
|              |                |
| 0100 0000    | -96.0 dB       |
|              |                |
| 0000 0001    | Muted          |
| Step Size:   | 0.5 dB         |

**Note:** The maximum step size error is  $\pm 0.15$  dB.

# 6.28 ADC & PCM Channel Mixer (Address 26h)

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| PCMASWP1 | PCMASWP0 | PCMBSWP1 | PCMBSWP0 | ADCASWP1 | ADCASWP0 | ADCBSWP1 | ADCBSWP0 |

# 6.28.1 PCM Mix Channel Swap

Configures a mix/swap of the PCM Mix to the headphone/line or speaker outputs.

| PCMxSWP[1:0] | PCM Mix to HP/LINEOUTA | PCM Mix to HP/LINEOUTB |  |  |
|--------------|------------------------|------------------------|--|--|
| 00           | Left                   | Right                  |  |  |
| 01           | (Left + Right)/2       | (Left + Right)/2       |  |  |
| 10           | - (Leit + Right)/2     | (Len + Rigni)/2        |  |  |
| 11           | Right                  | Left                   |  |  |

# 6.28.2 ADC Mix Channel Swap

Configures a mix/swap of the ADC Mix to the headphone/line or speaker outputs.

| ADCxSWP[1:0] | ADC Mix to HP/LINEOUTA Channel | ADC Mix to HP/LINEOUTB Channel |  |  |
|--------------|--------------------------------|--------------------------------|--|--|
| 00           | Left                           | Right                          |  |  |
| 01           | (Left + Right)/2               | (Left + Right)/2               |  |  |
| 10           | (Left + Right)/2               | (Left + Right)/2               |  |  |
| 11           | Right                          | Left                           |  |  |



# 6.29 Limiter Control 1, Min/Max Thresholds (Address 27h)

| 7     | 6     | 5     | 4     | 3     | 2     | 1        | 0        |
|-------|-------|-------|-------|-------|-------|----------|----------|
| LMAX2 | LMAX1 | LMAX0 | CUSH2 | CUSH1 | CUSH0 | LIMSRDIS | LIMZCDIS |

#### 6.29.1 Limiter Maximum Threshold

Sets the maximum level, below full scale, at which to limit and attenuate the output signal at the attack rate (LIMARATE - "Limiter Release Rate" on page 66).

| LMAX[2:0]    | Threshold Setting    |
|--------------|----------------------|
| 000          | 0 dB                 |
| 001          | -3 dB                |
| 010          | -6 dB                |
| 011          | -9 dB                |
| 100          | -12 dB               |
| 101          | -18 dB               |
| 110          | -24 dB               |
| 111          | -30 dB               |
| Application: | "Limiter" on page 31 |

**Note:** Bass, Treble, and digital gain settings that boost the signal beyond the maximum threshold may trigger an attack.

### 6.29.2 Limiter Cushion Threshold

Sets the minimum level at which to disengage the Limiter's attenuation at the release rate (LIMRRATE - "Limiter Release Rate" on page 66) until levels lie between the LMAX and CUSH thresholds.

| CUSH[2:0]    | Threshold Setting    |
|--------------|----------------------|
| 000          | 0 dB                 |
| 001          | -3 dB                |
| 010          | -6 dB                |
| 011          | -9 dB                |
| 100          | -12 dB               |
| 101          | -18 dB               |
| 110          | -24 dB               |
| 111          | -30 dB               |
| Application: | "Limiter" on page 31 |

**Note:** This setting is usually set slightly below the LMAX threshold.

### 6.29.3 Limiter Soft Ramp Disable

Configures an override of the digital soft ramp setting.

| LIMSRDIS     | Limiter Soft Ramp Disable                                                                   |  |
|--------------|---------------------------------------------------------------------------------------------|--|
| 0            | OFF; Limiter Attack Rate is dictated by the DIGSFT ("Digital Soft Ramp" on page 53) setting |  |
| 1            | ON; Limiter volume changes take effect in one step, regardless of the DIGSFT setting.       |  |
| Application: | Application: "Limiter" on page 31                                                           |  |

Note: This bit is ignored when the DIGZC ("Digital Zero Cross" on page 53) is enabled.



### 6.29.4 Limiter Zero Cross Disable

Configures an override of the digital zero-cross setting.

| LIMZCDIS     | Limiter Zero Cross Disable                                                                  |  |  |
|--------------|---------------------------------------------------------------------------------------------|--|--|
| 0            | OFF; Limiter Attack Rate is dictated by the DIGZC ("Digital Zero Cross" on page 53) setting |  |  |
| 1            | ON; Limiter volume changes take effect in one step, regardless of the DIGZC setting.        |  |  |
| Application: | "Limiter" on page 31                                                                        |  |  |

# 6.30 Limiter Control 2, Release Rate (Address 28h)

| _ | 7     | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|---|-------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
|   | LIMIT | LIMIT_ALL | LIMRRATE5 | LIMRRATE4 | LIMRRATE3 | LIMRRATE2 | LIMRRATE1 | LIMRRATE0 |

#### 6.30.1 Peak Detect and Limiter

Configures the peak-detect and limiter circuitry.

| LIMIT        | Limiter Status       |
|--------------|----------------------|
| 0            | Disabled             |
| 1            | Enabled              |
| Application: | "Limiter" on page 31 |

## 6.30.2 Peak Signal Limit All Channels

Sets how channels are attenuated when the limiter is enabled.

| LIMIT_ALL    | Limiter action:                                                                                                                                                                                                                                                   |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | Apply the necessary attenuation on a specific channel only when the signal amplitude on <i>that</i> specific channel rises above LMAX.  Remove attenuation on a specific channel only when the signal amplitude on <i>that</i> specific channel falls below CUSH. |
| 1            | Apply the necessary attenuation on BOTH channels when the signal amplitude on any ONE channel rises above LMAX.  Remove attenuation on BOTH channels only when the signal amplitude on BOTH channels fall below CUSH.                                             |
| Application: | "Limiter" on page 31                                                                                                                                                                                                                                              |

### 6.30.3 Limiter Release Rate

Sets the rate at which the limiter releases the digital attenuation from levels below the CUSH[2:0] threshold ("Limiter Cushion Threshold" on page 65) and returns the analog output level to the MSTxVOL[7:0] ("Master Volume Control" on page 63) setting.

| LIMRRATE[5:0] | Release Time         |
|---------------|----------------------|
| 00 0000       | Fastest Release      |
|               |                      |
| 11 1111       | Slowest Release      |
| Application:  | "Limiter" on page 31 |

**Note:** The limiter release rate is user-selectable but is also a function of the sampling frequency, Fs, and the DIGSFT ("Digital Soft Ramp" on page 53) and DIGZC ("Digital Zero Cross" on page 53) setting.



### 6.31 Limiter Attack Rate (Address 29h)

| 7        | 6        | 5         | 4         | 3         | 2         | 1         | 0         |
|----------|----------|-----------|-----------|-----------|-----------|-----------|-----------|
| Reserved | Reserved | LIMARATE5 | LIMARATE4 | LIMARATE3 | LIMARATE2 | LIMARATE1 | LIMARATE0 |

#### 6.31.1 Limiter Attack Rate

Sets the rate at which the limiter applies digital attenuation from levels above the MAX[2:0] threshold ("Limiter Maximum Threshold" on page 65).

| LIMARATE[5:0] | Attack Time          |
|---------------|----------------------|
| 00 0000       | Fastest Attack       |
|               |                      |
| 11 1111       | Slowest Attack       |
| Application:  | "Limiter" on page 31 |

**Note:** The limiter attack rate is user-selectable but is also a function of the sampling frequency, Fs, and the DIGSFT ("Digital Soft Ramp" on page 53) and DIGZC ("Digital Zero Cross" on page 53) setting unless the respective disable bit ("Limiter Soft Ramp Disable" on page 65 or "Limiter Zero Cross Disable" on page 66) is enabled.

### 6.32 ALC Enable & Attack Rate (Address 2Ah)

| 7    | 6    | 5         | 4         | 3         | 2         | 1         | 0         |
|------|------|-----------|-----------|-----------|-----------|-----------|-----------|
| ALCB | ALCA | ALCARATE5 | AALCRATE4 | ALCARATE3 | ALCARATE2 | ALCARATE1 | ALCARATE0 |

#### 6.32.1 ALCx Enable

Configures the automatic level controller.

| ALC          | ALC Status                                 |
|--------------|--------------------------------------------|
| 0            | Disabled                                   |
| 1            | Enabled                                    |
| Application: | "Automatic Level Control (ALC)" on page 27 |

**Note:** The ALC is not available in passthrough mode.

#### 6.32.2 ALC Attack Rate

Sets the rate at which the ALC applies analog and/or digital attenuation from levels above the AMAX[2:0] threshold ("ALC Maximum Threshold" on page 68).

| LIMARATE[5:0] | Attack Time                                |
|---------------|--------------------------------------------|
| 00 0000       | Fastest Attack                             |
|               |                                            |
| 11 1111       | Slowest Attack                             |
| Application:  | "Automatic Level Control (ALC)" on page 27 |

**Note:** The ALC attack rate is user-selectable but is also a function of the sampling frequency, Fs, and the ANLGSFTx ("Ch. x Analog Soft Ramp" on page 49) and ANLGZCx ("Ch. x Analog Zero Cross" on page 49) setting unless the respective disable bit ("ALCx Soft Ramp Disable" on page 55 or "ALCx Zero Cross Disable" on page 56) is enabled.



## 6.33 ALC Release Rate (Address 2Bh)

| 7        | 6        | 5         | 4         | 3         | 2         | 1         | 0         |
|----------|----------|-----------|-----------|-----------|-----------|-----------|-----------|
| Reserved | Reserved | ALCRRATE5 | ALCRRATE4 | ALCRRATE3 | ALCRRATE2 | ALCRRATE1 | ALCRRATE0 |

### 6.33.1 ALC Release Rate

Sets the rate at which the ALC releases the analog and/or digital attenuation from levels below the MIN[2:0] threshold ("ALC Minimum Threshold" on page 69) and returns the signal level to the PGAx-VOL[5:0] ("PGAx Volume" on page 56) and ADCxVOL[7:0] ("ADCx Volume" on page 57) setting.

| ALCRRATE[5:0] | Release Time                               |
|---------------|--------------------------------------------|
| 00 0000       | Fastest Release                            |
|               |                                            |
| 11 1111       | Slowest Release                            |
| Application:  | "Automatic Level Control (ALC)" on page 27 |

#### Notes:

- 1. The ALC release rate is user-selectable but is also a function of the sampling frequency, Fs, and the ANLGSFTx ("Ch. x Analog Soft Ramp" on page 49) and ANLGZCx ("Ch. x Analog Zero Cross" on page 49) setting.
- 2. The Release Rate setting must always be slower than the Attack Rate.

### 6.34 ALC Threshold (Address 2Ch)

| 7       | 6       | 5       | 4       | 3       | 2       | 1        | 0        |
|---------|---------|---------|---------|---------|---------|----------|----------|
| ALCMAX2 | ALCMAX1 | ALCMAX0 | ALCMIN2 | ALCMIN1 | ALCMIN0 | Reserved | Reserved |

### 6.34.1 ALC Maximum Threshold

Sets the maximum level, below full scale, at which to limit and attenuate the input signal at the attack rate (ALCARATE - "ALC Attack Rate" on page 67).

| MAX[2:0]     | Threshold Setting                          |
|--------------|--------------------------------------------|
| 000          | 0 dB                                       |
| 001          | -3 dB                                      |
| 010          | -6 dB                                      |
| 011          | -9 dB                                      |
| 100          | -12 dB                                     |
| 101          | -18 dB                                     |
| 110          | -24 dB                                     |
| 111          | -30 dB                                     |
| Application: | "Automatic Level Control (ALC)" on page 27 |



### 6.34.2 ALC Minimum Threshold

Sets the minimum level at which to disengage the ALC's attenuation or amplify the input signal at the release rate (ALCRRATE - "ALC Release Rate" on page 68) until levels lie between the ALCMAX and ALCMIN thresholds.

| ALCMIN[2:0]  | Threshold Setting                          |
|--------------|--------------------------------------------|
| 000          | 0 dB                                       |
| 001          | -3 dB                                      |
| 010          | -6 dB                                      |
| 011          | -9 dB                                      |
| 100          | -12 dB                                     |
| 101          | -18 dB                                     |
| 110          | -24 dB                                     |
| 111          | -30 dB                                     |
| Application: | "Automatic Level Control (ALC)" on page 27 |

#### Notes:

1. This setting is usually set slightly below the ALCMAX threshold.

# 6.35 Noise Gate Control (Address 2Dh)

| 7     | 6  | 5        | 4       | 3       | 2       | 1        | 0        |
|-------|----|----------|---------|---------|---------|----------|----------|
| NGALL | NG | NG_BOOST | THRESH2 | THRESH1 | THRESH0 | NGDELAY1 | NGDELAY0 |

### 6.35.1 Noise Gate All Channels

Sets which channels are attenuated when clipping on any single channel occurs.

| NGALL        | Noise Gate triggered by:                                                                                                      |
|--------------|-------------------------------------------------------------------------------------------------------------------------------|
| 1()          | Individual channel; Any channel that falls below the threshold setting triggers the noise gate attenuation for both channels. |
| 1            | Both channels A & B; Both channels must fall below the threshold setting for the noise gate attenuation to take effect.       |
| Application: | "Noise Gate" on page 28                                                                                                       |

### 6.35.2 Noise Gate Enable

Configures the noise gate.

| NG           | Noise Gate Status       |  |
|--------------|-------------------------|--|
| 0            | Disabled                |  |
| 1            | Enabled                 |  |
| Application: | "Noise Gate" on page 28 |  |



### 6.35.3 Noise Gate Threshold and Boost

THRESH sets the threshold level of the noise gate. Input signals below the threshold level will be attenuated to -96 dB. NG\_BOOST configures a +30 dB boost to the threshold settings.

| THRESH[2:0]  | Minimum Setting (NG_BOOST = '0'b) | Minimum Setting (NG_BOOST = '1'b) |  |  |
|--------------|-----------------------------------|-----------------------------------|--|--|
| 000          | -64 dB                            | -34 dB                            |  |  |
| 001          | -67 dB                            | -37 dB                            |  |  |
| 010          | -70 dB                            | -40 dB                            |  |  |
| 011          | -73 dB                            | -43 dB                            |  |  |
| 100          | -76 dB                            | -46 dB                            |  |  |
| 101          | -82 dB                            | -52 dB                            |  |  |
| 110          | Reserved                          | -58 dB                            |  |  |
| 111          | Reserved                          | -64 dB                            |  |  |
| Application: | "Noise Gate" on page 28           |                                   |  |  |

### 6.35.4 Noise Gate Delay Timing

Sets the delay time before the noise gate attacks.

| NGDELAY[1:0] | Delay Setting           |
|--------------|-------------------------|
| 00           | 50 ms                   |
| 01           | 100 ms                  |
| 10           | 150 ms                  |
| 11           | 200 ms                  |
| Application: | "Noise Gate" on page 28 |

**Note:** The Noise Gate attack rate is a function of the sampling frequency, Fs, and the ANLGSFTx ("Ch. x Analog Soft Ramp" on page 49) and ANLGZCx ("Ch. x Analog Zero Cross" on page 49) setting unless the respective disable bit ("ALCx Soft Ramp Disable" on page 55 or "ALCx Zero Cross Disable" on page 56) is enabled.

# 6.36 Status (Address 2Eh) (Read Only)

For all bits in this register, a "1" means the associated error condition has occurred at least once since the register was last read. A"0" means the associated error condition has NOT occurred since the last reading of the register. Reading the register resets all bits to 0.

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| Reserved | SPCLKERR | DSPAOVFL | DSPBOVFL | PCMAOVFL | PCMBOVFL | ADCAOVFL | ADCBOVFL |

# 6.36.1 Serial Port Clock Error (Read Only)

Indicates the status of the MCLK to LRCK ratio.

| SPCLKERR     | Serial Port Clock Status:         |  |
|--------------|-----------------------------------|--|
| 0            | MCLK/LRCK ratio is valid.         |  |
| 1            | MCLK/LRCK ratio is not valid.     |  |
| Application: | "Serial Port Clocking" on page 34 |  |

**Note:** On initial power up and application of clocks, this bit will report '1'b as the serial port re-synchronizes.



# 6.36.2 DSP Engine Overflow (Read Only)

Indicates the over-range status in the DSP data path.

| DSPxOVFL     | DSP Overflow Status:                                             |  |
|--------------|------------------------------------------------------------------|--|
| 0            | No digital clipping has occurred in the data path after the DSP. |  |
| 1            | Digital clipping has occurred in the data path after the DSP.    |  |
| Application: | "Analog Outputs" on page 29                                      |  |

# 6.36.3 PCMx Overflow (Read Only)

Indicates the over-range status in the PCM mix data path.

| PCMxOVFL     | PCM Overflow Status:                                                                                                   |
|--------------|------------------------------------------------------------------------------------------------------------------------|
| 0            | No digital clipping has occurred in the data path of the PCM mix ("PCM Mixer Channel x Volume" on page 58) of the DSP. |
| 1            | Digital clipping has occurred in the data path of the PCM mix of the DSP.                                              |
| Application: | "Analog Outputs" on page 29                                                                                            |

## 6.36.4 ADCx Overflow (Read Only)

Indicates the over-range status in the ADC signal path.

| ADCxOVFL     | ADC Overflow Status:                                      |  |
|--------------|-----------------------------------------------------------|--|
| 0            | No clipping has occurred anywhere in the ADC signal path. |  |
| 1            | Clipping has occurred in the ADC signal path.             |  |
| Application: | "Analog Inputs" on page 26                                |  |

# 6.37 Battery Compensation (Address 2Fh)

| 7       | 6         | 5        | 4        | 3      | 2      | 1      | 0      |
|---------|-----------|----------|----------|--------|--------|--------|--------|
| BATTCMP | VPMONITOR | Reserved | Reserved | VPREF3 | VPREF2 | VPREF1 | VPREF0 |

## 6.37.1 Battery Compensation

Configures automatic adjustment of the speaker volume when VP deviates from VPREF[3:0].

| BATTCMP      | Automatic Battery Compensation                  |  |
|--------------|-------------------------------------------------|--|
| 0            | Disabled                                        |  |
| 1            | Enabled                                         |  |
| Application: | "Maintaining a Desired Output Level" on page 34 |  |

#### 6.37.2 VP Monitor

Configures the internal ADC that monitors the VP voltage level.

| VPMONITOR | VP ADC Status |
|-----------|---------------|
| 0         | Disabled      |
| 1         | Enabled       |

#### Notes:

- The internal ADC that monitors the VP supply is enabled automatically when BATTCMP is enabled, regardless of the VPMONITOR setting. Conversely, when BATTCMP is disabled, the ADC may be enabled by enabling VPMONITOR; this provides a convenient battery monitor without enabling battery compensation.
- 2. When enabled, VPMONITOR remains enabled regardless of the PDN bit setting.



### 6.37.3 VP Reference

Sets the desired VP reference used for battery compensation.

| VPREF[3:0]   | Desired VP used to calculate the required attenuation on the speaker output: |
|--------------|------------------------------------------------------------------------------|
|              | (for VA = 1.8 V)                                                             |
| 0000         | 1.5 V                                                                        |
| 0001         | 2.0 V                                                                        |
| 0010         | 2.5 V                                                                        |
| 0011         | 3.0 V                                                                        |
| 0100         | 3.5 V                                                                        |
| 0101         | 4.0 V                                                                        |
| 0110         | 4.5 V                                                                        |
| 0111         | 5.0 V                                                                        |
|              | (for VA = 2.5 V)                                                             |
| 1000         | 1.5 V                                                                        |
| 1001         | 2.0 V                                                                        |
| 1010         | 2.5 V                                                                        |
| 1011         | 3.0 V                                                                        |
| 1100         | 3.5 V                                                                        |
| 1101         | 4.0 V                                                                        |
| 1110         | 4.5 V                                                                        |
| 1111         | 5.0 V                                                                        |
| Application: | "VP Battery Compensation" on page 33                                         |

# 6.38 VP Battery Level (Address 30h) (Read Only)

| 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|--------|--------|--------|--------|--------|--------|
| VPLVL7 | VPLVL6 | VPLVL5 | VPLVL4 | VPLVL3 | VPLVL2 | VPLVL1 | VPLVL0 |

# 6.38.1 VP Voltage Level (Read Only)

Indicates the unsigned VP voltage level.

| VPLVL[7:0] | VP Voltage                                                                             |
|------------|----------------------------------------------------------------------------------------|
|            |                                                                                        |
| 0101 1110  | 3.0 V (for VA = 2.0 V); apply formula using actual VA voltage to calculate VP voltage. |
|            |                                                                                        |
| 0111 0010  | 3.7 V (for VA = 2.0 V); apply formula using actual VA voltage to calculate VP voltage. |
|            |                                                                                        |
| Formula:   | VP Voltage = (Binary representation of VPLVL[7:0]) * VA / 63.3                         |

# 6.39 Speaker Status (Address 31h) (Read Only)

| 7        | 6        | 5        | 4        | 3       | 2        | 1        | 0        |
|----------|----------|----------|----------|---------|----------|----------|----------|
| Reserved | Reserved | SPKASHRT | SPKBSHRT | SPKR/HP | Reserved | Reserved | Reserved |

# 6.39.1 Speaker Current Load Status (Read Only)

Indicates whether or not any of the speaker outputs is shorted to ground.

| SPKxSHRT | Speaker Output Load  |
|----------|----------------------|
| 0        | No overload detected |
| 1        | Overload detected    |



# 6.39.2 SPKR/HP Pin Status (Read Only)

Indicates the status of the SPKR/HP pin.

| SPKR/HP | Pin State   |
|---------|-------------|
| 0       | Pulled Low  |
| 1       | Pulled High |

# 6.40 Charge Pump Frequency (Address 34h)

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|----------|----------|----------|----------|----------|----------|----------|----------|
| CHGFREQ3 | CHGFREQ2 | CHGFREQ1 | CHGFREQ0 | Reserved | Reserved | Reserved | Reserved |

# 6.40.1 Charge Pump Frequency

Sets the charge pump frequency on FLYN and FLYP.

| CHGFREQ[3:0] | N                           |
|--------------|-----------------------------|
| 0000         | 0                           |
|              |                             |
| 0101         | 5                           |
|              |                             |
| 1111         | 15                          |
| Formula:     | Frequency = $(64xFs)/(N+2)$ |

**Note:** The headphone output THD+N performance may be affected.



## 7. ANALOG PERFORMANCE PLOTS

# 7.1 Headphone THD+N versus Output Power Plots

Test conditions (unless otherwise specified): Input test signal is a 997 Hz sine wave; measurement bandwidth is 10 Hz to 20 kHz; Fs = 48 kHz.





**NOTE:** Graph shows the output power *per channel* (i.e. Output Power = 23 mW into single 16  $\Omega$  and 46 mW into stereo 16  $\Omega$  with THD+N = -75 dB).

Figure 22. THD+N vs. Output Power per Channel at 1.8 V (16  $\Omega$  load)





Legend

**NOTE:** Graph shows the output power *per channel* (i.e. Output Power = 44 mW into single  $16 \Omega$  and 88 mW into stereo  $16 \Omega$  with THD+N = -75 dB).

Figure 23. THD+N vs. Output Power per Channel at 2.5 V (16  $\Omega$  load)







Legend

**NOTE:** Graph shows the output power *per channel* (i.e. Output Power = 22 mW into single  $32~\Omega$  and 44~mW into stereo  $32~\Omega$  with THD+N = -75 dB).

Figure 24. THD+N vs. Output Power per Channel at 1.8 V (32  $\Omega$  load)





Legend

**NOTE:** Graph shows the output power *per channel* (i.e. Output Power = 42 mW into single  $32 \Omega$  and 84 mW into stereo  $32 \Omega$  with THD+N = -75 dB).

Figure 25. THD+N vs. Output Power per Channel at 2.5 V (32  $\Omega$  load)



# 8. EXAMPLE SYSTEM CLOCK FREQUENCIES \*The"MCLKDIV2" bit must be enabled.

### 8.1 Auto Detect Enabled

| Sample Rate | MCLK (MHz) |         |         |         |  |  |
|-------------|------------|---------|---------|---------|--|--|
| LRCK (kHz)  | 1024x      | 1536x   | 2048x*  | 3072x*  |  |  |
| 8           | 8.1920     | 12.2880 | 16.3840 | 24.5760 |  |  |
| 11.025      | 11.2896    | 16.9344 | 22.5792 | 33.8688 |  |  |
| 12          | 12.2880    | 18.4320 | 24.5760 | 36.8640 |  |  |

| Sample Rate | MCLK (MHz) |         |         |         |  |  |
|-------------|------------|---------|---------|---------|--|--|
| LRCK (kHz)  | 512x       | 768x    | 1024x*  | 1536x*  |  |  |
| 16          | 8.1920     | 12.2880 | 16.3840 | 24.5760 |  |  |
| 22.05       | 11.2896    | 16.9344 | 22.5792 | 33.8688 |  |  |
| 24          | 12.2880    | 18.4320 | 24.5760 | 36.8640 |  |  |

| Sample Rate | MCLK (MHz) |         |         |         |  |  |
|-------------|------------|---------|---------|---------|--|--|
| LRCK (kHz)  | 256x       | 384x    | 512x*   | 768x*   |  |  |
| 32          | 8.1920     | 12.2880 | 16.3840 | 24.5760 |  |  |
| 44.1        | 11.2896    | 16.9344 | 22.5792 | 33.8688 |  |  |
| 48          | 12.2880    | 18.4320 | 24.5760 | 36.8640 |  |  |

| Sample Rate | MCLK (MHz) |         |         |         |  |  |
|-------------|------------|---------|---------|---------|--|--|
| LRCK (kHz)  | 128x       | 192x    | 256x*   | 384x*   |  |  |
| 64          | 8.1920     | 12.2880 | 16.3840 | 24.5760 |  |  |
| 88.2        | 11.2896    | 16.9344 | 22.5792 | 33.8688 |  |  |
| 96          | 12.2880    | 18.4320 | 24.5760 | 36.8640 |  |  |

# 8.2 Auto Detect Disabled

| Sample Rate |        |        | N       | ICLK (MHz) |         |         |
|-------------|--------|--------|---------|------------|---------|---------|
| LRCK (kHz)  | 512x   | 768x   | 1024x   | 1536x      | 2048x   | 3072x   |
| 8           | -      | 6.1440 | 8.1920  | 12.2880    | 16.3840 | 24.5760 |
| 11.025      | -      | 8.4672 | 11.2896 | 16.9344    | 22.5792 | 33.8688 |
| 12          | 6.1440 | 9.2160 | 12.2880 | 18.4320    | 24.5760 | 36.8640 |

| Sample Rate |        |        | N       | ICLK (MHz) |         |         |
|-------------|--------|--------|---------|------------|---------|---------|
| LRCK (kHz)  | 256x   | 384x   | 512x    | 768x       | 1024x   | 1536x   |
| 16          | -      | 6.1440 | 8.1920  | 12.2880    | 16.3840 | 24.5760 |
| 22.05       | -      | 8.4672 | 11.2896 | 16.9344    | 22.5792 | 33.8688 |
| 24          | 6.1440 | 9.2160 | 12.2880 | 18.4320    | 24.5760 | 36.8640 |

| Sample Rate |         | MCL     | ( (MHz) |         |  |  |  |
|-------------|---------|---------|---------|---------|--|--|--|
| LRCK (kHz)  | 256x    | 384x    | 512x    | 768x    |  |  |  |
| 32          | 8.1920  | 12.2880 | 16.3840 | 24.5760 |  |  |  |
| 44.1        | 11.2896 | 16.9344 | 22.5792 | 33.8688 |  |  |  |
| 48          | 12.2880 | 18.4320 | 24.5760 | 36.8640 |  |  |  |

| Sample Rate |         | MCL     | K (MHz) |         |  |  |  |
|-------------|---------|---------|---------|---------|--|--|--|
| LRCK (kHz)  | 128x    | 192x    | 256x    | 384x    |  |  |  |
| 64          | 8.1920  | 12.2880 | 16.3840 | 24.5760 |  |  |  |
| 88.2        | 11.2896 | 16.9344 | 22.5792 | 33.8688 |  |  |  |
| 96          | 12.2880 | 18.4320 | 24.5760 | 36.8640 |  |  |  |



### 9. PCB LAYOUT CONSIDERATIONS

# 9.1 Power Supply, Grounding

As with any high-resolution converter, the CS42L52 requires careful attention to power supply and grounding arrangements if its potential performance is to be realized. Figure 1 on page 10 shows the recommended power arrangements, with VA and VHP connected to clean supplies VD, which powers the digital circuitry, may be run from the system logic supply. Alternatively, VD may be powered from the analog supply via a ferrite bead. In this case, no additional devices should be powered from VD.

Extensive use of power and ground planes, ground plane fill in unused areas and surface mount decoupling capacitors are recommended. Decoupling capacitors should be as close to the pins of the CS42L52 as possible. The low value ceramic capacitor should be closest to the pin and should be mounted on the same side of the board as the CS42L52 to minimize inductance effects.

All signals, especially clocks, should be kept away from the FILT+ and VQ pins in order to avoid unwanted coupling into the modulators. The FILT+ and VQ decoupling capacitors, particularly the 0.1  $\mu$ F, must be positioned to minimize the electrical path from FILT+ and AGND. The CDB42L52 evaluation board demonstrates the optimum layout and power supply arrangements.

### 9.2 QFN Thermal Pad

The CS42L52 is available in a compact QFN package. The underside of the QFN package reveals a large metal pad that serves as a thermal relief to provide for maximum heat dissipation. This pad must mate with an equally dimensioned copper pad on the PCB and must be electrically connected to ground. A series of vias should be used to connect this copper pad to one or more larger ground planes on other PCB layers. In split ground systems, it is recommended that this thermal pad be connected to AGND for best performance. The CS42L52 evaluation board demonstrates the optimum thermal pad and via configuration.



# **10.ADC & DAC DIGITAL FILTERS**



Figure 26. ADC Passband Ripple



Figure 28. ADC Transition Band



Figure 30. DAC Passband Ripple



Figure 32. DAC Transition Band



Figure 27. ADC Stopband Rejection



Figure 29. ADC Transition Band (Detail)



Figure 31. DAC Stopband



Figure 33. DAC Transition Band (Detail)



### 11.PARAMETER DEFINITIONS

### **Dynamic Range**

The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified bandwidth. Dynamic Range is a signal-to-noise ratio measurement over the specified band width made with a -60 dBFS signal. 60 dB is added to resulting measurement to refer the measurement to full-scale. This technique ensures that the distortion components are below the noise level and do not affect the measurement. This measurement technique has been accepted by the Audio Engineering Society, AES17-1991, and the Electronic Industries Association of Japan, EIAJ CP-307. Expressed in decibels.

#### **Total Harmonic Distortion + Noise**

The ratio of the rms value of the signal to the rms sum of all other spectral components over the specified band width (typically 10 Hz to 20 kHz), including distortion components. Expressed in decibels. Measured at -1 and -20 dBFS as suggested in AES17-1991 Annex A.

### **Frequency Response**

A measure of the amplitude response variation from 10 Hz to 20 kHz relative to the amplitude response at 1 kHz. Units in decibels.

#### Interchannel Isolation

A measure of crosstalk between the left and right channel pairs. Measured for each channel at the converter's output with no signal to the input under test and a full-scale signal applied to the other channel. Units in decibels.

#### **Interchannel Gain Mismatch**

The gain difference between left and right channel pairs. Units in decibels.

#### **Gain Drift**

The change in gain value with temperature. Units in ppm/°C.

#### Offset Error

The deviation of the mid-scale transition (111...111 to 000...000) from the ideal. Units in mV.



# **12.PACKAGE DIMENSIONS**

# 40L QFN (6 X 6 mm BODY) PACKAGE DRAWING



|     |            | INCHES     |        |      | <b>MILLIMETERS</b> | i.   | NOTE |
|-----|------------|------------|--------|------|--------------------|------|------|
| DIM | MIN        | NOM        | MAX    | MIN  | NOM                | MAX  |      |
| Α   |            |            | 0.0394 |      |                    | 1.00 | 1    |
| A1  | 0.0000     |            | 0.0020 | 0.00 |                    | 0.05 | 1    |
| b   | 0.0071     | 0.0091     | 0.0110 | 0.18 | 0.23               | 0.28 | 1,2  |
| D   |            | 0.2362 BSC |        |      | 6.00 BSC           |      |      |
| D2  | 0.1594     | 0.1614     | 0.1634 | 4.05 | 4.10               | 4.15 | 1    |
| Е   |            | 0.2362 BSC |        |      | 6.00 BSC           |      | 1    |
| E2  | 0.1594     | 0.1614     | 0.1634 | 4.05 | 4.10               | 4.15 | 1    |
| е   | 0.0197 BSC |            |        |      | 0.50 BSC           |      | 1    |
| L   | 0.0118     | 0.0157     | 0.0197 | 0.30 | 0.40               | 0.50 | 1    |

### JEDEC #: MO-220

Controlling Dimension is Millimeters.

- 1. Dimensioning and tolerance per ASME Y 14.5M-1995.
- 2. Dimensioning lead width applies to the plated terminal and is measured between 0.20 mm and 0.25 mm from the terminal tip.

# THERMAL CHARACTERISTICS

| Parameter                             |               | Symbol        | Min | Тур | Max | Units   |
|---------------------------------------|---------------|---------------|-----|-----|-----|---------|
| Junction to Ambient Thermal Impedance | 2 Layer Board | $\theta_{JA}$ | -   | 44  | -   | °C/Watt |
|                                       | 4 Layer Board |               | -   | 19  | -   |         |



# **13.ORDERING INFORMATION**

| Product  | Description                 | Package | Pb-Free | Grade      | Temp Range     | Container   | Order #      |
|----------|-----------------------------|---------|---------|------------|----------------|-------------|--------------|
|          | Low-Power Stereo            |         | Yes     | Commercial | -40 to +85° C  | Rail        | CS42L52-CNZ  |
| CS42L52  | CODEC w/HP and              | 40L-QFN |         |            | -40 to +65 C   | Tape & Reel | CS42L52-CNZR |
| CS42L52  | Speaker Amps for            |         |         | Automotive | -40 to +105° C | Rail        | CS42L52-DNZ  |
|          | Portable Apps               |         |         |            |                | Tape & Reel | CS42L52-DNZR |
| CDB42L52 | CS42L52 Evaluation<br>Board | -       | No      | -          | -              | -           | CDB42L52     |
| CRD42L52 | CS42L52 Reference<br>Design | -       | No      | -          | -              | -           | CRD42L52     |

# 14.REFERENCES

1. Philips Semiconductor, *The I<sup>2</sup>C-Bus Specification: Version 2.1*, January 2000. <a href="http://www.semiconductors.philips.com">http://www.semiconductors.philips.com</a>.

# **15.REVISION HISTORY**

| Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F1       | Removed the Thermal Error Detection and Thermal Foldback Feature  Added "Internal Connections" to table in "I/O Pin Characteristics" on page 9.  Added and updated absolute maximum parameters in "Absolute Maximum Ratings" on page 11  Lowered the VP Current Consumption in "Power Consumption" on page 24.  Updated the expected ALC behavior when signals cross the MIN threshold in "Automatic Level Control (ALC)" on page 27.  Added the Thermal Error Disable control port initialization setting in "Required Initialization Settings" on page 37.  Updated note 2 in "Power Down PGAx" on page 42.  Added note in "ADC Mute" on page 51.  Added note in "Digital Soft Ramp" on page 53.  Added notes in "Digital Zero Cross" on page 53.  Updated the ADCB=A, PLYBCKB=A and SPKRB=A descriptions in "Analog Front-End Volume Setting B=A" on page 50, "Playback Volume Setting B=A" on page 51, and "Speaker Volume Setting B=A" on page 54.  Corrected the MICxGAIN decode settings in "MICx Gain" on page 55.  Corrected BEEP volume settings to reflect level relative to DAC's full scale in "Beep Volume" on page 61.  Added note 2 in "VP Monitor" on page 71. |



### **Contacting Cirrus Logic Support**

For all product questions and inquiries, contact a Cirrus Logic Sales Representative. To find one nearest you, go to www.cirrus.com.

#### IMPORTANT NOTICE

Cirrus Logic, Inc. and its subsidiaries ("Cirrus") believe that the information contained in this document is accurate and reliable. However, the information is subject to change without notice and is provided "AS IS" without warranty of any kind (express or implied). Customers are advised to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, indemnification, and limitation of liability. No responsibility is assumed by Cirrus for the use of this information, including use of this information as the basis for manufacture or sale of any items, or for infringement of patents or other rights of third parties. This document is the property of Cirrus and by furnishing this information, Cirrus grants no license, express or implied under any patents, mask work rights, copyrights, trademarks, trade secrets or other intellectual property rights. Cirrus owns the copyrights associated with the information contained herein and gives consent for copies to be made of the information only for use within your organization with respect to Cirrus integrated circuits or other products of Cirrus. This consent does not extend to other copying such as copying for general distribution, advertising or promotional purposes, or for creating any work for resale.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). CIRRUS PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN PRODUCTS SURGICALLY IMPLANTED INTO THE BODY, AUTOMOTIVE SAFETY OR SECURITY DEVICES, LIFE SUPPORT PRODUCTS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF CIRRUS PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK AND CIRRUS DISCLAIMS AND MAKES NO WARRANTY, EXPRESS, STATUTORY OR IMPLIED, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR PARTICULAR PURPOSE, WITH REGARD TO ANY CIRRUS PRODUCT THAT IS USED IN SUCH A MANNER. IF THE CUSTOMER OR CUSTOMER'S CUSTOMER USES OR PERMITS THE USE OF CIRRUS PRODUCTS IN CRITICAL APPLICATIONS, CUSTOMER AGREES, BY SUCH USE, TO FULLY INDEMNIFY CIRRUS, ITS OFFICERS, DIRECTORS, EMPLOYEES, DISTRIBUTORS AND OTHER AGENTS FROM ANY AND ALL LIABILITY, INCLUDING ATTORNEYS' FEES AND COSTS, THAT MAY RESULT FROM OR ARISE IN CONNECTION WITH THESE USES.

Cirrus Logic, Cirrus, and the Cirrus Logic logo designs are trademarks of Cirrus Logic, Inc. All other brand and product names in this document may be trademarks or service marks of their respective owners.

I<sup>2</sup>C is a registered trademark of Philips Semiconductor.