## Inter-Integrated Circuit (I<sup>2</sup>C) Verilog Implementation

### Outline

- IIC Introduction
- Data transmit format
- Implementation scope
- Design overview
- FSM
- Operation condition

# About Inter-Integrated Circuit (I<sup>2</sup>C)

- 1982, Philips. Now NXP Semiconductors
- Refer to I2C-bus specification and user manual, 2021
- Connect devices by two bus lines
  - Serial clock line (SCL)
  - Serial data line (SDA)
- Up to 100 kbits/s, standard-mode



# The Open Drain Output Pins



### The wired-AND connection

- SDA and SCL driven by pull-up resistor.
  - Bus line HIGH when it's free.
- Each device connect to an open-drain for the Wired-AND function
  - Wire-AND: LOW if any device put the bus low, otherwise HIGH



## Transmit format — Start/ Stop

- Start and stop condition
  - Start condition: SCL high, SDA negedge
  - Stop condition: SCL high, SDA posedge
- Generate by the controller (Master)



Figure 5. START and STOP conditions

## Transmit format - Data validity

- SDA (data bus) must stable during SCL HIGH
  - SDA can only change when SCL LOW



Figure 4. Bit transfer on the I<sup>2</sup>C-bus

### Transmit – Byte Format

- 1-byte data + acknowledge bit
  - Acknowledge send by data receiver
    - 0: Acknowledge (ACK), byte data correctly received
    - 1: Not acknowledge (NACK), (e.g. no receiver, receiver busy,...)



Figure 9. A complete data transfer

### Transmit format

- First byte: device address (7-bit) + r/w operation(1-bit)
  - 0: Write (to device)
  - 1: Read (from device)



Figure 9. A complete data transfer

- Clock stretching
  - Only after acknowledge bit



# Implementation Scope

- Single controller
  - Start/Stop
  - Ack
  - Clock stretching
  - 7-bit address

Table 3. Applicability of  $I^2C$ -bus protocol features M = mandatory; O = optional; n/a = not applicable.

| Feature               | Configuration     |                  |                       |
|-----------------------|-------------------|------------------|-----------------------|
|                       | Single controller | Multi-controller | Target <sup>[1]</sup> |
| START condition       | М                 | М                | M                     |
| STOP condition        | М                 | М                | M                     |
| Acknowledge           | М                 | М                | M                     |
| Synchronization       | n/a               | М                | n/a                   |
| Arbitration           | n/a               | М                | n/a                   |
| Clock stretching      | $O^{[2]}$         | O <sup>[2]</sup> | 0                     |
| 7-bit target address  | М                 | М                | M                     |
| 10-bit target address | 0                 | 0                | 0                     |
| General Call address  | 0                 | 0                | 0                     |
| Software Reset        | 0                 | 0                | 0                     |
| START byte            | n/a               | O <sub>[3]</sub> | n/a                   |

## Design overview

- System clock scl
- Asynchronous reset rst
- Master
  - Enable: Idle state -> start, if high
  - Restart: Regenerate start signal, if high
  - Data: Write data
  - Addr: Write address (+1 w/r bit)
- Slave
  - Data: Read data
  - Stretch: Stretch the SCL bus after ack



### Bidirectional bus control

SCL/ SDA bus line truth table

| Enable | Output value | out  |
|--------|--------------|------|
| 0      | 0            | 1'bz |
| 0      | 1            | 1'bz |
| 1      | 0            | 0    |
| 1      | 1            | 1'bz |

```
//I2c bidirectional bus control
assign i2c_scl = i2c_scl_enable & (!i2c_clk )? 0 : 1'bz;
assign i2c_sda = wen & (!sda_out) ? 0 : 1'bz;
```

### FSM- Master controller

- 1. IDLE
- 2. START: generate start signal
- 3. ADDR: Write address an r/w bit
- 4. ADDRACK: Check the response from device
- 5. WDATA: Write byte data
- 6. WACK: Check the response
- 7. RDATA: Read byte data
- 8. RWACK: Respond to device (ACK: continue, NACK stop transfer)
- 9. STOP: Generate stop signal



### FSM- Slave controller

- 1. IDLE
- 2. ADDR: Read address from the bus
- 3. ADDRACK: Respond to controller
- 4. WDATA: Read data from the bus
- 5. WACK: Respond to controller
- 6. RDATA: Write to the bus
- RWACK: Response from controller (ACK: continue,
   NACK stop transfer)



Start -> write 1 byte -> ack/ nack -> stop



#### Write 1 byte then stop



- Address NACK
- Address != Device address
  - Slave device to idle state



Read byte -> nack -> stop



#### Read 1 byte then stop



• Start -> r/w 1 byte -> restart



#### Write 1 byte then restart



### Read 1 byte then restart



## Clock Stretching



