

#### **Abstract RTN**

```
architectural_state :=
         PC<7..0>:
         PC2<7..0>:
         IR<15..0>:
         R[3..0]<7..0>:
         A<7..0> := R[3]<7..0>:
         MA<7..0>:
         MD<15..0>:
         B<7..0>:
         COND<1..0>:
         OVERF<0>:
         OUT<7..0>:
         ):
memory := ( M[255..0]<7..0>: ):
ext := {standard input/output}:
instruction_format :=
         IR<15..12> := b0000:
         IR<11..8> := op<3..0>:
         (format_1 := )
         IR<7..6> := b00:
         IR<5..4> := ra<1..0>:
         IR<3..2> := b00:
         IR<1..0> := rb<1..0>:
         (format_2 := )
         IR<7..0> := X<7..0>:
         ):
instruction_interpretation := (instruction_fetch; instruction_execute):
instruction_fetch := (IR \leftarrow M[PC]; PC \leftarrow PC + 4);
instruction_execute :=
         (type_0 := )
         inc \rightarrow A \leftarrow A + 1:
         dec \rightarrow A \leftarrow A - 1:
         in \rightarrow A \leftarrow ext:
         out \rightarrow ext \leftarrow A:
         (type_1 := )
         not \rightarrow R[ra] = - R[ra]:
         read \rightarrow A \leftarrow M[X]:
         write \rightarrow M[X] \leftarrow A:
```

```
br \rightarrow PC \leftarrow M[PC + X]:
brz \rightarrow (A = 0 \rightarrow PC \leftarrow M[PC + X]):
brg \rightarrow (A > 0 \rightarrow PC \leftarrow M[PC + X]):
(type\_2 := )
add \rightarrow R[ra] \leftarrow R[ra] + R[rb]:
sub \rightarrow R[ra] \leftarrow R[ra] - R[rb]:
and \rightarrow R[ra] \leftarrow R[ra] \wedge R[rb]:
or \rightarrow R[ra] \leftarrow R[ra] \vee R[rb]:
):
```

#### **Details**

This implementation of the 8MP16 uses a single 8-bit bus in the processor. It interfaces with memory using two 16-bit buses for data and one 8-bit for addressing. All arithmetical-logical operations, except for the incrementing of the program counter, stores the result directly to an accumulator register (named Acc). The average number of cycles per instruction is (87 total cycles)/(16 instructions) = 5.44 or about 5 CPI. The period of each cycle is tsu + tco + th = 5.798 ns + 11.384 ns + 0.541 ns = 16.646 ns or about 16.7 ns, and the frequency of the clock is about 1/(16.7 ns) = 59.88 MHz.

The logic for the register file and for the condition register are instantiated separately from their corresponding components in order to accommodate the debugging process. For a similar reason, many of the tri-state buffers that connect each register to the processor bus are instantiated in the top level of the datapath in order to easily check during simulation that only one signal drives the bus at any given time. The signals used for this type of checking were removed after debugging.

The program counter (PC) and condition register (CONDreg) are set to zero by the reset (rststate) control signal. Signals Ain, PCin, PC2in, Bin, CONDin, IRin, and MAin serve as the "load" signals for their corresponding registers, while such signals as Aout, PCout, and PC2out enable tri-state buffers that connect registers to the processor bus. Xout enables the buffer that outputs the lower 8 bits of IR during instructions that use direct or relative addressing. Signals inext and outext enable buffers that pass values from standard input/output to the processor bus. Rin loads the register file, while Rout is ANDed with the output of the register-select logic (rflogic) to enable the buffers that connect the register file to the bus. Gra and Grb are used by rflogic to gate either the ra or rb fields from IR into the decoder that selects a register from the register file.

The memory data register (MD) is 16 bits wide in order to accomodate instructions, but when receiving from the accumulator or the data memory, it only accepts 8-bit data. To accomplish this, the processor bus is connected to its upper 8 bits of input, with the lower 8 padded by zeros (unused). Only its upper 8 bits are output onto the processor bus (through a tri-state buffer named MDcpubuf). The instruction register (IR) receives its upper 8 bits from the bus and its lower 8 bits directly from MD (through the signal named IRextend). The accumulator can only receive the upper 8 bits of MD through the ALU's PASS operation. The memory can only receive the upper 8 bits of MD during the write instruction, as memory has a word-width of a single byte and can only write once per cycle. However, two bytes may be read and stored to MD from memory within a single cycle. (A Wait signal is necessary in the control unit to prevent the next state from arriving during this cycle to allow time for MD to be written.) The control signal MDin loads a value from the processor bus into MD, while the signal MDrd loads a value from the memory bus. MDout enables a tri-state buffer (MDcpubuf) which outputs to the processor bus, while MDwr enables a tri-state buffer (MDmembuf) which outputs to the memory bus.

To prevent the accumulator from being overwritten during each fetch stage, a separate register (named PC2) is used to store the incremented value of the PC, as well as an adder that is separate from

the ALU. In the case of a branch instruction, however, the branch target must be computed by the ALU and so, it is stored to the accumulator.

The single-bus architecture requires that a register (B) be used to store one operand during twooperand instructions such as ADD, SUB, AND, and OR. In these cases, the second operand is accessed from the register file, which has three ports: address, input data, and output data. Both data ports are connected to the processor bus. During branch instructions (relative addressing), the second operand is received from the lower 8 bits of IR. This field of IR is labelled X.

The 2-bit condition register stores a 1 in bit zero if the accumulator contains a zero and a 1 in bit one if the accumulator contains a number greater than zero (signed). The standard output instruction uses a register (outreg) that stores the value of the accumulator in order to maintain the value on the output device for as many cycles as desired.

#### Notes

Although four bits in each instruction are labelled as the opcode, an extra fifth bit is output from the datapath (named nop) to accommodate a nop instruction. This bit is included only for the sake of completeness. A state and control word in the FSM already exists for nop due to the delay slot that occurs after a branch instruction fails.

The output signals MemAddrchk and MemDatachk are only intended to aid in tracking the progress of instruction execution. They are not crucial to the design.

IN STD\_LOGIC\_VECTOR(3 downto 0);
IN STD\_LOGIC\_VECTOR(1 DOWNTO 0);

OUT STD LOGIC VECTOR(26 DOWNTO 0);

#### **VHDL**

Opcode:

Done, Mck, Strt, Reset, Nop:

cond:

Ctrl:

```
-- Top-Level
LIBRARY IEEE; USE IEEE.STD_LOGIC_1164.ALL;
ENTITY Final 8MP16 IS
PORT ( Mck, Strt, Reset, Done: IN STD_LOGIC;
                           IN STD LOGIC VECTOR(7 DOWNTO 0);
      input:
                           OUT STD LOGIC VECTOR(7 DOWNTO 0);
      output:
      overflow:
                           OUT STD LOGIC;
                           OUT STD_LOGIC_VECTOR(15 DOWNTO 0);
       MemDatachk:
       MemAddrchk:
                           OUT STD_LOGIC_VECTOR(7 DOWNTO 0));
END Final 8MP16;
ARCHITECTURE Final 8MP16arch OF Final 8MP16 IS
SIGNAL Opcode:
                           STD LOGIC VECTOR(3 downto 0);
SIGNAL cond:
                           STD_LOGIC_VECTOR(1 DOWNTO 0);
                           STD_LOGIC;
SIGNAL R, W, Nop:
                           STD LOGIC VECTOR(26 DOWNTO 0);
SIGNAL Control:
SIGNAL DataRd:
                           STD_LOGIC_VECTOR(15 DOWNTO 0);
SIGNAL DataWr, MemAddr:
                           STD_LOGIC_VECTOR(7 DOWNTO 0);
COMPONENT fsm IS PORT (
```

IN STD LOGIC;

R, W: OUT STD\_LOGIC);

END COMPONENT;

COMPONENT datapath IS PORT (

ALUop: IN STD\_LOGIC\_VECTOR(2 DOWNTO 0);

clk, rststate, PC2in, Ain, Aout, Bin, CONDin, Gra, Grb, IRin, MAin, MDin, MDout, MDrd, MDwr, PC2out, PCin, PCout,

Rin, Rout, Xout, inext, outext: IN STD LOGIC;

Opcode: OUT STD\_LOGIC\_VECTOR(3 DOWNTO 0);
MemDataIn: IN STD\_LOGIC\_VECTOR(15 DOWNTO 0);
instandard: IN STD\_LOGIC\_VECTOR(7 DOWNTO 0);
outstandard: OUT STD\_LOGIC\_VECTOR(7 DOWNTO 0);
MemAddr: OUT STD\_LOGIC\_VECTOR(7 DOWNTO 0);
MemDataOut: OUT STD\_LOGIC\_VECTOR(7 DOWNTO 0);
cond: OUT STD\_LOGIC\_VECTOR(1 DOWNTO 0);

overflow, nop: OUT STD\_LOGIC);

END COMPONENT;

**COMPONENT dualportram IS** 

GENERIC( address\_width : INTEGER := 8;

data\_width : INTEGER := 8);
clock : IN STD LOGIC;

data : IN STD\_LOGIC\_VECTOR(data\_width-1 DOWNTO 0); write\_address : IN STD\_LOGIC\_VECTOR(address\_width-1 DOWNTO 0); read\_address : IN STD\_LOGIC\_VECTOR(address\_width-1 DOWNTO 0);

re, we : IN STD LOGIC;

q : OUT STD\_LOGIC\_VECTOR(15 DOWNTO 0));

**END COMPONENT;** 

**BEGIN** 

PORT(

FiniteStateMachine: fsm PORT MAP( Opcode, cond, Done, Mck, Strt, Reset,

Nop, Control, R, W);

Data: datapath PORT MAP( Control(23 DOWNTO 21), Mck, Control(26),

Control(20), Control(19), Control(18), Control(17), Control(16), Control(15), Control(14), Control(13), Control(12), Control(11), Control(10), Control(9), Control(8), Control(7), Control(6), Control(5), Control(4), Control(3), Control(2), Control(1), Control(0),

Opcode, DataRd, input, output, MemAddr,

DataWr, cond, overflow, Nop);

Memory: dualportram PORT MAP( Mck, DataWr, MemAddr, MemAddr,

R, W, DataRd);

MemDatachk <= DataRd; MemAddrchk <= MemAddr;

END Final 8MP16arch;

Datapath.



#### Datapath

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY datapath IS PORT (
ALUop:
                            IN STD LOGIC VECTOR(2 DOWNTO 0);
clk, rststate, PC2in, Ain, Aout, Bin, CONDin, Gra, Grb, IRin,
MAin, MDin, MDout, MDrd, MDwr, PC2out, PCin, PCout,
Rin, Rout, Xout, inext, outext: IN STD_LOGIC;
                            OUT STD LOGIC VECTOR(3 DOWNTO 0);
Opcode:
MemDataIn:
                            IN STD LOGIC VECTOR(15 DOWNTO 0);
                            IN STD LOGIC VECTOR(7 DOWNTO 0);
instandard:
                            OUT STD LOGIC VECTOR(7 DOWNTO 0);
outstandard:
                            OUT STD LOGIC VECTOR(7 DOWNTO 0);
MemAddr:
MemDataOut:
                            OUT STD LOGIC VECTOR(7 DOWNTO 0);
                            OUT STD_LOGIC_VECTOR(1 DOWNTO 0);
cond:
overflow, nop:
                            OUT STD LOGIC);
END datapath;
ARCHITECTURE datapathstruct OF datapath IS
COMPONENT TriState8 IS
GENERIC(
              width: INTEGER := 8);
PORT(
              E: IN STD_LOGIC;
              D: IN STD_LOGIC_VECTOR(width-1 DOWNTO 0);
              Y: OUT STD_LOGIC_VECTOR(width-1 DOWNTO 0));
END COMPONENT;
COMPONENT TriState16 IS
GENERIC(
              width: INTEGER := 16);
PORT(
              E: IN STD LOGIC;
              D: IN STD LOGIC VECTOR(width-1 DOWNTO 0);
              Y: OUT STD_LOGIC_VECTOR(width-1 DOWNTO 0));
END COMPONENT;
COMPONENT ff IS
PORT( clock, Load, D: IN STD LOGIC;
       Q: OUT STD LOGIC);
END COMPONENT;
COMPONENT reg8 IS
GENERIC(
              width: INTEGER := 8);
PORT(
              clock, Load: IN STD LOGIC;
              D: IN STD LOGIC VECTOR(width-1 DOWNTO 0);
              Q: OUT STD_LOGIC_VECTOR(width-1 DOWNTO 0));
END COMPONENT;
COMPONENT reg16 IS
GENERIC(
              width: INTEGER := 16);
PORT(
              clock, Load: IN STD LOGIC;
              D: IN STD LOGIC VECTOR(width-1 DOWNTO 0);
              Q: OUT STD_LOGIC_VECTOR(width-1 DOWNTO 0));
END COMPONENT;
```

```
COMPONENT pc IS
GENERIC(
             width: INTEGER := 8);
PORT(
              clock, Clear, Load: IN STD LOGIC;
              D: IN STD LOGIC VECTOR(width-1 DOWNTO 0);
              Q: OUT STD LOGIC VECTOR(width-1 DOWNTO 0));
END COMPONENT;
COMPONENT MD IS
GENERIC(
             width: INTEGER := 16);
PORT(
              clock, MDin, MDrd: IN STD_LOGIC;
              Dcpu, Dmem: IN STD LOGIC VECTOR(width-1 DOWNTO 0);
              MDq: OUT STD LOGIC VECTOR(width-1 DOWNTO 0));
END COMPONENT;
COMPONENT regfile IS
              width: INTEGER := 8);
GENERIC(
PORT(
              clock, RE, WE: IN STD LOGIC;
              addr: IN STD_LOGIC_VECTOR(1 DOWNTO 0);
             indata: IN STD LOGIC VECTOR(width-1 DOWNTO 0);
              outdata: OUT STD_LOGIC_VECTOR(width-1 DOWNTO 0));
END COMPONENT;
COMPONENT rflogic IS
GENERIC(
             width: INTEGER := 2);
PORT(
              gra, grb: IN STD LOGIC;
             ra, rb: IN STD_LOGIC_VECTOR(width-1 DOWNTO 0);
              regsel: OUT STD_LOGIC_VECTOR(width-1 DOWNTO 0));
END COMPONENT;
COMPONENT add2 IS
GENERIC(
             width: INTEGER := 8);
             A: IN STD LOGIC VECTOR(width-1 DOWNTO 0);
PORT (
              F: OUT STD_LOGIC_VECTOR(width-1 DOWNTO 0));
END COMPONENT;
COMPONENT ALU 8MP16 IS
GENERIC(
             width: INTEGER := 8);
              S: IN STD LOGIC VECTOR(2 DOWNTO 0);
PORT (
              A, B: IN STD LOGIC VECTOR(width-1 DOWNTO 0);
              F: OUT STD LOGIC VECTOR(width-1 DOWNTO 0);
over: OUT STD LOGIC);
END COMPONENT;
COMPONENT ffcond IS
             width: INTEGER := 2);
GENERIC(
PORT(
              Clock, Clear, Load: IN STD LOGIC;
              D: IN STD_LOGIC_VECTOR(width-1 DOWNTO 0);
              Q: OUT STD_LOGIC_VECTOR(width-1 DOWNTO 0));
END COMPONENT;
COMPONENT condlogic IS
              acc: IN STD_LOGIC_VECTOR(7 DOWNTO 0);
PORT(
              brzcond, brgcond: OUT STD LOGIC);
END COMPONENT;
```

SIGNAL MDq, IRq, MDextend, IRextend: STD\_LOGIC\_VECTOR(15 DOWNTO 0); SIGNAL cpubus, PCq, PC2q, PC2d, Aq, Bq, F: STD\_LOGIC\_VECTOR(7 downto 0); SIGNAL rfaddr, CONDd: STD\_LOGIC\_VECTOR(1 downto 0); SIGNAL overf: STD\_LOGIC;

**BEGIN** 

MDextend <= cpubus & "00000000";

IRextend <= cpubus & MDq(7 DOWNTO 0);</pre>

ProgCount: pc PORT MAP(clk, rststate, PCin, cpubus, PCq); ProgCountNext: reg8 PORT MAP(clk, PC2in, PC2d, PC2q);

PCadd: add2 PORT MAP(PCq, PC2d);

MAreg: reg8 PORT MAP(clk, MAin, cpubus, MemAddr);

Acc: reg8 PORT MAP(clk, Ain, F, Aq);
B: reg8 PORT MAP(clk, Bin, cpubus, Bq);

MDreg: MD PORT MAP(clk, MDin, MDrd, MDextend, MemDataIn, MDq);

IR: reg16 PORT MAP(clk, IRin, IRextend, IRq);

RFlog: rflogic PORT MAP(Gra, Grb, IRq(5 DOWNTO 4), IRq(1 DOWNTO 0), rfaddr);

RF: regfile PORT MAP(clk, Rout, Rin, rfaddr, cpubus, cpubus);
ArithLogUnit: ALU\_8MP16 PORT MAP(ALUop, Bq, cpubus, F, overf);
CONDreg: ffcond PORT MAP(clk, rststate, CONDin, CONDd, cond);
CondLog: condlogic PORT MAP(cpubus, CONDd(0), CONDd(1));
outreg: reg8 PORT MAP(clk, outext, cpubus, outstandard);

overff: ff PORT MAP(clk, Ain, overf, overflow);

PCbuf: TriState8 PORT MAP(PCout, PCq, cpubus);
PC2buf: TriState8 PORT MAP(PC2out, PC2q, cpubus);
Accbuf: TriState8 PORT MAP(Aout, Aq, cpubus);

MDmembuf: TriState8 PORT MAP(MDwr, MDq(15 DOWNTO 8), MemDataOut); MDcpubuf: TriState8 PORT MAP(MDout, MDq(15 DOWNTO 8), cpubus);

inbuf: TriState8 PORT MAP(inext, instandard, cpubus);

Xbuf: TriState8 PORT MAP(Xout, IRq(7 DOWNTO 0), cpubus);

Opcode <= IRq(11 DOWNTO 8); nop <= IRq(12);

END datapathstruct;



#### ALU

The ALU receives two signed 8-bit values, A and B, and outputs to a signed signal named F. In the datapath, the A input is driven by the B register, and the B input is driven by the processor bus. The B input is driven by either a value from the register file or from the lower 8 bits of IR (passed onto the bus by the tri-state buffer named Xbuf). The ALU operation is selected by three bits (S):

| Encoding | Mnemonic | Operation   |
|----------|----------|-------------|
| 000      | PASS     | pass B      |
| 001      | AND      | A AND B     |
| 010      | OR       | A OR B      |
| 011      | NOT      | NOT B       |
| 100      | ADD      | A + B       |
| 101      | SUB      | A - B       |
| 110      | INC      | increment A |
| 111      | DEC      | decrement A |

A ninth output bit represents the overflow condition and is saved to a flag flip-flop (named overff in the top-level datapath) whose value is visible in the top level of the processor.

```
LIBRARY IEEE;
USE IEEE.STD LOGIC 1164.ALL;
ENTITY ALU 8MP16 IS
GENERIC(
             width: INTEGER := 8);
PORT (
             S: IN STD_LOGIC_VECTOR(2 DOWNTO 0);
             A, B: IN STD LOGIC VECTOR(width-1 DOWNTO 0);
             F: OUT STD_LOGIC_VECTOR(width-1 DOWNTO 0);
              over: OUT STD_LOGIC);
END ALU 8MP16;
ARCHITECTURE alustruct OF ALU_8MP16 IS
COMPONENT adders IS
GENERIC(
             width: INTEGER := 8);
PORT (
             x, y, Ci: IN STD LOGIC VECTOR(width-1 DOWNTO 0);
              Cout: OUT STD LOGIC;
             SUM: OUT STD_LOGIC_VECTOR(width-1 DOWNTO 0));
END COMPONENT;
SIGNAL SUBINC:
                                                 STD_LOGIC;
                                                 STD_LOGIC_VECTOR(width DOWNTO 0);
SIGNAL faout:
                                                 STD_LOGIC_VECTOR(width-1 DOWNTO 0);
SIGNAL ASID, SNID, NEGV:
SIGNAL AND_AB, OR_AB, NOT_B, ADD, SUB, INC, DEC: STD_LOGIC;
BEGIN
AND AB
             <= NOT S(2) AND NOT S(1) AND S(0);
             <= NOT S(2) AND S(1) AND NOT S(0);
OR AB
NOT_B
             <= NOT S(2) AND S(1) AND S(0);
```

```
<= S(2) AND NOT S(1) AND NOT S(0);
ADD
SUB
              <= S(2) AND NOT S(1) AND S(0);
INC
              <= S(2) AND S(1) AND NOT S(0);
DEC
              <= S(2) AND S(1) AND S(0);
FAin1: FOR i IN width-1 DOWNTO 0 GENERATE
ASID(i) <= (ADD OR SUB OR INC OR DEC) AND A(i);
END GENERATE FAin1;
FAin2: FOR j IN width-1 DOWNTO 0 GENERATE
SNID(j) \le (SUB OR NOT B) XOR B(j) AND (NOT(INC OR DEC));
END GENERATE FAin2;
NEGin: FOR m IN width-1 DOWNTO 1 GENERATE
NEGv(m)
              <= DEC;
END GENERATE NEGIn;
NEGv(0)
              <= SUB OR INC OR DEC;
RippleCarry: adders PORT MAP( ASID, SNID, NEGv,
                             faout(width), faout(width-1 DOWNTO 0));
over
       <= faout(width);
output: FOR z IN width-1 DOWNTO 0 GENERATE
F(z)
              (NOT AND AB AND NOT OR AB AND faout(z)) OR
              (AND_AB AND A(z) AND B(z)) OR
              (OR AB AND (A(z) OR B(z)));
END GENERATE output;
END alustruct;
LIBRARY IEEE;
USE IEEE.STD LOGIC 1164.ALL;
USE IEEE.STD_LOGIC_UNSIGNED.ALL;
ENTITY adders IS
              width: INTEGER := 8);
GENERIC(
PORT (
              x, y, Ci: IN STD LOGIC VECTOR(width-1 DOWNTO 0);
              Cout: OUT STD LOGIC;
              SUM: OUT STD LOGIC VECTOR(width-1 DOWNTO 0));
END adders;
ARCHITECTURE Structural OF adders IS
BEGIN
SUM \le x + y + Ci;
Cout <= (x(width-1) AND y(width-1)) OR
       (Ci(width-1) AND (x(width-1) XOR y(width-1)));
END Structural;
```

FSM.





Clocking Logic.

#### **Control**

The clocking logic (clklogic) supervises the FSM and its interaction with memory. It generates the "wait" signal (Wt) that pauses the FSM until the Done signal indicates that memory access has completed. It maintains the "read" and "write" signals (R and W) that allow memory access to continue during the cycles when Done has not yet been asserted. It also generates the Run signal that drives the Enable signal, which in turn permits the FSM to proceed to the next state.

The FSM defines its state sequence and control words according to the steps in the concrete RTN description. It returns to the reset state (s0) when the external Reset signal is asserted, during which the rststate signal is sent to the datapath, clearing the PC and condition register. If Enable is asserted by the clocking logic, the FSM enters the next state on the falling edge of the clock.

#### **Control Signals**

| 26<br>25<br>24 | rststate<br>stop<br>Wt |  | 23<br>22<br>21<br>20<br>19<br>18<br>17<br>16 | ALUop2<br>ALUop1<br>ALUop0<br>PC2in<br>Ain<br>Aout<br>Bin<br>CONDin |  | 15<br>14<br>13<br>12<br>11<br>10<br>9 | Gra Grb IRin MAin MDin MDout MDout MDrd MDwr |  | 7<br>6<br>5<br>4<br>3<br>2<br>1 | PC2out<br>PCin<br>PCout<br>Rin<br>Rout<br>Xout<br>inext<br>outext |
|----------------|------------------------|--|----------------------------------------------|---------------------------------------------------------------------|--|---------------------------------------|----------------------------------------------|--|---------------------------------|-------------------------------------------------------------------|
|----------------|------------------------|--|----------------------------------------------|---------------------------------------------------------------------|--|---------------------------------------|----------------------------------------------|--|---------------------------------|-------------------------------------------------------------------|

### <u>States</u>

| State | RTN                                                                                    | Signals                    | Control Word                      |
|-------|----------------------------------------------------------------------------------------|----------------------------|-----------------------------------|
| s0    |                                                                                        | rststate                   | 100 0000 0000 0000 0000 0000 0000 |
| s1    | MA ← PC:                                                                               | MAin, PCout,               | 000 0001 0000 0001 0000 0010 0000 |
| 0 =   | PC2 ← PC+2;                                                                            | PC2in                      |                                   |
| s2    | MD ← M[MA]:                                                                            | Read, Wait,                | 001 0000 0000 0000 0010 1100 0000 |
|       | PC ← PC2;                                                                              | PCin, PC2out               |                                   |
| s3    | IR ← MD;                                                                               | IRin, MDout                | 000 0000 0000 0010 0100 0000 0000 |
| s4    | B ← A;                                                                                 | Bin, Aout                  | 000 0000 0110 0000 0000 0000 0000 |
| s5    | A ← B+1;                                                                               | Ain, INC1                  | 000 1100 1000 0000 0000 0000 0000 |
| s6    | A ← B-1;                                                                               | Ain, DEC1                  | 000 1110 1000 0000 0000 0000 0000 |
| s7    | A ← ext;                                                                               | Ain, inext, PASS           | 000 0000 1000 0000 0000 0000 0010 |
| s8    | ext ← A;                                                                               | Aout, outext               | 000 0000 0100 0000 0000 0000 0001 |
| s9    | R[ra] ← A;                                                                             | Rin, Gra,<br>Aout          | 000 0000 0100 1000 0000 0001 0000 |
| s10   |                                                                                        | Stop                       | 010 0000 0000 0000 0000 0000 0000 |
| s11   | A ← ¬¬R[ra];                                                                           | Ain, Rout,<br>Gra, NOT     | 000 0110 1000 1000 0000 0000 1000 |
| s12   | MA ← X;                                                                                | MAin, Xout                 | 000 0000 0000 0001 0000 0000 0100 |
| s13   | MD ← A;                                                                                | MDin, Aout                 | 000 0000 0100 0000 1000 0000 0000 |
| s14   | $M[MA] \leftarrow MD;$                                                                 | Write, Wait                | 001 0000 0000 0000 0001 0000 0000 |
| s15   | $MD \leftarrow M[MA];$                                                                 | Read, Wait                 | 001 0000 0000 0000 0010 0000 0000 |
| s16   | $A \leftarrow MD;$                                                                     | Ain, MDout,<br>PASS        | 000 0000 1000 0000 0100 0000 0000 |
| s17   | A ← B+X;                                                                               | Ain, Xout,<br>ADD          | 000 1000 1000 0000 0000 0000 0100 |
| s18   | PC ← A;                                                                                | PCin, Aout                 | 000 0000 0100 0000 0000 0100 0000 |
| s19   | $A=0 \rightarrow COND<0> \leftarrow 1:$<br>$A!=0 \rightarrow COND<0> \leftarrow$<br>0; | Aout, CONDin               | 000 0000 0101 0000 0000 0000 0000 |
| s20   | COND<0>=1 $\rightarrow$ A $\leftarrow$ B+X;                                            | COND<0> → (Ain, Xout, ADD) | 000 1000 1000 0000 0000 0000 0100 |
| s21   | $A>0 \rightarrow COND<1> \leftarrow 1:$<br>$A<=0 \rightarrow COND<1> \leftarrow$<br>0; | Aout, CONDin               | 000 0000 0101 0000 0000 0000 0000 |
| s22   | COND<1>=1 $\rightarrow$ A $\leftarrow$ B+X;                                            | COND<1> → (Ain, Xout, ADD) | 000 1000 1000 0000 0000 0000 0100 |
| s23   | B ← R[ra];                                                                             | Bin, Rout,<br>Gra          | 000 0000 0010 1000 0000 0000 1000 |
| s24   | A ← B+R[rb];                                                                           | Ain, Rout,<br>Grb, ADD     | 000 1000 1000 0100 0000 0000 1000 |
| s25   | A ← B-R[rb];                                                                           | Ain, Rout,<br>Grb, SUB     | 000 1010 1000 0100 0000 0000 1000 |
| s26   | A ← B ∧ R[rb];                                                                         | Ain, Rout,<br>Grb, AND     | 000 0010 1000 0100 0000 0000 1000 |
| s27   | A ← B ∨ R[rb];                                                                         | Ain, Rout,<br>Grb, OR      | 000 0100 1000 0100 0000 0000 1000 |
| s28   | B ← PC2;                                                                               | Bin, PC2out                | 000 0000 0010 0000 0000 1000 0000 |
| s29   |                                                                                        | nop                        | 000 0000 0000 0000 0000 0000 0000 |

# Concrete RTN

### Type 0:

#### inc (op := x00)

| TO | $MA \leftarrow PC: PC2 \leftarrow PC+2;$  | MAin, PCout, PC2in       |
|----|-------------------------------------------|--------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$ | Read, Wait, PCin, PC2out |
| T2 | IR ← MD;                                  | IRin, MDout              |
| T3 | B ← A;                                    | Bin, Aout                |
| T4 | A ← B+1;                                  | Ain, INC1                |

# dec (op := x01)

| TO | $MA \leftarrow PC: PC2 \leftarrow PC+2;$  | MAin, PCout, PC2in       |
|----|-------------------------------------------|--------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$ | Read, Wait, PCin, PC2out |
| T2 | $IR \leftarrow MD;$                       | IRin, MDout              |
| T3 | B ← A;                                    | Bin, Aout                |
| T4 | A ← B−1;                                  | Ain, DEC1                |

# in (op := x02)

| Т0 | $MA \leftarrow PC: PC2 \leftarrow PC+2;$  | MAin, PCout, PC2in       |
|----|-------------------------------------------|--------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$ | Read, Wait, PCin, PC2out |
| T2 | $IR \leftarrow MD;$                       | IRin, MDout              |
| T3 | $A \leftarrow ext;$                       | Ain, inext, PASS         |

# out (op := x03)

| TO | $MA \leftarrow PC: PC2 \leftarrow PC+2;$  | MAin, PCout, PC2in       |
|----|-------------------------------------------|--------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$ | Read, Wait, PCin, PC2out |
| T2 | $IR \leftarrow MD;$                       | IRin, MDout              |
| T3 | $ext \leftarrow A$ ;                      | Aout, outext             |

# mva (op := x0E)

| TO TO | MA ← PC: PC2 ← PC+2;                      | MAin, PCout, PC2in       |
|-------|-------------------------------------------|--------------------------|
| T1    | $MD \leftarrow M[MA]: PC \leftarrow PC2;$ | Read, Wait, PCin, PC2out |
| T2    | IR ← MD;                                  | IRin, MDout              |
| T3    | R[ra] ← A;                                | Rin, Gra, Aout           |

### stop (op := x0F)

| Т0 | $MA \leftarrow PC: PC2 \leftarrow PC+2;$  | MAin, PCout, PC2in       |
|----|-------------------------------------------|--------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$ | Read, Wait, PCin, PC2out |
| T2 | IR ← MD;                                  | IRin, MDout              |
| T3 |                                           | Stop                     |

Type 1:

# not (op := x08)

| TO | $MA \leftarrow PC: PC2 \leftarrow PC+2;$  | MAin, PCout, PC2in       |
|----|-------------------------------------------|--------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$ | Read, Wait, PCin, PC2out |
| T2 | IR ← MD;                                  | IRin, MDout              |
| T3 | $A \leftarrow \neg R[ra];$                | Ain, Rout, Gra, NOT      |
| T4 | $R[ra] \leftarrow A;$                     | Rin, Gra, Aout           |

### write (op := x0C)

| ТО | MA ← PC: PC2 ← PC+2;                      | MAin, PCout, PC2in       |
|----|-------------------------------------------|--------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$ | Read, Wait, PCin, PC2out |
| T2 | IR ← MD;                                  | IRin, MDout              |
| T3 | MA ← X;                                   | MAin, Xout               |
| T4 | MD ← A;                                   | MDin, Aout               |
| T5 | $M[MA] \leftarrow MD;$                    | Write, Wait              |

### read (op := x0D)

| TO | $MA \leftarrow PC: PC2 \leftarrow PC+2;$  | MAin, PCout, PC2in       |
|----|-------------------------------------------|--------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$ | Read, Wait, PCin, PC2out |
| T2 | IR ← MD;                                  | IRin, MDout              |
| Т3 | MA ← X;                                   | MAin, Xout               |
| T4 | $MD \leftarrow M[MA];$                    | Read, Wait               |
| T5 | $A \leftarrow MD$ ;                       | Ain, MDout, PASS         |

### br (op := x09)

| Т0 | $MA \leftarrow PC: PC2 \leftarrow PC+2;$  | MAin, PCout, PC2in       |
|----|-------------------------------------------|--------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$ | Read, Wait, PCin, PC2out |
| T2 | IR ← MD;                                  | IRin, MDout              |
| T3 | B ← PC2;                                  | Bin, PC2out              |
| T4 | A ← B+X;                                  | Ain, Xout, ADD           |
| T5 | PC ← A;                                   | PCin, Aout               |

# brz (op := x0A)

| TO | $MA \leftarrow PC: PC2 \leftarrow PC+2;$    | MAin, PCout, PC2in                     |
|----|---------------------------------------------|----------------------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$   | Read, Wait, PCin, PC2out               |
| T2 | IR ← MD; IRin, MDout                        |                                        |
| T3 | B ← PC2;                                    | Bin, PC2out                            |
| T4 | $A=0 \rightarrow COND<0> \leftarrow 1$ :    | Aout, CONDin                           |
|    | $A!=0 \rightarrow COND<0> \leftarrow 0;$    |                                        |
| T5 | COND<0>=1 $\rightarrow$ A $\leftarrow$ B+X; | $COND<0> \rightarrow (Ain, Xout, ADD)$ |
| Т6 | PC ← A;                                     | PCin, Aout                             |

# brg (op := x0B)

| TO | $MA \leftarrow PC: PC2 \leftarrow PC+2;$ MAin, PCout, PC2in |                                        |
|----|-------------------------------------------------------------|----------------------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$                   | Read, Wait, PCin, PC2out               |
| T2 | IR ← MD;                                                    | IRin, MDout                            |
| T3 | B ← PC2;                                                    | Bin, PC2out                            |
| T4 | $A>0 \rightarrow COND<1> \leftarrow 1$ :                    | Aout, CONDin                           |
|    | $A \le 0 \rightarrow COND \le 1 \ge 0$ ;                    |                                        |
| T5 | COND<1>=1 $\rightarrow$ A $\leftarrow$ B+X;                 | COND<1> $\rightarrow$ (Ain, Xout, ADD) |
| T6 | PC ← A;                                                     | PCin, Aout                             |

### Type 2:

# add (op := x04)

| ТО | MA ← PC: PC2 ← PC+2;                      | MAin, PCout, PC2in       |
|----|-------------------------------------------|--------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$ | Read, Wait, PCin, PC2out |
| T2 | IR ← MD;                                  | IRin, MDout              |
| Т3 | $B \leftarrow R[ra];$                     | Bin, Rout, Gra           |
| T4 | $A \leftarrow B+R[rb];$                   | Ain, Rout, Grb, ADD      |
| T5 | R[ra] ← A;                                | Rin, Gra, Aout           |

# sub (op := x05)

| ТО | $MA \leftarrow PC: PC2 \leftarrow PC+2;$  | MAin, PCout, PC2in       |
|----|-------------------------------------------|--------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$ | Read, Wait, PCin, PC2out |
| T2 | IR ← MD;                                  | IRin, MDout              |
| Т3 | $B \leftarrow R[ra];$                     | Bin, Rout, Gra           |
| T4 | $A \leftarrow B-R[rb];$                   | Ain, Rout, Grb, SUB      |
| T5 | $R[ra] \leftarrow A;$                     | Rin, Gra, Aout           |

# and (op := x06)

| TO | MA ← PC: PC2 ← PC+2;                      | MAin, PCout, PC2in       |
|----|-------------------------------------------|--------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$ | Read, Wait, PCin, PC2out |
| T2 | IR ← MD;                                  | IRin, MDout              |
| T3 | $B \leftarrow R[ra];$                     | Bin, Rout, Gra           |
| T4 | $A \leftarrow B \land R[rb];$             | Ain, Rout, Grb, AND      |
| T5 | R[ra] ← A;                                | Rin, Gra, Aout           |

# or (op := x07)

| ТО | MA ← PC: PC2 ← PC+2;                      | MAin, PCout, PC2in       |
|----|-------------------------------------------|--------------------------|
| T1 | $MD \leftarrow M[MA]: PC \leftarrow PC2;$ | Read, Wait, PCin, PC2out |
| T2 | IR ← MD;                                  | IRin, MDout              |
| T3 | B ← R[ra];                                | Bin, Rout, Gra           |
| T4 | $A \leftarrow B \lor R[rb];$              | Ain, Rout, Grb, OR       |
| T5 | R[ra] ← A;                                | Rin, Gra, Aout           |

#### **VHDL**

WHEN s0 =>

LIBRARY IEEE; USE IEEE.STD LOGIC 1164.ALL; ENTITY fsm IS PORT ( Opcode: IN STD LOGIC VECTOR(3 downto 0); IN STD LOGIC VECTOR(1 DOWNTO 0); cond: Done, Mck, Strt, Reset, Nop: IN STD LOGIC; OUT STD LOGIC VECTOR(26 DOWNTO 0); Ctrl: R, W: OUT STD\_LOGIC); END fsm; ARCHITECTURE fsmbehav OF fsm IS Done, Mck, Rd, Wt, Wr: IN STD LOGIC; COMPONENT clklog IS PORT ( IN STD\_LOGIC\_VECTOR(1 DOWNTO 0); StrtStop: Enable, R, W: OUT STD LOGIC); **END COMPONENT;** STD LOGIC VECTOR(1 DOWNTO 0); SIGNAL StrtStop: STD\_LOGIC; SIGNAL En: STD\_LOGIC\_VECTOR(26 DOWNTO 0); SIGNAL Control: TYPE st\_type IS ( s0, s1, s2, s3, s4, s5, s6, s7, s8, s9, s10, s11, s12, s13, s14, s15, s16, s17, s18, s19, s20, s21, s22, s23, s24, s25, s26, s27, s28, s29); SIGNAL currst, nextst: st type; BEGIN StrtStop <= Strt & Control(25); clklog PORT MAP(Done, Mck, Control(9), Control(24), Control(8), StrtStop, En, R, W); ClkLogic: Ctrl <= Control; PROCESS(Mck,Reset,En,currst) BFGIN IF Reset='1' THEN currst <= s0; ELSIF En='0' THEN currst <= currst; ELSIF Mck'EVENT AND Mck='0' THEN currst <= nextst; END IF; **END PROCESS;** PROCESS(currst,Opcode,cond,Nop) BFGIN **CASE** currst IS

```
Control <= "100000000000000000000000000000";
nextst <= s1;
WHEN s1 =>
Control <= "00000010000001000000100000";
nextst <= s2;
WHEN s2 =>
Control <= "0010000000000001011000000";
nextst <= s3;
WHEN s3 =>
Control <= "00000000000010010000000000";
IF Nop='1' THEN
nextst <= s29;
ELSIF Opcode="0000" OR Opcode="0001" THEN
nextst <= s4;
ELSIF Opcode="0010" THEN
nextst <= s7;
ELSIF Opcode="0011" THEN
nextst <= s8;
ELSIF Opcode="0100" OR Opcode="0101" OR Opcode="0110" OR Opcode="0111" THEN
nextst <= s23;
ELSIF Opcode="1000" THEN
nextst <= s11;
ELSIF Opcode="1001" OR Opcode="1010" OR Opcode="1011" THEN
nextst <= s28;
ELSIF Opcode="1100" OR Opcode="1101" THEN
nextst <= s12;
ELSIF Opcode="1110" THEN
nextst <= s9;
ELSE --op 1111
nextst <= s10;
END IF;
WHEN s4 =>
Control <= "000000001100000000000000000";
IF Opcode="0000" THEN
nextst <= s5;
ELSE --op 0001
nextst <= s6;
END IF;
WHEN s5 =>
Control <= "00011001000000000000000000000";
nextst <= s1;
WHEN s6 =>
```

```
Control <= "0001110100000000000000000000";
nextst <= s1;
WHEN s7 =>
nextst <= s1;
WHEN s8 =>
Control <= "000000001000000000000000001";
nextst <= s1;
WHEN s9 =>
Control <= "000000001001000000000010000";
nextst <= s1; --op 1000, 0100, 0101, 0110, 0111, 1110
WHEN s10 => --Stop
Control <= "010000000000000000000000000000";
nextst <= s10;
WHEN s11 =>
Control <= "000011010001000000000001000";
nextst <= s9;
WHEN s12 =>
Control <= "00000000000001000000000100";
IF Opcode="1100" THEN
nextst <= s13;
ELSE --op 1101
nextst <= s15;
END IF;
WHEN s13 =>
Control <= "000000001000001000000000000";
nextst <= s14;
WHEN s14 =>
Control <= "0010000000000000100000000";
nextst <= s1;
WHEN s15 =>
Control <= "0010000000000001000000000";
nextst <= s16;
WHEN s16 =>
Control <= "00000001000000010000000000";
nextst <= s1;
WHEN s17 =>
```

```
nextst <= s18;
WHEN s18 =>
Control <= "00000000100000000001000000";
nextst <= s1;
WHEN s19 =>
Control <= "000000001010000000000000000";
nextst <= s20;
WHEN s20 =>
IF cond(0)='1' THEN
nextst <= s18;
ELSE
Control <= "000000000000000000000000000000";
nextst <= s29;
END IF;
WHEN s21 =>
Control <= "000000001010000000000000000";
nextst <= s22;
WHEN s22 =>
IF cond(1)='1' THEN
nextst <= s18;
ELSE
Control <= "000000000000000000000000000000";
nextst <= s29;
END IF;
WHEN s23 =>
Control <= "000000000101000000000001000";
IF Opcode="0100" THEN
nextst <= s24;
ELSIF Opcode="0101" THEN
nextst <= s25;
ELSIF Opcode="0110" THEN
nextst <= s26;
ELSE --op 0111
nextst <= s27;
END IF;
WHEN s24 =>
Control <= "0001000100001000000000000000000";
nextst <= s9;
```

```
WHEN s25 =>
Control <= "0001010100001000000000001000";
nextst <= s9;
WHEN s26 =>
Control <= "000001010000100000000001000";
nextst <= s9;
WHEN s27 =>
Control <= "0000100100001000000000001000";
nextst <= s9;
WHEN s28 =>
Control <= "0000000001000000010000000";
IF Opcode="1001" THEN
nextst <= s17;
ELSIF Opcode="1010" THEN
nextst <= s19;
ELSIF Opcode="1011" THEN
nextst <= s21;
ELSE --to account for all cases
nextst <= s0;
END IF;
WHEN s29 =>
Control <= "000000000000000000000000000000";
nextst <= s1;
END CASE;
END PROCESS;
END fsmbehav;
-- Clocking Logic
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
ENTITY clklog IS PORT ( Done, Mck, Rd, Wt, Wr: IN STD_LOGIC;
                      StrtStop: IN STD_LOGIC_VECTOR(1 DOWNTO 0);
                      Enable, R, W: OUT STD_LOGIC);
END clklog;
ARCHITECTURE clklogbehav OF clklog IS
SIGNAL Roontent, Woontent, runcontent, donecontent, Rq, Wq, SDone, Run: STD_LOGIC;
BEGIN
PROCESS(Done, done content)
donecontent <= Done;</pre>
END PROCESS;
```

```
SDone <= donecontent;</pre>
PROCESS(Rd,SDone,Rcontent)
BEGIN
IF Rd='0' THEN
       Rcontent <= '0';
ELSIF Rd='1' AND SDone='0' THEN
       Rcontent <= '1';
ELSE
       Rcontent <= NOT Rd;
END IF;
END PROCESS;
Rq <= Rcontent;
PROCESS(Wr,SDone,Wcontent)
BEGIN
IF Wr='0' THEN
       Wcontent <= '0';
ELSIF Wr='1' AND SDone='0' THEN
       Wcontent <= '1';
ELSE
       Wcontent <= NOT Wr;
END IF;
END PROCESS;
Wq <= Wcontent;
PROCESS(Mck,StrtStop,runcontent)
BEGIN
IF Mck'EVENT AND Mck='0' THEN
       CASE StrtStop IS
       WHEN "00" =>
               NULL;
       WHEN "01" =>
               runcontent <= '0';
       WHEN "10" =>
               runcontent <= '1';
       WHEN OTHERS =>
               runcontent <= NOT runcontent;</pre>
END CASE;
END IF;
END PROCESS;
Run
       <= runcontent;
R
       <= Rq;
W
       <= Wq;
Enable <= Run AND (SDone OR NOT Wt OR NOT(Rq OR Wq));</pre>
END clklogbehav;
```

#### Memory

```
LIBRARY IEEE;
USE IEEE.STD_LOGIC_1164.ALL;
USE IEEE.NUMERIC STD.ALL;
ENTITY dualportram IS
GENERIC(
              address_width: INTEGER := 8;
              data width:
                            INTEGER := 8);
PORT(
              clock:
                            IN STD_LOGIC;
                            IN STD LOGIC VECTOR(data width-1 DOWNTO 0);
              data:
              write address: IN STD LOGIC VECTOR(address width-1 DOWNTO 0);
              read address: IN STD LOGIC VECTOR(address width-1 DOWNTO 0);
              re, we:
                            IN STD LOGIC;
                            OUT STD LOGIC VECTOR(15 DOWNTO 0));
              q:
END dualportram;
ARCHITECTURE rtl OF dualportram IS
TYPE ram IS ARRAY(0 TO 2**address_width-1) OF STD_LOGIC_VECTOR(data_width-1 DOWNTO 0);
SIGNAL
              ram block:
                                           ram;
ATTRIBUTE
              ram_init_file:
                                           STRING;
              ram init file OF ram block:
                                           SIGNAL IS "Test_mv_mem_arithlog.mif";
ATTRIBUTE
BEGIN
PROCESS (clock)
BEGIN
IF RISING EDGE(clock) THEN
       IF (we='1') THEN
              ram block(TO INTEGER(UNSIGNED(write address))) <= data;</pre>
       END IF;
       IF (re='1') THEN
              q(15 DOWNTO 8) <= ram_block(TO_INTEGER(UNSIGNED(read_address)));
              q(7 DOWNTO 0) <= ram_block(TO_INTEGER(UNSIGNED(read_address))+1);
       END IF;
END IF;
END PROCESS;
END rtl;
```

# **Simulation**

| Ti | Timing Analyzer Summary      |       |                  |                                  |  |
|----|------------------------------|-------|------------------|----------------------------------|--|
|    | Туре                         | Slack | Required<br>Time | Actual<br>Time                   |  |
| 1  | Worst-case tsu               | N/A   | None             | 5.798 ns                         |  |
| 2  | Worst-case too               | N/A   | None             | 11.384 ns                        |  |
| 3  | Worst-case th                | N/A   | None             | -0.541 ns                        |  |
| 4  | Clock Setup: 'Mck'           | N/A   | None             | 60.07 MHz ( period = 16.646 ns ) |  |
| 5  | Total number of failed paths |       |                  |                                  |  |

| From                                                                                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------|
| input[2]                                                                                                                                      |
| dualportram:Memorylaltsyncram:ram_block_dual_rtl_0 altsyncram_a7j1:auto_generated altsyncram_cqm1:altsyncram1 ram_block2a0~porta_address_reg7 |
| input[3]                                                                                                                                      |
| fsm:FiniteStateMachine currst.s9                                                                                                              |
|                                                                                                                                               |

| То                                   | From<br>Clock | To<br>Clock | Failed<br>Paths |
|--------------------------------------|---------------|-------------|-----------------|
| datapath:Data reg8:Acc content[7]    |               | Mck         | 0               |
| MemDatachk[7]                        | Mck           |             | 0               |
| datapath:Data reg8:outreg content[3] |               | Mck         | 0               |
| datapath:Data reg8:Acc content[7]    | Mck           | Mck         | 0               |
|                                      |               |             | 0               |

Move, Memory Access, and Arithmetic-Logic Test

| in 8       | ;A <= 8       | 0200 |
|------------|---------------|------|
| wr x40     | ;M[x40] <= 8  | 0C40 |
| in -3      | ;A <= -3      | 0200 |
| wr x50     | ;M[x50] <= -3 | 0C50 |
| rd x40     | ;A <= 8       | 0D40 |
| inc        | ;A <= 9       | 0000 |
| out        | ;output 9     | 0300 |
| mva 1      | ;R[r1] <= 9   | 0E10 |
| rd x50     | ;A <= -3      | 0D50 |
| dec        | ;A <= -4      | 0100 |
| mva 3      | ;R[r3] <= -4  | 0E30 |
| sub r1, r3 | ;R[r1] <= 13  | 0513 |
| out        | ;output 13    | 0300 |
| nop        |               | 1000 |
| not r1     | ;R[r1] <= 242 | 0810 |
| out        | ;output 242   | 0300 |
| stp        |               | 0F00 |





# Branch Test

| x00 | d000 | br 4   | ;PC <= PC2 + 2  | 0902 |
|-----|------|--------|-----------------|------|
| x04 | d004 | in 8   | ;A <= 8         | 0200 |
| x06 | d006 | br 12  | ;PC <= PC2 + 4  | 0904 |
| хОС | d012 | in -3  | ;A <= -3        | 0200 |
| x0E | d014 | br 22  | ;PC <= PC2 + 6  | 0906 |
| x16 | d022 | brz 32 | ;branch failure | 0A08 |
| x18 | d024 | in O   | ;A <= 0         | 0200 |
| x1A | d026 | brz 36 | ;PC <= PC2 + 8  | 0A08 |
|     |      |        |                 |      |
| x24 | d036 | in -4  | ;A <= -4        | 0200 |
| x26 | d038 | brg 50 | ;branch failure | 0B0A |
| x28 | d040 | in 24  | ;A <= 24        | 0200 |
| x2A | d042 | brg 54 | ;PC <= PC2 + 10 | 0B0A |
|     |      |        |                 |      |
| x36 | d054 | out    | ;output 54      | 0300 |
| x38 | d056 | stp    |                 | 0F00 |

