Activity #7: JFET Fundamentals and JEREMY EDWARD COBAR **Application** LIAN YZABELLE MANALO

MARHU ANDRE MAAÑO ZIAN OLIVER SALVADOR

# ECE101-1L - FUNDAMENTALS OF ELECTRONIC CIRCUITS (LAB)

Activity #7: JFET Fundamentals and Application

A. Multisim

DC Characteristics of JFET

1. Identify the PIN Name of the JFET

<u>A – DRAIN</u>

**B** – **GATE** 

## **C - SOURCE**

- 2. Identify the Type of JFET shown below
  - A. **N-Channel JFET**
  - B. **P-Channel JFET**
- 3. Create the circuit below using Multisim, and change the DC INTERACTIVE VOLTAGE Settings shown below



ZIAN OLIVER SALVADOR

Activity #7: JFET Fundamentals and JEREMY EDWARD COBAR **Application** LIAN YZABELLE MANALO MARHU ANDRE MAAÑO

- 4. Adjust the V1 Voltage base on the table below and measure the Current flowing through R2 (make sure Ammeter is not connected in parallel).
- a. Complete the table below (Make sure the units are correct)
- b. Graph the values obtain (use MSEXCEL or any spreadsheet software)

|     | I            |
|-----|--------------|
| VDD | IDS (A)      |
| 0.0 | 0            |
| 0.5 | 0.00126      |
| 1.0 | 8<br>0.00244 |
|     | 5            |
| 1.5 | 0.00352      |
| 2.0 | 0.00448<br>7 |
| 2.5 | 0.00532      |
| 3.0 | 0.00602      |
| 3.5 | 0.00657      |
| 4.0 | 0.00692<br>7 |
| 4.5 | 0.00706<br>9 |
| 5.0 | 0.00709      |
| 6.0 | 0.00715      |
| 7.0 | 0.00721      |
| 8.0 | 0.00727      |

**Application** 

JAYVEE MAPOTE

JEREMY EDWARD COBAR

LIAN YZABELLE MANALO

MARHU ANDRE MAAÑO

ZIAN OLIVER SALVADOR

| 9.0  | 0.00733<br>7 |
|------|--------------|
| 10.0 | 0.00739      |
|      | 7            |



5. Base on the table does the value of drain current increase or decrease with drain voltage?

### When the drain value of voltage increases the drain current also increases.

6. What gate bias is provided by your test circuit and why?

# The gate introduces negative voltage on entry that's why it's a negative bias

7. Base on your graph 2.b identify the transition point from ohmic region to the constant current region. Place a rectangle with Border to pinpoint See sample below

ZIAN OLIVER SALVADOR



To know more about ohmic region and Constant Current visit link:

https://www.tutorialspoint.com/basic\_electronics/basic\_electronics\_jfet.htm

8. Base on your answer in Q5 what is the value of pinch-off voltage?

$$Vp = 4.0 Vdc$$

9. In the Ohmic region of you curve, does the drain current increase or decrease with drain voltage?

When the drain value of voltage increases the drain current also increases.

JEREMY EDWARD COBAR
LIAN YZABELLE MANALO
MARHU ANDRE MAAÑO
ZIAN OLIVER SALVADOR

Activity #7: JFET Fundamentals and Application

Effect of Gate Bias on Pinch-off

10. Create the circuit shown below (A only)



- 11. Place a multimeter on the Gate-Source Junction (Refer to Diagram B for placement of Multimeter). Adjust the V2 to obtain Gate-to-source bias (VGS) of 0V and Adjust V1 supply to 10V DC
- a. Complete the Table shown below (No need for schematic screenshot) Values may vary between 0mA to 20mA
- b. Plot the 2 IDS in same chart

|      | V1 = 10V  | V1 = 5V   |
|------|-----------|-----------|
| V2   | IDS (A)   | IDS (A)   |
| -4.0 | 0.000004  | 0.000004  |
| -3.5 | 0.0000035 | 0.0000035 |
| -3.0 | 0.000003  | 0.000003  |
| -2.5 | 0.0000025 | 0.0000025 |
| -2.0 | 0.000002  | 0.000002  |

**Application** 

JAYVEE MAPOTE

JEREMY EDWARD COBAR

LIAN YZABELLE MANALO

MARHU ANDRE MAAÑO

ZIAN OLIVER SALVADOR

02-03-2022

| -1.0 | 0.000001   | 0.000001   |
|------|------------|------------|
| -0.5 | 5.00008E-7 | 5.00003E-7 |



- 12. Based on your results, did the gate bias voltage needed to turn off the JFET Increase, remain about the same, or decrease as the drain voltage changed?
  - <u>Just as the drain voltage changed, the gate bias voltage remains the same.</u>
- 13. Based on your table data, does an increase in the gate bias voltage output result in an increase or a decrease in the pinch-off (saturation) current of JFET?
  - As shown in the table above, the decreasing current is caused by the increasing gate bias voltage.
- 14. Adjust the V2 voltage for -0.5V. using the V1 Values in the table below
- a. Complete the IDS Column. Repeat your test using a -2V value for V1.
- b. Plot the 2 curves on same graph label each plot for the specific VGG (-0.5 and -2)  $\,$

|     | V2 = -0.5V | V2 = -2V |
|-----|------------|----------|
| V1  | IDS (A)    | IDS (A)  |
| 0.0 | 0.0000005  | 0.000002 |
| 0.5 | 0.0000005  | 0.000002 |

Activity #7: JFET Fundamentals and Application

JEREMY EDWARD COBAR
LIAN YZABELLE MANALO
MARHU ANDRE MAAÑO
ZIAN OLIVER SALVADOR

| 1.0  | 0.0000005  | 0.000002 |
|------|------------|----------|
| 1.5  | 5.00001E-7 | 0.000002 |
| 2.0  | 5.00001E-7 | 0.000002 |
| 2.5  | 5.00001E-7 | 0.000002 |
| 3.0  | 4.99843E-7 | 0.000002 |
| 3.5  | 5.00002E-7 | 0.000002 |
| 4.0  | 5.00002E-7 | 0.000002 |
| 4.5  | 5.00003E-7 | 0.000002 |
| 5.0  | 5.00003E-7 | 0.000002 |
| 6.0  | 5.00004E-7 | 0.000002 |
| 7.0  | 5.00005E-7 | 0.000002 |
| 8.0  | 5.00006E-7 | 0.000002 |
| 10.0 | 5.00007E-7 | 0.000002 |



- 15. Based on your data and plots, what effect did a higher value of bias voltage have on the pinch-off saturation point of the JFET under test?
  - As shown above, 0.5V has a lower current in contrast to -2V in which it has a higher current.

JAYVEE MAPOTE

JEREMY EDWARD COBAR

LIAN YZABELLE MANALO

MARHU ANDRE MAAÑO

ZIAN OLIVER SALVADOR

Activity #7: JFET Fundamentals and Application

#### 02-03-2022

## **Discussions:**

From the data collected above the current from source to drain can be controlled by the application voltage on the gate terminal, which is reverse biased. This is a reason that it is known as field effect transistor. When the VDs is positive the depletion region width increases and says otherwise when negative.