Jorge Avila

Dr. Bill Carroll

Advanced Digital Logic

06 February 2021

Knight Rider Flash Report

JOY Jumes

### **Top Module:**

```
module KnightRiderFlasher(
     input OnOff, //key1
     input Clock50, //clock 50
     output [9:0] LEDRArray); //the 10 LEDR on the board
     wire clock toggle;
     wire clock final;
     reg direction = 0; //direction where it will start
     wire [3:0] ledNumber;
     ToggleLatch toggy (OnOff,Clock50,clock toggle);
     divideX d(clock_toggle,clock_final);
     UpDownCounter udc(clock final,direction,OnOff,ledNumber);
     always @ (ledNumber)
           begin
                if(ledNumber == 15)
                  direction = 0;
                if(ledNumber == 10)
                      direction = 1;
           end
     decoder2N d2n(ledNumber,clock toggle,LEDRArray);
endmodule
```

## **On-Off Toggle Module:**

### **Clock-Divider Module:**

```
module divideX (
   input CLK,
   output reg OUT);

//parameter N = 5000000;
```

In this piece of code I just uncommented and re commented the different rates I wanted the LEDR to light up.

#### **Demonstration:**

The demonstration is this <u>LINK</u> here. It shows the different rates that were required in the lab report.

# Pin Assignments:

| tat | u From            | То                | Assignment Name   | Value    | Enabled | Entity | Comment | Tag |
|-----|-------------------|-------------------|-------------------|----------|---------|--------|---------|-----|
| ~   |                   | out LEDRArray[9]  | Location          | PIN_Y21  | Yes     |        |         |     |
| ~   |                   | in_OnOff          | Location          | PIN_AA15 | Yes     |        |         |     |
| ~   |                   | out LEDRArray[1]  | Location          | PIN_W16  | Yes     |        |         |     |
| ~   |                   | out LEDRArray[2]  | Location          | PIN_V17  | Yes     |        |         |     |
| ~   |                   | out LEDRArray[3]  | Location          | PIN_V18  | Yes     |        |         |     |
| ~   |                   | out LEDRArray[4]  | Location          | PIN_W17  | Yes     |        |         |     |
| ~   |                   | out LEDRArray[5]  | Location          | PIN_W19  | Yes     |        |         |     |
| ~   |                   | out LEDRArray[6]  | I EDPArray[5]     | PIN_Y19  | Yes     |        |         |     |
| ~   |                   | out LEDRArray[7]  | Status: Ok        | PIN_W20  | Yes     |        |         |     |
| o 🕠 |                   | out LEDRArray[8]  |                   | PIN_W21  | Yes     |        |         |     |
| 1 🗸 |                   | out LEDRArray[0]  | Location          | PIN_V16  | Yes     |        |         |     |
| 2   |                   | in_ Clock50       | Location          | PIN_AF14 | Yes     |        |         |     |
| 3   | < <new>&gt;</new> | < <new>&gt;</new> | < <new>&gt;</new> |          |         |        |         |     |

#### Full Code Below:

```
wire [3:0] ledNumber;
     ToggleLatch toggy (OnOff,Clock50,clock toggle);
     divideX d(clock toggle,clock final);
     UpDownCounter udc(clock final,direction,OnOff,ledNumber);
     decoder2N d2n(ledNumber,clock toggle,LEDRArray);
endmodule
module ToggleLatch (
     input OnOff, IN,
     output OUT);
     reg state, nextstate;
     parameter ON= 1, OFF= 0;
           always @ (negedge OnOff)
                state <= nextstate;</pre>
           always @ (state)
                      case(state)
                            OFF: nextstate = ON;
                            ON: nextstate = OFF;
                            endcase
     assign OUT = state∈ //Out = In when switch in on. Otherwise,
endmodule
module divideX (
```

```
input CLK,
     output reg OUT);
     parameter N = 10000000;
     reg [31:0] count;
     always @ (negedge CLK)
     begin
           count = count + 1;
           if(count >= (N-1))
                 count = 0;
           if(count < (N/2))
                OUT = 1;
           else
                OUT=0;
     end
endmodule
module UpDownCounter(
     input CLK, UP, clr,
     output reg [N-1:0] COUNT);
     parameter N = 4;
           always @ (posedge CLK, negedge clr)
                      if(clr == 0)
                            COUNT <= 0; //clear this b
                      else
                            if (UP == 0)
                                 COUNT <= COUNT + 1;
                            else
                                 COUNT <= COUNT - 1;
endmodule
module decoder2N #(parameter N = 4)
```

```
(input[N-1:0] in,
  input enable,output[2**N-1:0] out);
  assign out = (enable) ? (1 << in) : 0;
endmodule</pre>
```