You are expected to solve homework problems individually. If needed, you may seek help from your friends. However, do not copy. Show all steps with your solutions for full credit.

Name:

/ 50

1. (4+2+2+2 points) Construct a truth table for a half-adder. Write reduced SOP expressions for the two outputs of a half-adder.

|   |            |   | A       |      |               |
|---|------------|---|---------|------|---------------|
| _ | À          | В | Sum     | Cout |               |
|   | 0          | 0 | O       | 0    |               |
|   | 0          |   | •       | O    | 5um = AB + AB |
|   |            | 0 | ·Ellera | 0    | = A⊕B         |
|   | A. Carrier | ( | 0       |      | Cout = AB     |
|   |            |   |         |      |               |
|   |            |   |         |      |               |
|   |            |   |         |      |               |

a. Show algebraic expression in sum of minterms form

Sum = 
$$\sum m(1,2)$$
  
Cout =  $\sum m(3)$ 

b. Draw the circuit (half-adder) using AND, OR and NOT gates (do not use XOR



c. Design a NAND (or NOR) gate implementation for the circuit.



2. (2+3) points) Construct a truth table for a full-adder. Write reduced SOP expressions for the two outputs of a full-adder. Show your work

|   | A            | ß            | Cin      | Sum         | Cout     | ·                      |
|---|--------------|--------------|----------|-------------|----------|------------------------|
|   | 0            | 0            | 0        | ٥           | ٥        | Sum = ADB + Cin        |
| - | 0            | 0            | \$ SALES |             | 0        | Cout = Cin (A (B) + AB |
| • | 0            |              | ٥        | dunic const | O        |                        |
|   | 0            | d de la comp | l        | 0           | · Common | ·                      |
|   | THE PARTY OF | 0            | 0        | 1           | 0        |                        |
|   |              | 0            |          | ٥           | ſ        |                        |
| - | ]            | discount     | ٥        | 0           | eco.     |                        |
| _ |              | W. Charles   |          |             | -        | •                      |



= 
$$Cin'(AB+AB)+Cin(AB+AB)$$
  
=  $Cin'(A\oplus B)+Cin(AB+AB)$   
=  $Cin'(A\oplus B)+Cin(A+B),(A+B')$   
=  $Cin'(A\oplus B)+Cin(AA+AB+AB+BB)$   
=  $Cin'(A\oplus B)+Cin(AB+AB)$   
=  $Cin'(A\oplus B)+Cin(AB+AB)$   
=  $Cin'(A\oplus B)+Cin(AB+AB)$ 

A (B) B) Cin

3. (1+1+8 points) Write the truth table for the exclusive-OR (XOR) gate.



a. Design a half-adder using XOR and AND gates. Draw the circuit.



b. Design a **full-adder** using XOR, AND and OR gates. Show that a full-adder can be built using two half-adders and one OR gate. Draw the circuit.



4. (10 points) Design a 4-bit adder/subtractor module. Please use the block diagram for the full adder.



4-bit adder subtractor with overflow

5. (10 points) The adder–subtractor circuit has the following values for mode input M and data inputs A and B.

|     | M | $\boldsymbol{A}$ | B    |
|-----|---|------------------|------|
| (a) | 0 | 0111             | 0110 |
| (b) | 0 | 1000             | 1001 |
| (c) | 1 | 1100             | 1000 |
| (d) | 1 | 0101             | 1010 |
| (e) | 1 | 0000             | 0001 |

In each case, determine the values of the four SUM outputs, the carry C, and overflow V.