

|                                                              | Table of Contents                                                                                                             |                     |
|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------|
|                                                              |                                                                                                                               | Page                |
| 1.                                                           | GENERAL DESCRIPTION                                                                                                           | 2                   |
| 2.                                                           | FEATURES                                                                                                                      | 2                   |
| 3.                                                           | BLOCK DIAGRAM                                                                                                                 | 3                   |
| 4.                                                           | PIN DESCRIPTION                                                                                                               | 4                   |
| 5.                                                           | FUNCTION DESCRIPTION                                                                                                          | 6                   |
| 5.1.<br>5.2.<br>5.3.<br>5.4.                                 | Power On/Off Sequence Power Level                                                                                             | 7<br>7              |
| 6.                                                           | ELECTRICAL SPECIFICATION                                                                                                      | 9                   |
| 6.1.<br>6.2.<br>6.3.<br>6.4.<br>6.5.<br>6.6.<br>6.7.<br>6.8. | Recommended Operating Range Supply Capacitor Selection DC Characteristics AC Characteristics Operating Timing Timing Waveform | 9<br>10<br>13<br>15 |
| 7.1.<br>7.2.                                                 | A                                                                                                                             | 16<br>16            |
| 8.                                                           | REVISION HISTORY                                                                                                              |                     |
| 9.                                                           | EPD DISPLAY SYSTEM CONFIGURATION                                                                                              | 17                  |

# S960/800/720/640\*G640/600/540/480 EPD Driver

#### 1. GENERAL DESCRIPTION

The JD79632A is an EPD IC max for 960\*640 active matrix display, include Source driver and Gate driver. It also provides cascade function for dot expansion:

The Source driver is a selectable 960, 800, 720 or 640 bit long 2-bit wide serial-input parallel-output driver with level conversion on each parallel output which converts the 2 digital bits into positive, GND, or negative analog output voltages. An 8-bit input bus simultaneously inputs 4 groups of 2 bits each. It consists of a Bi-Directional Shift Data Inputs, Transfer Latch, and 960 bit Level Shifter/Output Driver. Each "S[1] .. S[960]" pin is switched to one of [VPOS, GND, VNEG], according to the D7...D0 logic levels clocked into the Source driver, modified by the OE pin.

After a start pulse of Gate driver is triggered, output pins will output high-driving voltage pulses sequentially for the gate signals of the display. It supports 640/600/540/480 channels, shift up/down selection.

#### 2. FEATURES

#### Source

- CMOS Technology
- 960/800/720/640 Output Channels Selectable
- Drives Segment or Active Matrix Displays
- +/-15 Volt Source Output Driver Supply Voltage
- Logical Interface: 1.7V ~ 3.6V
- Maximum Operating Frequency: 60MHz / 45MHz (VCC = 2.5V ~ 3.6V / 1.7V ~ 2.5V)
- Bi-Directional Shift 8-bit Data Inputs

#### Gate

- 640/600/540/480 Output Channels Selectable
- Built-in Bi-direction Shift Register
- Logical Interface: 1.7V ~ 3.6V
- Output Supply Voltage : VGL + 45V
- Maximum Operation Frequency: 200KHZ
- CMOS Silicon Gate

#### Package

COG type

**2019/06/24** 2 Rev.1.0

# 3. BLOCK DIAGRAM



Figure 1. Block Diagram

2019/06/24 3 Rev.1.0



# 4. PIN DESCRIPTION

Table 1. Pin Description

| Table 1. Pin Description  Pin Name Pin Type Description |                |                                                          |                                            |                    |                 |  |
|---------------------------------------------------------|----------------|----------------------------------------------------------|--------------------------------------------|--------------------|-----------------|--|
|                                                         | Pin Type       |                                                          | Descri                                     | μισιι              |                 |  |
| Source Driver                                           |                | 0                                                        |                                            |                    |                 |  |
| CLK                                                     | Input          |                                                          | ver clock input.<br>s are captured on the  | rising edge of c   | lock signal.    |  |
| STL1                                                    | Di dina atia a | SHR                                                      | Start Pulse Input                          | Start Pulse O      | tput            |  |
| STL2                                                    | Bi-direction   | H<br>L                                                   | STL2<br>STL1                               | STL2               |                 |  |
|                                                         |                | Global star                                              | t pulse input.                             | 7/1/1/20           |                 |  |
|                                                         |                | SHR                                                      | GLOSTL synchron                            | oous \\            |                 |  |
|                                                         |                | Н                                                        | First IC' STC2                             |                    |                 |  |
| GLOSTL                                                  | Input with     | L                                                        | First KC SYLY                              |                    |                 |  |
| 0200.2                                                  | Pull High      |                                                          | me and synchronous                         | With start pulse   | input in unity  |  |
|                                                         |                | USE.                                                     | me and synchronous                         | with the tiret IC' | e etart pulca   |  |
|                                                         |                | input in cas                                             |                                            | WINTE VISCIC:      | s start puise   |  |
|                                                         |                | SHR=H. Data inputs read sequentially from S[960] to S[1] |                                            |                    |                 |  |
| SHR                                                     | Input          | SHR= L: D                                                | ata inputs read sequ                       | entially from S[1] |                 |  |
|                                                         |                |                                                          | ronous to clock CLK                        |                    |                 |  |
| D[7:0]                                                  | Input          | Source dri<br>edge of CL                                 | ver data input plins.                      | They are latched   | d on the rising |  |
|                                                         |                | Course driver outputs applied when OF is logic "H"       |                                            |                    |                 |  |
| OE /                                                    | Input with     |                                                          | reed to GND when O                         |                    | 11,             |  |
|                                                         | Pullow         |                                                          | propous to clock CLK                       |                    |                 |  |
| TE(())                                                  | Input (        | Source divi                                              | ver parallel latch ena                     | ble, transparent   | when high.      |  |
|                                                         | При            |                                                          | ronous to clock CLK                        |                    |                 |  |
|                                                         | ////           |                                                          | ver parallel outputs. F                    |                    |                 |  |
| S[1] S[960]                                             | Ontbrig        | MIways drives switching of                               | ve to GND by setting<br>on or off          | OE to logic "L"    | prior to power  |  |
|                                                         | 11 0           |                                                          | put channel select in                      | puts.              |                 |  |
|                                                         |                | OSELS                                                    |                                            | channels           |                 |  |
| OSELS1                                                  | Input with     | Н                                                        | Н                                          | 960                |                 |  |
| OSELS2                                                  | Pull High      | Н                                                        | L                                          | 800                |                 |  |
|                                                         |                | L                                                        | Н                                          | 720                |                 |  |
|                                                         |                | L                                                        | L                                          | 640                |                 |  |
| Gate Driver                                             |                |                                                          |                                            |                    |                 |  |
| GCLK                                                    | Input          |                                                          | r shift clock pin. Thusly with each rising |                    | data is shifted |  |
| STV1                                                    |                | UD                                                       | Start Pulse Input                          | Start Pulse Ou     | ıtput           |  |
|                                                         | Bi-direction   | Н                                                        | STV1                                       | STV2               | •               |  |
| STV2                                                    |                | L                                                        | STV2                                       | STV1               |                 |  |
|                                                         |                |                                                          | ate driver up/down pu                      |                    | ntrol and       |  |
| UD                                                      | Input          |                                                          | cade sequence input                        |                    |                 |  |
| Display drive outputs shift from                        |                |                                                          |                                            |                    |                 |  |
|                                                         |                |                                                          | ve outputs shift from                      |                    |                 |  |
| MODE                                                    | Input with     |                                                          | ate driver output mod                      |                    |                 |  |
| INIODE                                                  | Pull Low       |                                                          | l: Normal single pulse                     | <del>;</del> .     |                 |  |
| MODE = L: Always keep VGL.                              |                |                                                          |                                            |                    |                 |  |

| Pin Name        | Pin Type                | Description                                                                                                                                                                                                                            |  |  |  |  |
|-----------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Gate Driver     |                         |                                                                                                                                                                                                                                        |  |  |  |  |
| XON             | Input with<br>Pull High | When XON input pin is 'L', all the output pins are forced to VGH level. Also it has an internal pull high resistor, keep it to VCC is preferred when unused. The chip internal shift register is not cleared when XON input is active. |  |  |  |  |
|                 |                         | Gate output channel select inputs.                                                                                                                                                                                                     |  |  |  |  |
|                 |                         | OSELG1 OSELG2 channels                                                                                                                                                                                                                 |  |  |  |  |
| OSELG1          | Input with              | H H 640                                                                                                                                                                                                                                |  |  |  |  |
| OSELG2          | Pull High               | H L 600                                                                                                                                                                                                                                |  |  |  |  |
|                 |                         | L H 540                                                                                                                                                                                                                                |  |  |  |  |
|                 |                         | L L 480                                                                                                                                                                                                                                |  |  |  |  |
| G[1] ~ G[640]   | Output                  | Gate driver output pins for driving the display's gate signals.  The amplitude of these outputs is from VGH to VGL. The output timing of these signals is synchronous with the rising edge of the shift clock.                         |  |  |  |  |
| Power Supply    |                         |                                                                                                                                                                                                                                        |  |  |  |  |
| VPOS            | Power                   | Supply of positive power for source outputs                                                                                                                                                                                            |  |  |  |  |
| VNEG            | Power                   | Supply of negative bower for source outputs                                                                                                                                                                                            |  |  |  |  |
| VCC             | Power                   | Power for digital circuit                                                                                                                                                                                                              |  |  |  |  |
| GND             | Power                   | Ground pin                                                                                                                                                                                                                             |  |  |  |  |
| VGH             | Power                   | Supply of positive power for the gate outputs.                                                                                                                                                                                         |  |  |  |  |
| VGL             | Power                   | Supply of negative power for the gate outputs.                                                                                                                                                                                         |  |  |  |  |
| Others          |                         |                                                                                                                                                                                                                                        |  |  |  |  |
| Others' pads    | N 11/11/20              |                                                                                                                                                                                                                                        |  |  |  |  |
| which not be    |                         | Please do not connect to any signal or power, just let them                                                                                                                                                                            |  |  |  |  |
| mentioned above |                         | open.                                                                                                                                                                                                                                  |  |  |  |  |

Note: SHR, UD and MODE can not be changed during frame.

#### 5. FUNCTION DESCRIPTION

#### 5.1. Description

The JD79632A is an EPD IC max for 960\*640 active matrix display, include Source driver and Gate driver. It also provides cascade function for dot expansion.

The Source driver is a selectable 960, 800, 720 or 640 bit long 2-bit wide serial-input parallel-output driver with level conversion on each parallel output which converts the 2 digital bits into positive, GND, or negative analog output voltages. An 8-bit input bus simultaneously inputs 4 groups of 2 bits each.

Terminal SHR, when SHR = logic 1, the data inputs are read sequentially from S[960] to S[1] end of the device. The direction is reversed when SHR is logic 0. It is asynchronous to the clock CLK.

The two input terminals latch enable (LE) and output enable (QE) are asynchronous to the clock CLK. Terminal OE, when is logic 0, forces "S[1]...S[960]" outputs to GND. Terminal LE controls 960 latches that are transparent when LE is logic 1 and hold the data when LE is logic 0.

The JD79632A logic is static CMOS type. The current drain depends on the operating frequency.

Each "S[1]...S[960]" pin is switched to one of [VPOS, GND, WNEG] voltage levels according to the D[7:0] logic levels clocked into the UD79632A, modified by the OE pin. The truth tables are shown in the following tables.

Table 2. Data Input Truth Table (n = 0 to 3, k = 0 to 239)

|    | OE        | D [2n + 1]            | D [2n] | SHR = H                                | SHR = L             |
|----|-----------|-----------------------|--------|----------------------------------------|---------------------|
| OE | OL        | D [2n + 1]            | D [2n] | Output [n + 1 + 4k]                    | Output [4(k+1) - n] |
|    | 1         | 0/                    |        | GND                                    | GND                 |
|    | 1/        |                       | 7 1    | \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ | VPOS                |
|    | \\\<br>\\ | ///{1                 | g ((   | \\VX\EG                                | VNEG                |
| >  | //1 /     | / <i>/</i> / <i>Y</i> | ~ 1/// | GND                                    | GND                 |
|    | > 8/      | X                     | 1XX    | GND                                    | GND                 |

Table 3. Source clock input Table

| Table of Course block input Table |              |              |                    |  |  |  |  |  |  |
|-----------------------------------|--------------|--------------|--------------------|--|--|--|--|--|--|
| Output channels                   | Latch clocks | Dummy clocks | Total clocks       |  |  |  |  |  |  |
| 960                               | 240          |              | 240 + Dummy clocks |  |  |  |  |  |  |
| 800                               | 200          | > 2          | 200 + Dummy clocks |  |  |  |  |  |  |
| 720                               | 180          | ≥ 3          | 180 + Dummy clocks |  |  |  |  |  |  |
| 640                               | 160          |              | 160 + Dummy clocks |  |  |  |  |  |  |

Note: After the last data, it should append 3 dummy clocks at least.

Example1: If only 840 output channels in use, the total clocks should be 210+3 at least. Example2: In cascade application, if output channels are 1920, the total clocks should be 480+3 at least.

**2019/06/24** 6 **Rev.1.0** 

#### 5.2. Power On/Off Sequence

This IC is a high-voltage EPD driver, so it may be damaged by a large current flow if an incorrect power sequence is used. Connecting the drive powers, [VNEG, VGL] & [VPOS, VGH], after the logical power, VCC, is the recommended sequence. When shutting off the power, shut off the drive power and then the logic system or turn off all powers simultaneously.



Figure 3. Signal voltage level

**Note:** For the input signals: CLK, STL1, STL2, GLOSTL, SHR, D[7:0], OE, LE, OSELS1, OSELS2, GCLK, STV1, STV2, UD, MODE, XON, OSELG1 and OSELG2 "High" level = VCC, "Low" level = GND.

2019/06/24 7 Rev.1.0

# 5.4. Channel Selection Function

| OSELS1 | OSELS2 | Source<br>Output Channels | Valid Output Channels  | Invalid Output Channels           |
|--------|--------|---------------------------|------------------------|-----------------------------------|
| Н      | Н      | 960CH                     | S1 ~ S960              | None                              |
| Н      | L      | 800CH                     | S1 ~ S400, S561 ~ S960 | S401 ~ S560 Fix to GND            |
| L      | Н      | 720CH                     | S1 ~ S360, S601 ~ S960 | S361 ~ S600 Fix to GND            |
| L      | L      | 640CH                     | S1 ~ S320, S641 ~ S960 | S327 S640 Fix to GND              |
| OSELG1 | OSELG2 | Gate<br>Output Channels   | Valid Output Channels  | Invalid Output Channels           |
| Н      | Н      | 640CH                     | G1 ~ G640              | None                              |
| Н      | L      | 600CH                     | G21 ~ G620             | G1~ G20, G621 ~ G640 Fix to VGL   |
| L      | Н      | 540CH                     | G54-G590               | Q1 - G50, G591 ~ G640 Fix to VGL  |
| L      | L      | 480CH                     | G81 ~ G560             | \$1 ~ G80, G561 ~ G640 Fix to VGL |



#### 6. ELECTRICAL SPECIFICATION

#### 6.1. Absolute Maximum Ratings

Table 4. Absolute Maximum Ratings (GND = 0 V)

| Parameter                | Symbol      | Rating         | Unit     |
|--------------------------|-------------|----------------|----------|
| Logic Supply Voltage     | VCC         | -0.3 to +5     | V        |
| Positive Supply Voltage  | VPOS        | -0.3 to +18    | V        |
| Negative Supply Voltage  | VNEG        | +0.3 to -18    | // V     |
| Max. Drive Voltage Range | VPOS - VNEG | 36             |          |
| Supply voltage           | VGH         | -0.3 to +46    |          |
| Supply voltage           | VGL         | -25.0 to + 0.3 | <u>)</u> |
| Supply range             | VGH - VGL   | -0.3 to + 46   | V        |
| Operating Temp. Range    | TOTR        | \30xd\+85      | ℃        |
| Storage Temperature      | TSTG        | -55 to + 125   | ℃        |

Absolute Maximum Ratings are stress ratings. Stresses in excess of these ratings can cause permanent damage to the device. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this data sheet is not implied. Exposure of the device to the absolute maximum ratings for an extended period may degrade the device and affect its reliability.

#### 6.2. Recommended Operating Range

Table 5. Recommended Operating Range (GND = 0V)

|    | Parameter             | Condition                              | Symbol | Min. | Тур.     | Max.     | Unit       |  |
|----|-----------------------|----------------------------------------|--------|------|----------|----------|------------|--|
|    | Supply Voltage (1)    |                                        | VCC    | 1.7  | 3.0      | 3.6      | V          |  |
| 25 | Supply Voltage (2)    | \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ | VPOS   | 10   | -        | 15       | V          |  |
|    | Supply Voltage (3)    | )                                      | VNEG   | -15  |          | -10      | V          |  |
| // | Supply Voltage (4)    | •                                      | VGH    | 7.0  | VGL + 42 | VGL + 45 | V          |  |
|    | Supply Voltage (5)    |                                        | VGL    | -20  |          | VNEG - 4 | V          |  |
|    | Clock Frequency (1)   | -                                      | fGCLK  | -    | -        | 200      | KHz        |  |
|    | Clock Frequency (2)   | VCC = 2.5V ~ 3.6V                      | 401.17 |      |          | 60       | MHz        |  |
|    | Clock Frequency (2)   | $VCC = 1.7V \sim 2.5V$                 | fCLK   |      | -        | 45       | IVII IZ    |  |
|    | Operating temperature | -                                      | $T_A$  | -20  | -        | 75       | $^{\circ}$ |  |

#### 6.3. Supply Capacitor Selection

We recommended it is necessary to connect  $4.7\mu F$  ceramic capacitors from VCC, VGH, VGL, VPOS and VNEG to GND.

**2019/06/24** 9 Rev.1.0

#### 6.4. DC Characteristics

6.4.1. Source DC Characteristics (TA =  $25^{\circ}$ C, VCC=3.0V, GND = 0V, VPOS = 15V, VNEG = -15V, CLK=20MHz)

| Parameter                             | Symbol            | Condition                                                                             | Min.              | Тур. | Max.      | Unit |
|---------------------------------------|-------------------|---------------------------------------------------------------------------------------|-------------------|------|-----------|------|
| High level input voltage              | $V_{IH}$          | -                                                                                     | 0.8 x VCC         | -    | VCC       | V    |
| Low level input voltage               | V <sub>IL</sub>   | -                                                                                     | GND               | -    | 0.2 x VCC | V    |
| High level output voltage             | V <sub>OH</sub>   | I <sub>OH</sub> = 2mA                                                                 | VCC-0.5X          | //-  | VCC       | V    |
| Low level output voltage              | V <sub>OL</sub>   | $I_{OL} = 2mA$                                                                        | GND               |      | GND+0.5V  | V    |
| Input leakage current                 | Ι <sub>L</sub>    | -                                                                                     | 11 1/1/11         | - د  | +1        | μA   |
| Input pull high / low                 | Rph / Rpl         | VCC = 1.8V                                                                            | 200               |      | 1000      | ΚΩ   |
| resistance                            | KPH / KPL         | VCC = 3.0V                                                                            | 100               | -    | 450       | 1/77 |
| Logic static current, output inactive | I <sub>ccs</sub>  | When VPOS and VNEG = 0, VIN = GNO or VCC                                              |                   | -    | 30        | μΑ   |
| Logic current, output active          | I <sub>CC1</sub>  | Per output that is switched to WNEG.                                                  |                   | -    | 3         | mA   |
| VPOS DC current                       | I <sub>POS</sub>  | Per output that is switched to VPOS.                                                  | )) <sub>v</sub> - | 1    | 30        | μΑ   |
| VNEG DC current                       | NEG1              | Per output that is switched to VNEG                                                   | -                 | ı    | 30        | μΑ   |
| VPOS Switching current                | VP082             | VPOS $\Rightarrow$ 15V, VNEG = -15V,<br>Ctoad $\Rightarrow$ 100pf, $f_{LINE}$ = 57KHz | -                 | -    | 90        | mA   |
| VNEG Switching current                | I <sub>NEG2</sub> | VPOS = 15V, VNEG = -15V,<br>Closd = 100pf, f <sub>LINE</sub> = 57KHz                  | -                 | -    | 90        | mA   |

6.42. Gate DC Characteristics (TA = 25°C, VCC=3.0V, GND = 0V, VGH = 22V, VGL = -20V, GCLK=200KHz)

| Parameter                              | Symbol      | Condition                           | Min.           | Тур. | Max.      | Unit |
|----------------------------------------|-------------|-------------------------------------|----------------|------|-----------|------|
| High level input voltage               | VIH         | -                                   | 0.8 x VCC      | -    | VCC       | V    |
| Low level input voltage                | VIL         | -                                   | 0              | -    | 0.2 x VCC | V    |
| High level output current              | IXOH        | Driving current,<br>VO = VGH - 0.5V | 0.5            | -    | -         | mA   |
| Low level output current               | IXOL        | Skin current,<br>VO = VGL + 0.5V    | -0.5           | ı    | -         | mA   |
| Input Leakage current                  | IIL         | -                                   | -1             |      | 1         | μΑ   |
| Input pull high / low                  | Rph / Rpl   | VCC = 1.8V                          | VCC = 1.8V 200 | _    | 1000      | ΚΩ   |
| resistance                             | INPH / INPL | VCC = 3.0V                          | 100            | -    | 450       | 1/77 |
| Operating current consumption (Note 1) | ICC         | VCC = 3.0V<br>Fclk = 20KHz, No load | -              | -    | 120       | μΑ   |
| Operating current consumption (Note 1) | IGH         | VGH = 22V,<br>Fclk = 20KHz, No load | -              | ı    | 300       | μΑ   |
| Operating current consumption (Note 1) | IGL         | VGL = -20V<br>Fclk = 20KHz, No load | -              | -    | 300       | μΑ   |

**Note 1:** For STV frequency = 60 Hz and two pulse mode

# 6.5. AC Characteristics

6.5.1. Source AC Characteristic (TA =  $25^{\circ}$ C, VCC=3.0V, GND = 0V, VPOS = 15V, VNEG = -15V, VGL= -20V)

| Parameter                  | Symbol               | Condition        | Min.                  | Тур.          | Max.                                      | Unit                        |     |
|----------------------------|----------------------|------------------|-----------------------|---------------|-------------------------------------------|-----------------------------|-----|
| Clock CLK cycle time       | t <sub>cy</sub>      | -                | 16.67                 | 50            | -                                         | nS                          |     |
| D7D0 setup time            | t <sub>su</sub>      | -                | 8                     | - <           | -                                         | nS                          |     |
| D7D0 hold time             | $t_h$                | -                | 8                     | 6             | -                                         | nS                          |     |
| STL1/STL2 setup time       | $t_{stls}$           | -                | 0.5 x t <sub>cy</sub> | $(II \mid D)$ | 0,8 x t <sub>cy</sub>                     | nS                          |     |
|                            |                      | 960 outputs      |                       |               | $240 \times t_{cy} - t_{stls}$            |                             |     |
| STL1/STL2 hold time        | +                    | 800 outputs      | a level               | 11 110        | $200 \times t_{cy} - t_{stls}$            | nS                          |     |
| 31E1/31E2 Hold tillle      | t <sub>stlh</sub>    | 720 outputs      | 0.5 × to              | <b>V</b> -    | 180 x $t_{cy}$ - $t_{stls}$               | 113                         |     |
|                            |                      | 640 outputs      |                       |               | 160 x t <sub>cy</sub> - t <sub>stls</sub> |                             |     |
| GLOSTL setup time          | t <sub>glostls</sub> |                  | $0.5 \times t_{cy}$   | <b>/</b> -    | 0.8 x t <sub>cy</sub>                     | nS                          |     |
|                            |                      | 960 outputs      |                       |               | $240 \times t_{cy} - t_{stls}$            |                             |     |
| GLOSTL hold time           | +                    | 800 outputs      |                       |               | $200 \times t_{cy} - t_{stls}$            | nS                          |     |
| GLOSTE Hold time           | t <sub>glostlh</sub> | 720 outputs      | 0.5 X to              | 720 outputs   | 2V                                        | 180 x $t_{cy}$ - $t_{stls}$ | 113 |
|                            |                      | 640 outputs      |                       |               | $160 \times t_{cy} - t_{stls}$            |                             |     |
| LE on delay time           | LEdly                | 9 - (( \)\       | 3.5 x t <sub>cy</sub> | -             | -                                         | nS                          |     |
| LE high-level pulse width  |                      | VCC=2,5V to 3.6V | 300                   | -             | -                                         | nS                          |     |
| LE off delay time          | t LEoff              |                  | 200                   | -             | -                                         | nS                          |     |
| Output settling time to W- | t <sub>оит</sub>     | Cload = 200pF    | -                     | -             | 20                                        | μS                          |     |

# TA = 25°C, VCC=1.8V, GND=0V, VPOS = 15V, VNEG = -15V, VGL= -20V)

| Parameter                        | Symbol               | Condition        | Min.                  | Тур. | Max.                                      | Unit |
|----------------------------------|----------------------|------------------|-----------------------|------|-------------------------------------------|------|
| Clock CLK cycle time             | t <sub>cy</sub>      | -                | 22.22                 | -    | -                                         | nS   |
| D7D0 setup time                  | t <sub>su</sub>      | -                | 11                    | 1    | -                                         | nS   |
| D7D0 hold time                   | t <sub>h</sub>       | -                | 11                    | 1    | -                                         | nS   |
| STL1/STL2 setup time             | t <sub>stls</sub>    | -                | $0.5 \times t_{cy}$   | ı    | 0.8 x t <sub>cy</sub>                     | nS   |
|                                  |                      | 960 outputs      |                       |      | $240 \text{ x } t_{cy} - t_{stls}$        |      |
| STL1/STL2 hold time              |                      | 800 outputs      | 0 5 v t               |      | 200 x t <sub>cy</sub> - t <sub>stls</sub> | nS   |
| STET/STEZ Hold tillle            | t <sub>stlh</sub>    | 720 outputs      | 0.5 x t <sub>cy</sub> | -    | 180 x t <sub>cy</sub> - t <sub>stls</sub> |      |
|                                  |                      | 640 outputs      |                       |      | 160 x t <sub>cy</sub> - t <sub>stls</sub> |      |
| GLOSTL setup time                | t <sub>glostls</sub> | -                | 0.5 x t <sub>cy</sub> | -    | 0.8 x t <sub>cy</sub>                     | nS   |
|                                  | <b>.</b>             | 960 outputs      | 0.5 x t <sub>cy</sub> |      | 240 x t <sub>cy</sub> - t <sub>stls</sub> | nS   |
| GLOSTL hold time                 |                      | 800 outputs      |                       |      | 200 x t <sub>cy</sub> - t <sub>stls</sub> |      |
| GLOSTE Hold time                 | t <sub>glostlh</sub> | 720 outputs      |                       | -    | 180 x t <sub>cy</sub> - t <sub>stls</sub> | 113  |
|                                  |                      | 640 outputs      |                       |      | 160 x t <sub>cy</sub> - t <sub>stls</sub> |      |
| LE on delay time                 | t <sub>LEdly</sub>   | -                | 4.5 x t <sub>cy</sub> | -    | -                                         | nS   |
| LE high-level pulse width        | t <sub>LE</sub>      | VCC=1.7V to 2.5V | 400                   | -    | -                                         | nS   |
| LE off delay time                | t <sub>LEoff</sub>   | -                | 250                   | -    | -                                         | nS   |
| Output settling time to +/- 30mV | t <sub>OUT</sub>     | Cload = 200pF    | -                     | -    | 20                                        | μS   |

**2019/06/24** 11 Rev.**1.0** 

6.5.2. Gate AC Characteristic (TA = 25°C, VCC = 3.0V, GND = 0V, VGH = 22V, VGL = -20V)

| Parameter                  | Symbol            | Condition              | Min.  | Тур.       | Max.       | Unit |
|----------------------------|-------------------|------------------------|-------|------------|------------|------|
| Clock rise time            | Trck              | 10% to 90%             | -     | -          | 100        | nS   |
| Clock fall time            | Tfck              | 90% to 10%             | -     | -          | 100        | nS   |
| Clock pulse width (low)    | Tclkl             | =                      | 500   | -          | -          | nS   |
| Clock pulse width (high)   | Tclkh             | -                      | 500   | -          | -          | nS   |
| Clock frequency            | Fclk              | -                      | -     | 0-1        | 200        | KHz  |
| XON pulse width            | t <sub>WXON</sub> | =                      | 101   |            | <b>√</b> - | μs   |
| XON to output delay time   | t <sub>PD</sub>   | CL=300pF               |       | 1150       | 20         | μs   |
| STV rise time              | Trstv             | 10% to 90%             | ]]-]] | 170        | 100        | nS   |
| STV fall time              | Tfstv             | 90% to 10%             | (1)   | -          | 100        | nS   |
| STV setup to Clock         | Tsu               |                        | 100   | -          | Tclkh-100  | nS   |
| STV hold from Clock        | Th                |                        | 100   | -          | Tclkh-100  | nS   |
| Output transfer delay time | Td                | CL = 300pf             |       | 3          | -          | uS   |
| Output rise time           | Tr                | CL = 300pf, 10% to 90% |       | <b>/</b> - | 1          | uS   |
| Output fall time           | Tf(~              | CL = 300pf, 90% to 10% | 11-2  | -          | 1          | uS   |
| VCC rise time              | Ton               |                        | ) -   | -          | 20         | ms   |
| VCC fall time              | toff              |                        | -     | -          | 20         | ms   |
| VCC waiting time           | Toff-on           |                        | 700   | -          | -          | ms   |

(TA = 25°C, VCC = 1.8V, GND = QV, VGH = 22V, VGL = -20V)

| Parameter                  | Symbol            | Condition              | Min. | Тур. | Max.      | Unit |
|----------------------------|-------------------|------------------------|------|------|-----------|------|
| Clock rise time            | rck               | 10% to 90%             | -    | -    | 100       | nS   |
| Clock fall time            | Tfck              | 90% to 10%             | 1    | -    | 100       | nS   |
| clock pulse width (low)    | Tclkl             | -                      | 1000 | ı    | -         | nS   |
| Clock pulse width (high)   | Tclkh             | -                      | 1000 |      |           | nS   |
| Clock frequency            | Fclk              | -                      | -    | -    | 200       | KHz  |
| XON pulse width            | t <sub>WXON</sub> | -                      | 10   | -    | -         | μs   |
| XON to output delay time   | t <sub>PD</sub>   | CL=300pF               | 1    | ı    | 20        | μs   |
| STV rise time              | Trstv             | 10% to 90%             | -    | -    | 100       | nS   |
| STV fall time              | Tfstv             | 90% to 10%             | -    | -    | 100       | nS   |
| STV setup to Clock         | Tsu               | -                      | 100  | ı    | Tclkh-100 | nS   |
| STV hold from Clock        | Th                | -                      | 100  | ı    | Tclkh-100 | nS   |
| Output transfer delay time | Td                | CL = 300pf,            | -    | 3    | -         | uS   |
| Output rise time           | Tr                | CL = 300pf, 10% to 90% | -    | -    | 1         | uS   |
| Output fall time           | Tf                | CL = 300pf, 90% to10%  | -    | -    | 1         | uS   |
| VCC rise time              | Ton               | -                      | -    | -    | 20        | ms   |
| VCC fall time              | Toff              | -                      | -    | •    | 20        | ms   |
| VCC waiting time           | Toff-on           | -                      | 700  | -    | -         | ms   |

# 6.6. Operating Timing

# 6.6.1. Source



Figure 5. Output Latch / Control Signals

Note: After the last data, CLK must append 3 dummy clocks at least.

6.6.2. Gate



# 6.7. Timing Waveform



# 6.8. VCC on/off time



Figure 8. VCC on/off time

#### 7. DEFINITIONS

#### 7.1. Data Sheet Status

| Tentative Data Sheet | This data sheet contains Tentative data; supplementary data may be published later. |  |  |
|----------------------|-------------------------------------------------------------------------------------|--|--|
| Data Sheet           | This data sheet contains final product specifications.                              |  |  |

Contents in the document are subject to change without notice.

# 7.2. Life Support Application

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Fitipower customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify fitipower for any damages resulting from such improper use or sale.

# 8. REVISION HISTORY

| Revision | Content   | Date       |
|----------|-----------|------------|
| 1.0      | New Issue | 2019/07/02 |
|          |           |            |

# 9. EPD DISPLAY SYSTEM CONFIGURATION

The connection example when the EPD panel of 640(W) x 960(H) is composed by using the EPD driver (JD79632A) as shown.



The connection example when the EPD panel of 1280(W) x 1920(H) is composed by cascade using the EPD driver (JD79632A) as shown.





The connection example when the EPD panel of 1072(W) x 1448(H) is composed by cascade using the EPD driver (JD79632A) as shown.

