# SSD1677

## Advance Information

960 Source x 680 Gate Red/Black/White **Active Matrix EPD Display Driver with Controller** 

This document contains information on a new product. Specifications and information herein are subject to change without



## **CONTENTS**

| 1   | G    | ENERAL DESCRIPTION                                          | 5     |
|-----|------|-------------------------------------------------------------|-------|
| 2   | F    | EATURES                                                     | 5     |
| 3   | O    | RDERING INFORMATION                                         | 6     |
| 4   |      | LOCK DIAGRAM                                                |       |
|     |      |                                                             |       |
| 5   |      | IN DESCRIPTION                                              |       |
| ô   | F    | UNCTIONAL BLOCK DESCRIPTION                                 | 12    |
|     | 6.1  | MCU Interface                                               |       |
|     | _    | 1.1 MCU Interface selection                                 |       |
|     |      | 1.2 MCU Serial Interface (4-wire SPI)                       |       |
|     | 6.2  | 1.3 MCU Serial Peripheral Interface (3-wire SPI)            |       |
|     | 6.3  | OSCILLATOR                                                  |       |
|     | 6.4  | VCOM SENSING                                                |       |
|     | 6.5  | RAM                                                         |       |
|     | 6.6  | PROGRAMMABLE WAVEFORM FOR GATE, SOURCE AND VCOM             |       |
|     | 6.7  | Waveform Lookup Table (LUT)                                 |       |
|     | 6.8  | TEMPERATURE SENSING                                         |       |
|     | 6.   | 8.1 Internal Temperature Sensor                             |       |
|     | 6.   | 8.2 External Temperature Sensor I2C Single Master Interface | 18    |
|     | _    | 8.3 Format of temperature value                             |       |
|     | 6.9  | Waveform LUT Searching Mechanism                            |       |
|     | 6.10 |                                                             |       |
|     | _    | 10.1 The Format for Temperature Range (TR)                  |       |
|     | 6.11 |                                                             |       |
| _   | 6.12 |                                                             |       |
| 7   | C    | OMMAND TABLE                                                | 22    |
| 3   | C    | OMMAND DESCRIPTION                                          | 36    |
|     | 8.1  | Driver Output Control (01H)                                 | 36    |
|     | 8.2  | DATA ENTRY MODE SETTING (11H)                               |       |
|     | 8.3  | SET RAM X - ADDRESS START / END POSITION (44H)              | 39    |
|     | 8.4  | SET RAM Y - ADDRESS START / END POSITION (45H)              |       |
|     | 8.5  | SET RAM ADDRESS COUNTER (4EH-4FH)                           |       |
| 9   | 0    | PERATION FLOW AND CODE SEQUENCE                             | 41    |
|     | 9.1  | GENERAL OPERATION FLOW TO DRIVE DISPLAY PANEL               | 41    |
| 1(  | 0    | ABSOLUTE MAXIMUM RATING                                     | 42    |
| 1 ' | 1    | ELECTRICAL CHARACTERISTICS                                  | 42    |
| 12  | 2    | AC CHARACTERISTICS                                          | 44    |
|     | 12.1 | Serial Peripheral Interface                                 | 44    |
| 1:  |      | APPLICATION CIRCUIT                                         |       |
|     | _    | PACKAGE INFORMATION                                         | ۰۰۰۰۵ |
| . 4 | /1   |                                                             | 71 5  |

## **TABLES**

| Table 3-1: Ordering Information                                                            | 6  |
|--------------------------------------------------------------------------------------------|----|
| TABLE 5-1: POWER SUPPLY PINS                                                               |    |
| Table 5-2: Interface Logic Pins                                                            | 9  |
| Table 5-3: Analog Pins                                                                     | 10 |
| TABLE 5-4: EXTERNAL POWER SUPPLY PINS                                                      | 10 |
| Table 5-5: Driver Output Pins                                                              |    |
| Table 5-6: Miscellaneous Pins                                                              | 11 |
| TABLE 6-1: INTERFACE PIN ASSIGNMENT FOR DIFFERENT MCU INTERFACES                           | 12 |
| Table 6-2: Control pins status of 4-wire SPI                                               | 12 |
| Table 6-3: Control pins status of 3-wire SPI                                               | 13 |
| TABLE 6-4: RAM BIT AND LUT MAPPING FOR 3-COLOR DISPLAY                                     | 15 |
| TABLE 6-5: RAM BIT AND LUT MAPPING FOR BLACK/WHITE DISPLAY                                 | 15 |
| TABLE 6-6: VS[NX-LUTM] SETTINGS FOR SOURCE VOLTAGE AND VCOM VOLTAGE                        | 16 |
| TABLE 6-7: EXAMPLE OF 12-BIT BINARY TEMPERATURE SETTINGS FOR TEMPERATURE RANGES            |    |
| TABLE 6-8: EXAMPLE OF WAVEFORM SETTINGS SELECTION BASED ON TEMPERATURE RANGES              | 19 |
| TABLE 7-1: COMMAND TABLE                                                                   |    |
| Table 8-1: POR settings for Driver Output Control (Command 0x01)                           | 36 |
| TABLE 8-2: OUTPUT PIN ASSIGNMENT SEQUENCE OF SM AND GD SETTINGS                            |    |
| TABLE 8-3: POR SETTINGS FOR DATA ENTRY MODE SETTING (COMMAND 0x11)                         | 38 |
| Table 8-4: Address counter directions of ID and AM settings (Command 0x11)                 | 38 |
| TABLE 8-5: POR SETTINGS FOR SET RAM X - ADDRESS START / END POSITION (COMMAND 0x44)        | 39 |
| Table 8-6: POR SETTINGS FOR SET RAM Y - ADDRESS START / End Position (Command 0x45)        | 39 |
| Table 8-7: POR SETTINGS FOR SET RAM ADDRESS COUNTER (COMMAND 0x4E~4F)                      |    |
| Table 10-1: Maximum Ratings                                                                | 42 |
| Table 11-1: DC Characteristics                                                             |    |
| Table 11-2: Regulators Characteristics                                                     |    |
| Table 12-1: Serial Peripheral Interface Timing Characteristics                             | 44 |
| TABLE 13-1: COMPONENT LIST FOR SSD1677 APPLICATION CIRCUIT                                 | 45 |
|                                                                                            |    |
| FIGURES                                                                                    | _  |
| FIGURE 4-1: SSD1677 BLOCK DIAGRAM                                                          |    |
| FIGURE 6-1 : WRITE PROCEDURE IN 4-WIRE SPI MODE                                            |    |
| FIGURE 6-2 : READ PROCEDURE IN 4-WIRE SPI MODE                                             |    |
| FIGURE 6-3: WRITE PROCEDURE IN 3-WIRE SPI                                                  |    |
| FIGURE 6-4: READ PROCEDURE IN 3-WIRE SPI MODE                                              | 14 |
|                                                                                            |    |
| FIGURE 6-6: WAVEFORM LUT                                                                   |    |
| FIGURE 6-7: THE WAVEFORM SETTING MAPPING IN OTP FOR WAVEFORM SETTING AND TEMPERATURE RANGE |    |
| FIGURE 6-8: FORMAT OF TEMPERATURE RANGE (TR) IN OTP                                        | 21 |
| FIGURE 8-1: OUTPUT PIN ASSIGNMENT ON DIFFERENT SETTING OF GD AND SM                        |    |
| FIGURE 9-1: OPERATION FLOW TO DRIVE DISPLAY PANEL                                          |    |
| FIGURE 12-1: SPI TIMING DIAGRAMFIGURE 13-1: SCHEMATIC OF SSD1677 APPLICATION CIRCUIT       |    |
|                                                                                            |    |
| FIGURE 14-1: SSD1677Z AND SSD1677Z8 TRAY INFORMATION                                       | 46 |

**SSD1677** Rev 1.0 P 4/47 Nov 2018 **Solomon Systech** 

#### 1 General Description

The SSD1677 is an Active Matrix EPD Display Driver with Controller which can support Red/Black/White. It consists of 960 source outputs, 680 gate outputs, 1 VCOM and 1 VBD for border that can support a maximum display resolution 960x680.

The SSD1677 embeds booster, regulators and oscillator. Data/Commands are sent from general MCU through the hardware selectable Serial peripheral.

#### 2 Features

- · Design for dot matrix type active matrix EPD display
- Support Red/Black/White mono color
- Resolution: 960 source outputs; 680 gate outputs; 1 VCOM; 1VBD for border
- · Power supply:
  - VCI: 2.2 to 3.3VVDDIO: Connect to VCI
  - VDD: 1.8V, regulate from VCI supply
- · On chip display RAM
  - Mono B/W: 960x680 bits
  - Mono Red: 960x680 bits
- On-chip booster and regulator for generating VCOM, Gate and Source driving voltage
- · Gate driving output voltage:
  - 2 levels output (VGH, VGL)
  - Max 40Vp-p
  - VGH: 15V to 20V; VGL: -VGH
  - Voltage adjustment step: 500mV
- Source / VBD driving output voltage:
  - 4 levels output (VSH1, VSS, VSL, and VSH2)
    - VSH1: 9V to 17V (200mV for 9V to 17V)
    - VSH2: 2.4V to 17V (Voltage step: 100mV for 2.4V to 8.8V, 200mV for 8.8V to 17V)
    - VSL: -9V to -17V (Voltage step: 500mV)

•

VCOM output voltage

| DCVCOM                           | ACVCOM                            |
|----------------------------------|-----------------------------------|
| -4V to -0.1V in 100mV resolution | 3 levels output                   |
|                                  | > VSH1+DCVCOM, DCVCOM, VSL+DCVCOM |

- VGH, VGL, VSH1, VSH2, VSL can be connected to external power supply
- Built-in VCOM sensing
- On-chip oscillator
- Programmable output waveform:
  - 40 phases (4 phases/group, 10 groups with repeat function)
  - 1 to 256 times for repeat count
  - Max. 255 frame/phase
- On-chip OTP to store the waveform settings and parameters:
  - 34 sets of waveform setting (WS) including waveform LUT, gate/source voltage and frame rate
  - 34 sets of Temperature Range (TR)
  - VCOM value
  - Waveform version
  - · Module identification/User ID
- Embedded OTP to store the initial code setting

**SSD1677** | Rev 1.0 | P 5/47 | Nov 2018 | **Solomon Systech** 

- · External or internal generated voltage for burning OTP
- Read OTP function and Built-in CRC checking method for waveform setting and temperature range in OTP
- · Support Low voltage detect for supply voltage
- · Support High voltage ready detect for driving voltage with looping
- · Support black/white mono dithering feature
- Support panel break diagnostic
- · Support display partial update
- Auto write RAM command for regular pattern
- Internal Temperature Sensor, -25 to 50 degC: accuracy +/- 2degC / 9- bit status
- I2C Single Master Interface to communicate with external temperature sensor
- MCU interface: SPI serial peripheral, Maximum 20MHz for write
- Low current consumption for operation and sleep mode
- Available in COG package

#### 3 ORDERING INFORMATION

**Table 3-1: Ordering Information** 

| Ordering Part Number | Package Form  | Remark                                                               |
|----------------------|---------------|----------------------------------------------------------------------|
| SSD1677Z             | Gold Bump Die | Bump Face Up On Waffle pack Die thickness: 300um Bump height: 12um   |
| SSD1677Z8            | Gold Bump Die | Bump Face Down On Waffle pack Die thickness: 300um Bump height: 12um |

**SSD1677** | Rev 1.0 | P 6/47 | Nov 2018 | **Solomon Systech** 

## 4 Block Diagram



Figure 4-1: SSD1677 Block Diagram

**SSD1677** | Rev 1.0 | P 7/47 | Nov 2018 | **Solomon Systech** 

## **5 PIN DESCRIPTION**

Key:

I = Input O =Output

IO = Bi-directional (input/output)

P = Power pin

C = Capacitor Pin

NC = Not Connected

**Table 5-1: Power Supply Pins** 

| Name   | Туре | Connect to   | Function                       | Description                                                                                                                                             | When not in use |
|--------|------|--------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| VCI    | Р    | Power Supply | Power Supply                   | This pin is Power input pin for the chip.                                                                                                               | -               |
| VCIGS  | Р    | Power Supply | Power Supply                   | This pin is Power input pin for the chip.  - Connect to VCI in the application circuit.                                                                 | -               |
| VCIQS  | Р    | Power Supply | Power Supply                   | This pin is Power input pin for the chip.  - Connect to VCI in the application circuit.                                                                 | -               |
| VDDIO  | Р    | Power Supply | Power for interface logic pins | This pin is Power input pin for the Interface.  - Connect to VCI in the application circuit.                                                            | -               |
| VDD    | Р    | Capacitor    | Regulator output               | This pin is Core logic power pin VDD can be regulated internally from VCI. A capacitor should be connected between VDD and VSS under all circumstances. | -               |
| EXTVDD | I    | VSS          | Regulator<br>bypass            | This pin is VDD regulator bypass pin. EXTVDD should be connected to VSS in the application circuit.                                                     | -               |
| VSS    | Р    | VSS          | GND                            | This pin is Ground pin                                                                                                                                  | -               |
| VSSGS  | Р    | VSS          | GND                            | This pin is Ground pin.  - Connect to VSS in the application circuit.                                                                                   | -               |
| VSSQS  | Р    | VSS          | GND                            | This pin is Ground pin.  - Connect to VSS in the application circuit.                                                                                   | -               |
| VPP    | Р    | Power Supply | OTP power                      | This pin is Power Supply for OTP Programming.                                                                                                           | Open            |

SSD1677 Rev 1.0 P 8/47 Nov 2018 Solomon Systech

Table 5-2: Interface Logic Pins

| Name | Туре | Connect to                | Function                                | Description                                                                                                                                                                                                                                                                                            | When not in use |
|------|------|---------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| SCL  | I    | MPU                       | Data Bus                                | This pin is Serial clock pin for interface:<br>Refer to Session 6.1 - MCU Interface.                                                                                                                                                                                                                   | -               |
| SDI  | I    | MPU                       | Data Bus                                | This pin is Serial data pin for interface:                                                                                                                                                                                                                                                             | -               |
| SDO  | 0    |                           |                                         | Refer to Session 6.1 - MCU Interface.                                                                                                                                                                                                                                                                  | Open            |
| CS#  | I    | MPU                       | Logic Control                           | This pin is the chip select input connecting to the MCU. Refer to Session 6.1 - MCU Interface.                                                                                                                                                                                                         | VDDIO or<br>VSS |
| D/C# | I    | MPU                       | Logic Control                           | This pin is Data/Command control pin connecting to the MCU. Refer to Session 6.1- MCU Interface.                                                                                                                                                                                                       | VDDIO or<br>VSS |
| RES# | I    | MPU                       | System<br>Reset                         | This pin is reset signal input. Active Low.                                                                                                                                                                                                                                                            | =.              |
| BUSY | 0    | MPU                       | Device Busy<br>Signal                   | This pin is Busy state output pin When Busy is High, the operation of the chip should not be interrupted, and command should not be sent. For example., The chip would put Busy pin High when - Outputting display waveform; or - Programming with OTP - Communicating with digital temperature sensor | Open            |
| BS1  | I    | VDDIO/VSS                 | MCU<br>Interface<br>Mode<br>Selection   | This pin is for selecting 3-wire or 4-wire SPI bus.  BS1                                                                                                                                                                                                                                               | -               |
| M/S# | I    | VDDIO                     | Reserved for<br>Testing                 | This pin is reserved pin and should be connected to VDDIO.                                                                                                                                                                                                                                             | -               |
| CL   | I/O  | NC                        | Clock signal                            | This is the clock signal pin. It should be left open in application.                                                                                                                                                                                                                                   | Open            |
| TSDA | I/O  | Temperature sensor SDA    | Interface to<br>Digital Temp.<br>Sensor | This pin is I <sup>2</sup> C Interface to digital temperature sensor Data pin.  External pull up resistor is required when connecting to I <sup>2</sup> C slave.                                                                                                                                       | Open            |
| TSCL | 0    | Temperature<br>sensor SCL | Interface to<br>Digital Temp.<br>Sensor | This pin is I <sup>2</sup> C Interface to digital temperature sensor Clock pin.  External pull up resistor is required when connecting to I <sup>2</sup> C slave.                                                                                                                                      | Open            |

**SSD1677** Rev 1.0 P 9/47 Nov 2018 **Solomon Systech** 

Table 5-3: Analog Pins

| Name  | Туре | Connect<br>to                        | Function                            | Description                                                                                                                                       | When not in use |
|-------|------|--------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| GDR   | 0    | POWER<br>MOSFET<br>Driver<br>Control | VGHR,<br>VGLR<br>Generation         | This pin is N-Channel MOSFET gate drive control pin.                                                                                              | -               |
| RESE  | I    | Booster<br>Control<br>Input          |                                     | This pin is Current sense input pin for the control Loop.                                                                                         | 1               |
| VGHR  | С    | Stabilizing capacitor                |                                     | This pin is Positive Gate driving voltage regulation.<br>Connect a stabilizing capacitor between VGHR and VSS in the application circuit.         | Open            |
| VGLR  | С    | Stabilizing capacitor                |                                     | This pin is Negative Gate driving voltage regulation. Connect a stabilizing capacitor between VGLR and VSS in the application circuit.            | Open            |
| VSH1R | С    | Stabilizing capacitor                | VSH1R,<br>VSH2R, VSLR<br>Generation | This pin is Positive Source driving voltage regulation - VSH1R. Connect a stabilizing capacitor between VSH1R and VSS in the application circuit. | Open            |
| VSH2R | С    | Stabilizing capacitor                |                                     | This pin is Positive Source driving voltage regulation – VSH2R. Connect a stabilizing capacitor between VSH2R and VSS in the application circuit. | Open            |
| VSLR  | С    | Stabilizing capacitor                |                                     | This pin is Negative Source driving voltage regulation. Connect a stabilizing capacitor between VSLR and VSS in the application circuit.          | Open            |
| VGH   | Р    | VGH supply                           |                                     | This pin is Positive Gate driving voltage.                                                                                                        | VGHR            |
| VGL   | Р    | VGL supply                           |                                     | This pin is Negative Gate driving voltage.                                                                                                        | VGLR            |
| VSH1  | Р    | VSH1<br>supply                       |                                     | This pin is Positive Source driving voltage - VSH1.                                                                                               |                 |
| VSH2  | Р    | VSH2<br>supply                       |                                     | This pin is Positive Source driving voltage - VSH2.                                                                                               | VSH2R           |
| VSL   | Р    | VSL supply                           |                                     | This pin is Negative Source driving voltage.                                                                                                      | VSLR            |

## Table 5-4: External Power Supply Pins

| Name | Туре | Connect<br>to  | Function                          | Description                                         | When not in use |
|------|------|----------------|-----------------------------------|-----------------------------------------------------|-----------------|
| VGH  | Р    | VGH supply     |                                   | This pin is Positive Gate driving voltage.          | VGHR            |
| VGL  | Р    | VGL supply     |                                   | This pin is Negative Gate driving voltage.          | VGLR            |
| VSH1 | I -  | VSH1<br>supply | Analog Pins for<br>External Power | This pin is Positive Source driving voltage - VSH1. | VSH1R           |
| VSH2 | I -  | VSH2<br>supply | Supply                            | This pin is Positive Source driving voltage - VSH2. | VSH2R           |
| VSL  | Р    | VSL supply     |                                   | This pin is Negative Source driving voltage.        | VSLR            |

**SSD1677** Rev 1.0 P 10/47 Nov 2018 **Solomon Systech** 

## **Table 5-5: Driver Output Pins**

| Name      | Туре | Connect to                         | Function                 | Description                                                                                                       | When not in use |
|-----------|------|------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------|
| S [959:0] | 0    |                                    | Source<br>driving signal | These pins are Source output pin.                                                                                 | Open            |
| G [679:0] | 0    | Panel                              | Gate driving<br>signal   | These pins are Gate output pin.                                                                                   | Open            |
| VBD       | 0    |                                    | Border<br>driving signal | This pin is Border output pin.                                                                                    | Open            |
| VCOM      | _    | Panel/<br>Stabilizing<br>capacitor | VCOM<br>Generation       | This pin is VCOM driving voltage Connect a stabilizing capacitor between VCOM and VSS in the application circuit. | -               |

## **Table 5-6: Miscellaneous Pins**

| Name                                                | Туре | Connect to | Function                | · ·                                                                                                                     | When not in use |
|-----------------------------------------------------|------|------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------|
| RSV                                                 | NC   | NC         | Reserved                | This pin is a reserved pin, keep floating                                                                               | Open            |
| DP[0:33]                                            | I    | VSS        | Reserved                | These pins are reserved pins, connect to VSS.                                                                           | VSS             |
| TP1,TP2,<br>TP3,TP4,<br>TP5,TP6,<br>TP7,TP8,<br>TP9 | NC   | NC         | Reserved for<br>Testing | Reserved pins Keep open Don't connect to other NC pins and test pins including TP1,TP2,TP3,TP4,TP5,TP6, TP7,TP8 and TP9 | Open            |
| TIN                                                 | I    | NC         | Reserved for<br>Testing | Reserved pins Keep open.                                                                                                | Open            |
| TPE                                                 | 0    | NC         |                         |                                                                                                                         | Open            |

**SSD1677** Rev 1.0 P 11/47 Nov 2018 **Solomon Systech** 

## 6 Functional Block Description

#### 6.1 MCU Interface

#### 6.1.1 MCU Interface selection

SSD1677 can support 4-wire or 3-wire serial peripheral MCU interface, which is pin selectable by BS1 pin. The interface pin assignment for different MCU interfaces is shown in Table 6-1.

Table 6-1: Interface pin assignment for different MCU interfaces

|                                                       | Pin Name |      |     |      |     |     |     |
|-------------------------------------------------------|----------|------|-----|------|-----|-----|-----|
| MCU Interface                                         | BS1      | RES# | CS# | D/C# | SCL | SDI | SDO |
| 4-wire serial peripheral interface (SPI)              | L        | RES# | CS# | DC#  | SCL | SI  | DA  |
| 3-wire serial peripheral interface (SPI) – 9 bits SPI | Н        | RES# | CS# | L    | SCL | SI  | DA  |

#### Note:

- (1) L is connected to Vss and H is connected to VDDIO
- (2) SDI and SDO are connected to be SDA pin for bi-directional data access

#### 6.1.2 MCU Serial Interface (4-wire SPI)

The 4-wire SPI consists of serial clock SCL, serial data input SDI, D/C# and CS#. The control pins status in 4-wire SPI in writing command/data is shown in Table 6-2 and the write procedure in 4-wire SPI is shown in Figure 6-1.

Table 6-2: Control pins status of 4-wire SPI

| Function      | SCL pin  | SDI pin     | D/C# pin | CS# pin |
|---------------|----------|-------------|----------|---------|
| Write command | <b>↑</b> | Command bit | L        | L       |
| Write data    | <u></u>  | Data bit    | Н        | L       |

#### Note:

- (1) L is connected to V<sub>SS</sub> and H is connected to V<sub>DDIO</sub>
- (2) ↑ stands for rising edge of signal

SDI is shifted into an 8-bit shift register on every rising edge of SCL in the order of D7, D6, ... D0. The level of D/C# should be kept over the whole byte. The data byte in the shift register is written to the Graphic Display Data RAM (RAM)/Data Byte register or command Byte register according to D/C# pin.



Figure 6-1: Write procedure in 4-wire SPI mode

**SSD1677** | Rev 1.0 | P 12/47 | Nov 2018 | **Solomon Systech** 

In the read operation, after CS# is pulled low, the first byte sent is command byte, D/C# is pulled low. After command byte sent, the following byte(s) read are data byte(s), so D/C# bit is then pulled high. An 8-bit data will be shifted out on every clock falling edge. The serial data output SDO bit shifting sequence is D7, D6, to D0 bit. Figure 6-2 shows the read procedure in 4-wire SPI.



Figure 6-2: Read procedure in 4-wire SPI mode

#### 6.1.3 MCU Serial Peripheral Interface (3-wire SPI)

The 3-wire SPI consists of serial clock SCL, serial data input SDI, and CS#. The operation is similar to 4-wire SPI while D/C# pin is not used and it must be tied to LOW. The control pins status in 3-wire SPI is shown in Table 6-3.

In the write operation, a 9-bit data will be shifted into the shift register on every clock rising edge. The bit shifting sequence is D/C# bit, D7 bit, D6 bit to D0 bit. The first bit is D/C# bit which determines the following byte is command or data. When D/C# bit is 0, the following byte is command. When D/C# bit is 1, the following byte is data. Table 6-3 shows the write procedure in 3-wire SPI

Tie LOW

L

 Function
 SCL pin
 SDI pin
 D/C# pin
 CS# pin

 Write command
 ↑
 Command bit
 Tie LOW
 L

Data bit

Table 6-3: Control pins status of 3-wire SPI

#### Note:

(1) L is connected to  $V_{\text{SS}}$  and H is connected to  $V_{\text{DDIO}}$ 

1

(2) ↑ stands for rising edge of signal

Write data



Figure 6-3: Write procedure in 3-wire SPI

**SSD1677** | Rev 1.0 | P 13/47 | Nov 2018 | **Solomon Systech** 

In the read operation, serial data are transferred in the unit of 9 bits. After CS# pull low, the first byte is command byte, the D/C# bit is as 0 and following with the register byte. After command byte send, the following byte(s) are data byte(s), with D/C# bit is 1. After D/C# bit sending from MCU, an 8-bit data will be shifted out on every clock falling edge. The serial data output SDO bit shifting sequence is D7, D6, to D0 bit. Figure 6-4 shows the read procedure in 3-wire SPI.



Figure 6-4: Read procedure in 3-wire SPI mode

#### 6.2 Oscillator

The oscillator module generates the clock reference for waveform timing and analog operations.

#### 6.3 Booster & Regulator

A voltage generation system is included in the driver. It provides all necessary driving voltages required for an AMEPD panel including VGHR, VGLR, VSH1R, VSH2R, VSLR and VCOM. External application circuit is needed to make the on-chip booster & regulator circuit work properly.



With internal power mode, it needs connecting VGHR to VGH, VGLR to VGL, VSH1R to VSH1, VSH2R to VSH2 and VSLR to VSL.

SSD1677 support external Gate power [VGH/VGL] and Source power [VSH1/VSH2/VSL]. When external power is connected, VGHR, VGLR, VSH1R, VSH2R and VSL are floating.

#### 6.4 VCOM Sensing

This functional block provides the scheme to sense and set VCOM. The sensed value can also be programmed into OTP.

**SSD1677** | Rev 1.0 | P 14/47 | Nov 2018 | **Solomon Systech** 

#### 6.5 RAM

The on-chip display RAM is holding the image data.

- 1 set of RAM is built for Mono B/W. The RAM size is 960x680 bits.
- 1 set of RAM is built for Mono Red. The RAM size is 960x680 bits.

Table 6-4: RAM bit and LUT mapping for 3-color display

| Data bit in R RAM | Data bit in B/W RAM | Image Color | LUT                     |
|-------------------|---------------------|-------------|-------------------------|
| 0                 | 0                   | Black       | LUT 0 for driving Black |
| 0                 | 1                   | White       | LUT 1 for driving White |
| 1                 | 0                   | Red         | LUT 2 for driving Red   |
| 1                 | 1                   | Red         | LUT 3 = LUT2            |

Table 6-5: RAM bit and LUT mapping for black/white display

| Data bit in R RAM | Data bit in B/W RAM | Image Color | LUT                     |
|-------------------|---------------------|-------------|-------------------------|
| 0                 | 0                   | Black       | LUT 0 for driving Black |
| 0                 | 1                   | White       | LUT 1 for driving White |
| 1                 | 0                   | Black       | LUT 2 = LUT0            |
| 1                 | 1                   | White       | LUT 3 = LUT1            |

## 6.6 Programmable Waveform for Gate, Source and VCOM

SSD1677 provides a high flexibility to program the driving waveform. Figure 6-5 illustrates the programmable waveform format for Gate, Source and VCOM.



Figure 6-5 : Gate waveform and Programmable Source and VCOM waveform illustration

**SSD1677** | Rev 1.0 | P 15/47 | Nov 2018 | **Solomon Systech** 

In the programmable waveform for Source and VCOM, there are 10 groups (Group0 to Group9) and each group has 4 phases (Phase A to Phase D). Totally, there are 40 phases. In addition, in each phase, the phase length (TP[nX]) can be set by number of frame from 0 to 255 frames. Also, each group can be repeated with repeat counting number (RP[n]) from 1 to 256 times. For the voltage, there is four levels for Source voltage (VSS, VSH1, VSH2, VSL) and three levels for VCOM voltage (DCVCOM, VSH1+DCVCOM, VSL+DCVOM).

The description of each parameter is as follows.

- 1) TP[nX] represents the phase length set by the number of frame.
- The range of TP[nX] is from 0 to 255.
- n represents the Group number from 0 to 9; X represents the phase number from A to D.
- When TP[nX] = 0, the phase is skipped. When TP[nX] = 1, the phase is 1 frame, and so on. The
  maximum phase length is 255 frame.
- 2) RP[n] represents the repeat counting number for the Group.
- The range of RP[n] is from 0 to 255.
- n represents the Group number from 0 to 9.
- RP[n] = 0 indicates that the repeat times = 1, RP[n] = 1 indicates that the repeat times = 2, and so on. The maximum repeat times is 256.
- 3) VS[nX-LUTm] represents Source and VCOM voltage level which is used in each phase. Table 6-6 shows the voltage settings for source voltage and VCOM voltage.
- n represents the Group number from 0 to 9.
- m represents the LUT number from 0-4.

Table 6-6: VS[nX-LUTm] settings for Source voltage and VCOM voltage

| VS[nX-LUTm] | Source voltage | VCOM voltage  |
|-------------|----------------|---------------|
| 00          | VSS            | DCVCOM        |
| 01          | VSH1           | VSH1 + DCVCOM |
| 10          | VSL            | VSL + DCVCOM  |
| 11          | VSH2           | N/A           |

**SSD1677** | Rev 1.0 | P 16/47 | Nov 2018 | **Solomon Systech** 

## 6.7 Waveform Lookup Table (LUT)

As described in Section 6.6, parameters TP[nX], RP[n] and VS[nX-LUTm] are used to define the driving waveform. In the SSD1677, there are 112 bytes in the waveform lookup table to store LUT0, LUT1, LUT2, LUT3 and LUT4, gate voltage, source voltage and frame rate. The waveform LUT of a particular temperature range can be loaded from OTP or written by MCU.

- WS byte 0~104, the content of VS [n-XY], TP [n#], RP[n] and frame rate are defined by Register 0x32
- WS byte 105, the content of gate level, is the parameter defined by Register 0x03.
- WS byte 106~108, the content of source level, is the parameter defined by Register 0x04.
- WS byte 109, the content of VCOM level, is the parameter defined by Register 0x2C.
- WS byte 110~111, the contents are reserved.

The SSD1677 waveform LUT is shown in Figure 6-6.

|            | D7 D6                                             | D5 D4       | D3 D2      | D1 D0     |  |  |  |  |  |  |  |  |
|------------|---------------------------------------------------|-------------|------------|-----------|--|--|--|--|--|--|--|--|
| 0          | VS[0A-L0]                                         | VS[0B-L0]   | VS[0C-L0]  | VS[0D-L0] |  |  |  |  |  |  |  |  |
| 1          | VS[1A-L0]                                         | VS[1B-L0]   | VS[1C-L0]  | VS[1D-L0] |  |  |  |  |  |  |  |  |
| 2          | VS[2A-L0]                                         | VS[2B-L0]   | VS[2C-L0]  | VS[2D-L0] |  |  |  |  |  |  |  |  |
| 3          | VS[3A-L0]                                         | VS[3B-L0]   | VS[3C-L0]  | VS[3D-L0] |  |  |  |  |  |  |  |  |
| 4          | VS[4A-L0]                                         | VS[4B-L0]   | VS[4C-L0]  | VS[4D-L0] |  |  |  |  |  |  |  |  |
| 5          | VS[5A-L0]                                         | VS[5B-L0]   | VS[5C-L0]  | VS[5D-L0] |  |  |  |  |  |  |  |  |
| 6          | VS[6A-L0]                                         | VS[6B-L0]   | VS[6C-L0]  | VS[6D-L0] |  |  |  |  |  |  |  |  |
| 7          | VS[7A-L0] VS[7B-L0] VS[7C-L0] VS[7D-L0]           |             |            |           |  |  |  |  |  |  |  |  |
| 8          | VS[8A-L0] VS[8B-L0] VS[8C-L0] VS[8D-L0]           |             |            |           |  |  |  |  |  |  |  |  |
| 9          | VS[8A-L0] VS[8B-L0] VS[8C-L0] VS[8D-L0] VS[9D-L0] |             |            |           |  |  |  |  |  |  |  |  |
| 10         | VS[0A-L1]                                         | VS[0B-L1]   | VS[0C-L1]  | VS[0D-L1] |  |  |  |  |  |  |  |  |
| 11         | VS[1A-L1]                                         | VS[1B-L1]   | VS[1C-L1]  | VS[1D-L1] |  |  |  |  |  |  |  |  |
|            |                                                   |             | 10[10 21]  |           |  |  |  |  |  |  |  |  |
| 19         | VS[9A-L1]                                         | VS[9B-L1]   | VS[9C-L1]  | VS[9D-L1] |  |  |  |  |  |  |  |  |
| 20         | VS[0A-L2]                                         | VS[0B-L2]   | VS[0C-L2]  | VS[0D-L2] |  |  |  |  |  |  |  |  |
| 21         | VS[1A-L2]                                         | VS[1B-L2]   | VS[1C-L2]  | VS[1D-L2] |  |  |  |  |  |  |  |  |
|            |                                                   |             |            |           |  |  |  |  |  |  |  |  |
| 29         | VS[9A-L2]                                         | VS[9B-L2]   | VS[9C-L2]  | VS[9D-L2] |  |  |  |  |  |  |  |  |
|            | , ,                                               |             |            |           |  |  |  |  |  |  |  |  |
|            |                                                   |             |            |           |  |  |  |  |  |  |  |  |
| 40         | VS[0A-L4]                                         | VS[0B-L4]   | VS[0C-L4]  | VS[0D-L4] |  |  |  |  |  |  |  |  |
| 41         | VS[1A-L4]                                         | VS[1B-L4]   | VS[1C-L4]  | VS[1D-L4] |  |  |  |  |  |  |  |  |
|            |                                                   |             |            |           |  |  |  |  |  |  |  |  |
| 49         | VS[9A-L4] VS[9B-L4] VS[9C-L4] VS[                 |             |            |           |  |  |  |  |  |  |  |  |
| 50         |                                                   |             | [0A]       |           |  |  |  |  |  |  |  |  |
| 51         |                                                   |             | [0B]       |           |  |  |  |  |  |  |  |  |
| 52         |                                                   |             | [0C]       |           |  |  |  |  |  |  |  |  |
| 53         |                                                   |             | [0D]       |           |  |  |  |  |  |  |  |  |
| 54         |                                                   |             | P[0]       |           |  |  |  |  |  |  |  |  |
| 55         |                                                   | TP          | [1A]       |           |  |  |  |  |  |  |  |  |
| 56         |                                                   | TP          | [1B]       |           |  |  |  |  |  |  |  |  |
| 57         |                                                   | TP          | [1C]       |           |  |  |  |  |  |  |  |  |
| 58         |                                                   | TP          | [1D]       |           |  |  |  |  |  |  |  |  |
| 59         |                                                   | RF          | ·[1]       |           |  |  |  |  |  |  |  |  |
|            |                                                   |             |            |           |  |  |  |  |  |  |  |  |
|            |                                                   |             |            |           |  |  |  |  |  |  |  |  |
| 95         |                                                   | TP          | [9A]       |           |  |  |  |  |  |  |  |  |
| 96         |                                                   | TP          | [9B]       |           |  |  |  |  |  |  |  |  |
| 97         |                                                   |             | [9C]       |           |  |  |  |  |  |  |  |  |
| 98         |                                                   |             | [9D]       |           |  |  |  |  |  |  |  |  |
| 99         |                                                   | RF          | [9]        |           |  |  |  |  |  |  |  |  |
| 100        |                                                   |             |            |           |  |  |  |  |  |  |  |  |
| 101        |                                                   |             |            |           |  |  |  |  |  |  |  |  |
| 102        |                                                   | 5 bytes for | frame rate |           |  |  |  |  |  |  |  |  |
| 103        |                                                   |             |            |           |  |  |  |  |  |  |  |  |
| 104        |                                                   |             |            |           |  |  |  |  |  |  |  |  |
| 105        |                                                   |             | GH<br>     |           |  |  |  |  |  |  |  |  |
| 106        |                                                   |             | SH1        |           |  |  |  |  |  |  |  |  |
| 107        |                                                   |             | SH2        |           |  |  |  |  |  |  |  |  |
| 108        |                                                   |             | SL         |           |  |  |  |  |  |  |  |  |
| 109<br>110 |                                                   |             | OM         |           |  |  |  |  |  |  |  |  |
| 110        |                                                   |             | erve 1     |           |  |  |  |  |  |  |  |  |
| 111        | Fia                                               |             | erve 2     |           |  |  |  |  |  |  |  |  |

Figure 6-6: Waveform LUT

**SSD1677** | Rev 1.0 | P 17/47 | Nov 2018 | **Solomon Systech** 

#### 6.8 Temperature Sensing

The SSD1677 has internal temperature sensor to detect the environment temperature or can communicate with the external temperature sensor by I2C single master interface or can communicate with the external MCU to get the temperature value through SPI. In the SSD1677, there is a dedicated format for the temperature value so that the driver IC can understand it. The format of temperature value is described in Section 6.8.3.

#### **6.8.1** Internal Temperature Sensor

The internal temperature sensor can be selected by command register. The accuracy of it is ±2degC from -25degC to 50degC.

#### 6.8.2 External Temperature Sensor I2C Single Master Interface

The driver IC can communicate with the external temperature sensor through I2C single master interface (TSDA and TSCL). TSDA will be SDA and TSCL will be SCL. TSDA and TSCL are required to connect with external pull-up resistor. Temperature register value of external temperature sensor can be read by command register.

#### 6.8.3 Format of temperature value

The temperature value is defined by 12-bit binary. The rules are shown as below.

- If the Temperature value MSByte bit D11 = 0, then the temperature is positive and value (DegC) = + (Temperature value) / 16
- If the Temperature value MSByte bit D11 = 1, then the temperature is negative and value (DegC) = (2's complement of Temperature value) / 16

Table 6-7 shows some examples of 12-bit binary temperature value:

Table 6-7: Example of 12-bit binary temperature settings for temperature ranges

| 12-bit binary<br>(2's complement) | Hexadecimal<br>Value | TR Value [DegC] |
|-----------------------------------|----------------------|-----------------|
| 0111 1111 1111                    | 7FF                  | 128             |
| 0111 1111 1111                    | 7FF                  | 127.9           |
| 0110 0100 0000                    | 640                  | 100             |
| 0101 0000 0000                    | 500                  | 80              |
| 0100 1011 0000                    | 4B0                  | 75              |
| 0011 0010 0000                    | 320                  | 50              |
| 0001 1001 0000                    | 190                  | 25              |
| 0000 0000 0100                    | 4                    | 0.25            |
| 0000 0000 0000                    | 0                    | 0               |
| 1111 1111 1100                    | FFC                  | -0.25           |
| 1110 0111 0000                    | E70                  | -25             |
| 1100 1001 0000                    | C90                  | -55             |

**SSD1677** | Rev 1.0 | P 18/47 | Nov 2018 | **Solomon Systech** 

### 6.9 Waveform LUT Searching Mechanism

As mentioned in Section 6.7, the SSD1677 OTP can store waveform LUT settings and temperature range. If waveform LUT settings and temperature range are programmed in OTP memory, corresponding waveform LUT can be selected according to the sensed temperature to drive the display. The waveform LUT searching mechanism by driver IC is as follows.

- 1) Read temperature value by command register in the format of 12-bit binary.
- 2) According to read temperature and display mode selection, search LUT in OTP from TR0 to TR33 in sequence. The last match will be selected, then, the corresponding WS will be loaded in the LUT register to drive the display.

**Remark:** Waveform LUT selection criteria is "Lower temperature bound < Sensed temperature ≤ Upper temperature bound".

Table 6-8 shows an example for the waveform LUT searching from OTP:

- If the read temperature is 25degC, then, WS4 will be selected.
- If the read temperature is 34degC, then, WS7 will be selected. Although 34degC is also in the temperature range TR6, according to searching mechanism, the last match should be selected. Therefore, WS7 is selected.

| Table 6-8 : Exam | ple of waveform se | ttings selection ba | sed on temperature ranges. |
|------------------|--------------------|---------------------|----------------------------|
| Temperature      | TR Lower Limit     | TR Upper Limit      | Temperature range          |

| Waveform   | Temperature  | TR Lower Limit | TR Upper Limit | Temperature range in OTP          |
|------------|--------------|----------------|----------------|-----------------------------------|
| LUT in OTP | Range in OTP | [Hex]          | [Hex]          |                                   |
| WS0        | TR0          | 800            | 050            | -128 DegC < Temperature ≤ 5 DegC  |
| WS1        | TR1          | 050            | 0A0            | 5 DegC < Temperature ≤ 10DegC     |
| WS2        | TR2          | 0A0            | 0F0            | 10 DegC < Temperature ≤ 15DegC    |
| WS3        | WS3 TR3      |                | 140            | 15 DegC < Temperature ≤ 20DegC    |
| WS4        | TR4          | 140            | 190            | 20 DegC < Temperature ≤ 25DegC    |
| WS5        | TR5          | 190            | 1E0            | 25 DegC < Temperature ≤ 30DegC    |
| WS6        | TR6          | 1E0            | 230            | 30 DegC < Temperature ≤ 35DegC    |
| WS7        | TR7          | 210            | 7FF            | 33 DegC < Temperature ≤ 127.9DegC |
| Others     | Others       | 000            | 000            |                                   |

#### Precaution:

Please ensure the temperature range covers whole range of application temperatures, display will not be updated if no suitable temperature range matches the sensed temperature.

**SSD1677** | Rev 1.0 | P 19/47 | Nov 2018 | **Solomon Systech** 

## 6.10 One Time Programmable (OTP) Memory

In the SSD1677, there is an embedded OTP memory which is designed to store the waveform settings of different temperature range and some variables/parameters. The OTP memory can store 34 sets of waveform LUT settings (WS), 34 sets of temperature range (TR), VCOM value, display mode selection, waveform version and user ID. Figure 6-7 shows the address mapping of the 34 waveform setting (WS0 to WS33) and temperature range (TR0 to TR33).

|      | D7 D6 D5 D4 D3 D2 D1 D0 |  |  |  |  |  |  |  |  |  |  |
|------|-------------------------|--|--|--|--|--|--|--|--|--|--|
| 0    |                         |  |  |  |  |  |  |  |  |  |  |
|      | WS0                     |  |  |  |  |  |  |  |  |  |  |
| 111  |                         |  |  |  |  |  |  |  |  |  |  |
| 112  |                         |  |  |  |  |  |  |  |  |  |  |
|      | WS1                     |  |  |  |  |  |  |  |  |  |  |
| 223  | •                       |  |  |  |  |  |  |  |  |  |  |
| 224  |                         |  |  |  |  |  |  |  |  |  |  |
|      | WS2                     |  |  |  |  |  |  |  |  |  |  |
| 335  |                         |  |  |  |  |  |  |  |  |  |  |
| 336  |                         |  |  |  |  |  |  |  |  |  |  |
|      | WS3                     |  |  |  |  |  |  |  |  |  |  |
| 447  |                         |  |  |  |  |  |  |  |  |  |  |
|      |                         |  |  |  |  |  |  |  |  |  |  |
|      |                         |  |  |  |  |  |  |  |  |  |  |
|      |                         |  |  |  |  |  |  |  |  |  |  |
| 3584 |                         |  |  |  |  |  |  |  |  |  |  |
|      | W\$32                   |  |  |  |  |  |  |  |  |  |  |
| 3695 |                         |  |  |  |  |  |  |  |  |  |  |
| 3696 |                         |  |  |  |  |  |  |  |  |  |  |
|      | W\$33                   |  |  |  |  |  |  |  |  |  |  |
| 3807 |                         |  |  |  |  |  |  |  |  |  |  |
| 3808 |                         |  |  |  |  |  |  |  |  |  |  |
| 3809 | TR0                     |  |  |  |  |  |  |  |  |  |  |
| 3810 |                         |  |  |  |  |  |  |  |  |  |  |
| 3811 |                         |  |  |  |  |  |  |  |  |  |  |
| 3812 | TR1                     |  |  |  |  |  |  |  |  |  |  |
| 3813 |                         |  |  |  |  |  |  |  |  |  |  |
| 3814 |                         |  |  |  |  |  |  |  |  |  |  |
| 3815 | TR2                     |  |  |  |  |  |  |  |  |  |  |
| 3816 |                         |  |  |  |  |  |  |  |  |  |  |
| 3817 |                         |  |  |  |  |  |  |  |  |  |  |
| 3818 | TR3                     |  |  |  |  |  |  |  |  |  |  |
| 3819 |                         |  |  |  |  |  |  |  |  |  |  |
| 3820 |                         |  |  |  |  |  |  |  |  |  |  |
| 3821 | TR4                     |  |  |  |  |  |  |  |  |  |  |
| 3822 |                         |  |  |  |  |  |  |  |  |  |  |
|      |                         |  |  |  |  |  |  |  |  |  |  |
|      |                         |  |  |  |  |  |  |  |  |  |  |
|      |                         |  |  |  |  |  |  |  |  |  |  |
| 3904 |                         |  |  |  |  |  |  |  |  |  |  |
| 3905 | TR32                    |  |  |  |  |  |  |  |  |  |  |
| 3906 |                         |  |  |  |  |  |  |  |  |  |  |
| 3907 | _                       |  |  |  |  |  |  |  |  |  |  |
| 3908 | TR33                    |  |  |  |  |  |  |  |  |  |  |
| 3909 |                         |  |  |  |  |  |  |  |  |  |  |

Figure 6-7: The Waveform setting mapping in OTP for waveform setting and temperature range

**SSD1677** | Rev 1.0 | P 20/47 | Nov 2018 | **Solomon Systech** 

#### 6.10.1 The Format for Temperature Range (TR)

The format of TR Lower limit and Upper limit as shown in Figure 6-8 which temp\_L[11:0] is the lower limit and temp\_H[11:0] is the upper limit of the temperature range. There has 34sets of TR for waveform LUT searching.

| D7           | D6                       | D5 | D4 | D1 | D0 |  |  |  |  |  |  |
|--------------|--------------------------|----|----|----|----|--|--|--|--|--|--|
| temp_L[7:0]  |                          |    |    |    |    |  |  |  |  |  |  |
|              | temp_H[3:0] temp_L[11:8] |    |    |    |    |  |  |  |  |  |  |
| temp_H[11:4] |                          |    |    |    |    |  |  |  |  |  |  |

Figure 6-8: Format of Temperature Range (TR) in OTP

#### 6.11 VCI Detection

The VCI detection function is used to detect the VCI level when it is lower than Vlow, threshold voltage set by register.

In the SSD1677, there is a command to execute the VCI detection function. When the VCI detection command is issued, the VCI detection will be executed. During the detection period, BUSY output is at high level. BUSY output is at low level when the detection is completed. Then, user can issue the Status Bit Read command to check the status bit for the result of VCI, which 0 is normal, 1 is VCI<VIow.

## 6.12 HV Ready Detection

The HV Ready detection function is used for checking if driving voltage is ready before driven the EPD panel.

In the SSD1677, it has the flexibility to set the number of detection and the detection duration for each HV ready detection operation. And, during the detection period, BUSY output is at high level until the operation is completed. After BUSY become to low level, the detection result can be read from Status register.

**SSD1677** | Rev 1.0 | P 21/47 | Nov 2018 | **Solomon Systech** 

## 7 COMMAND TABLE

**Table 7-1: Command Table** 

| <b>R/W#</b> | D/C# | Hex | D7                    | D6             | -                     |                       |                       |                     |                               |                | Command Table         |                                                                                                                                                                    |                                                                                 |                                                                                                           |                                                              |  |  |  |  |  |  |
|-------------|------|-----|-----------------------|----------------|-----------------------|-----------------------|-----------------------|---------------------|-------------------------------|----------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--|--|--|--|--|--|
| 0           | _    |     |                       | סט             | D5                    | D4                    | D3                    | D2                  | D1                            | D0             | Command               | Description                                                                                                                                                        | on                                                                              |                                                                                                           |                                                              |  |  |  |  |  |  |
|             | 0    | 01  | 0                     | 0              | 0                     | 0                     | 0                     | 0                   | 0                             | 1              | Driver Output control | Gate settir                                                                                                                                                        |                                                                                 |                                                                                                           |                                                              |  |  |  |  |  |  |
| 0           | 1    |     | <b>A</b> <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | <b>A</b> <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub>      | A <sub>1</sub>                | A <sub>0</sub> |                       | A[9:0]= 2A                                                                                                                                                         |                                                                                 |                                                                                                           |                                                              |  |  |  |  |  |  |
| 0           | 1    |     | 0                     | 0              | 0                     | 0                     | 0                     | 0                   | <b>A</b> <sub>9</sub>         | A <sub>8</sub> |                       | MUX Gate                                                                                                                                                           | e lines set                                                                     | ting as (A                                                                                                | [9:0] + 1).                                                  |  |  |  |  |  |  |
| 0           | 1    |     | 0                     | 0 0            | 0 0                   | 0 0                   | 0                     | 0<br>B <sub>2</sub> | A <sub>9</sub> B <sub>1</sub> | A8<br>Bo       |                       | B[2:0] = 00<br>Gate scan<br>B[2]: GD<br>Selects th<br>GD=0 [PC<br>G0 is the<br>output sec<br>GD=1,<br>G1 is the<br>output sec<br>B[1]: SM<br>Change sc<br>SM=0 [PC | e 1st outp<br>DR],<br>1st gate of<br>quence is<br>canning of<br>DR],<br>22, G36 | uence and<br>out Gate<br>output char<br>G0,G1, G<br>output char<br>G1, G0, G<br>rder of ga<br>79 (left an | nnel, gate 2, G3, nnel, gate 63, G2, te driver. d right gate |  |  |  |  |  |  |
|             |      |     |                       |                |                       |                       |                       |                     |                               |                |                       |                                                                                                                                                                    |                                                                                 |                                                                                                           |                                                              |  |  |  |  |  |  |
| 0           | 0    | 03  | 0                     | 0              | 0                     | 0                     | 0                     | 0                   | 1                             | 1              | Gate Driving voltage  | Set Gate of                                                                                                                                                        | driving vo                                                                      | ltage                                                                                                     |                                                              |  |  |  |  |  |  |
| 0           | 1    |     | 0                     | 0              | 0                     | A <sub>4</sub>        | <b>A</b> <sub>3</sub> | A <sub>2</sub>      | A <sub>1</sub>                | A <sub>0</sub> | Control               | A[4:0] = 0                                                                                                                                                         |                                                                                 |                                                                                                           |                                                              |  |  |  |  |  |  |
|             |      |     |                       |                |                       |                       |                       |                     |                               |                |                       | VGH settin                                                                                                                                                         |                                                                                 |                                                                                                           |                                                              |  |  |  |  |  |  |
|             |      |     |                       |                |                       |                       |                       |                     |                               |                |                       | A[4:0]                                                                                                                                                             | VGH                                                                             | A[4:0]                                                                                                    | VGH                                                          |  |  |  |  |  |  |
|             |      |     |                       |                |                       |                       |                       |                     |                               |                |                       | 00h                                                                                                                                                                | 20                                                                              | 10h                                                                                                       | 16.5                                                         |  |  |  |  |  |  |
|             |      |     |                       |                |                       |                       |                       |                     |                               |                |                       | 07h                                                                                                                                                                | 12                                                                              | 11h                                                                                                       | 17                                                           |  |  |  |  |  |  |
|             |      |     |                       |                |                       |                       |                       |                     |                               |                |                       | 08h                                                                                                                                                                | 12.5                                                                            | 12h                                                                                                       | 17.5                                                         |  |  |  |  |  |  |
|             |      |     |                       |                |                       |                       |                       |                     |                               |                |                       | 09h                                                                                                                                                                | 13                                                                              | 13h                                                                                                       | 18                                                           |  |  |  |  |  |  |
|             |      |     |                       |                |                       |                       |                       |                     |                               |                |                       | 0Ah                                                                                                                                                                | 13.5                                                                            | 14h                                                                                                       | 18.5                                                         |  |  |  |  |  |  |
|             |      |     |                       |                |                       |                       |                       |                     |                               |                |                       | 0Bh                                                                                                                                                                | 14                                                                              | 15h                                                                                                       | 19                                                           |  |  |  |  |  |  |
|             |      |     |                       |                |                       |                       |                       |                     |                               |                |                       | 0Ch                                                                                                                                                                | 14.5                                                                            | 16h                                                                                                       | 19.5                                                         |  |  |  |  |  |  |
|             |      |     |                       |                |                       |                       |                       |                     |                               |                |                       | 0Dh                                                                                                                                                                | 15                                                                              | 17h                                                                                                       | 20                                                           |  |  |  |  |  |  |
|             |      |     |                       |                |                       |                       |                       |                     |                               |                |                       | 0Eh                                                                                                                                                                | 15.5                                                                            | Other                                                                                                     | NA                                                           |  |  |  |  |  |  |
|             |      |     |                       |                |                       |                       |                       |                     |                               |                |                       | 0Fh                                                                                                                                                                | 16                                                                              |                                                                                                           |                                                              |  |  |  |  |  |  |

**SSD1677** Rev 1.0 P 22/47 Nov 2018 **Solomon Systech** 

| Con  | ommand Table |     |                |                |                       |                |                       |                |                |                |         |                                                                    |  |
|------|--------------|-----|----------------|----------------|-----------------------|----------------|-----------------------|----------------|----------------|----------------|---------|--------------------------------------------------------------------|--|
| R/W# | D/C#         | Hex | D7             | D6             | D5                    | D4             | D3                    | D2             | D1             | D0             | Command | Description                                                        |  |
| 0    | 0            | 04  | 0              | 0              | 0                     | 0              | 0                     | 1              | 0              | 0              |         | Set Source driving voltage                                         |  |
| 0    | 1            |     | A <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |         | A[7:0] = 41h [POR], VSH1 at 15V                                    |  |
| 0    | 1            |     | B <sub>7</sub> | B <sub>6</sub> | B <sub>5</sub>        | B <sub>4</sub> | Вз                    | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> |         | B[7:0] = A8h [POR], VSH2 at 5V.<br>C[7:0] = 32h [POR], VSL at -15V |  |
| 0    | 1            |     | C <sub>7</sub> | C <sub>6</sub> | <b>C</b> <sub>5</sub> | C <sub>4</sub> | <b>C</b> <sub>3</sub> | C <sub>2</sub> | C <sub>1</sub> | Co             |         | 5[] 52[. 5], 762 dt 167                                            |  |

B[7] = 1,VSH2 voltage setting from 2.4V to V8.8

A/B[7:0] VSH1/VSH2 VSH1/VSH2 A/B[7:0] 8Eh AFh 5.7 B0h 8Fh 2.5 5.8 90h 2.6 B1h 5.9 91h 2.7 B2h 6 92h 2.8 B3h 6.1 93h 2.9 B4h 6.2 B5h 94h 3 6.3 95h 3.1 B6h 6.4 96h 3.2 B7h 6.5 6.6 97h 3.3 B8h 98h 3.4 B9h 6.7 99h 3.5 BAh 6.8 9Ah 3.6 BBh 6.9 9Bh 3.7 BCh 7 9Ch 3.8 BDh 7.1 7.2 9Dh 3.9 BEh 7.3 9Eh 4 BFh 9Fh 4.1 C0h 7.4 7.5 A0h 4.2 C1h A1h 4.3 C2h 7.6 C3h A2h 4.4 7.7 A3h 4.5 C4h 7.8 A4h 4.6 C5h 7.9 A5h C6h 4.7 8 A6h 4.8 C7h 8.1 C8h A7h 4.9 8.2 A8h 5 C9h 8.3 A9h 5.1 CAh 8.4 CBh AAh 5.2 8.5 ABh 5.3 CCh 8.6 5.4 CDh ACh 8.7 ADh 5.5 CEh 8.8 AEh 5.6 Other

NA

A[7]/B[7] = 0,VSH1/VSH2 voltage setting from 9V to 17V

| A/B[7:0] | VSH1/VSH2 | A/B[7:0] | VSH1/VSH2 |  |  |
|----------|-----------|----------|-----------|--|--|
| 23h      | 9         | 3Ch      | 14        |  |  |
| 24h      | 9.2       | 3Dh      | 14.2      |  |  |
| 25h      | 9.4       | 3Eh      | 14.4      |  |  |
| 26h      | 9.6       | 3Fh      | 14.6      |  |  |
| 27h      | 9.8       | 40h      | 14.8      |  |  |
| 28h      | 10        | 41h      | 15        |  |  |
| 29h      | 10.2      | 42h      | 15.2      |  |  |
| 2Ah      | 10.4      | 43h      | 15.4      |  |  |
| 2Bh      | 10.6      | 44h      | 15.6      |  |  |
| 2Ch      | 10.8      | 45h      | 15.8      |  |  |
| 2Dh      | 11        | 46h      | 16        |  |  |
| 2Eh      | 11.2      | 47h      | 16.2      |  |  |
| 2Fh      | 11.4      | 48h      | 16.4      |  |  |
| 30h      | 11.6      | 49h      | 16.6      |  |  |
| 31h      | 11.8      | 4Ah      | 16.8      |  |  |
| 32h      | 12        | 4Bh      | 17        |  |  |
| 33h      | 12.2      | Other    | NA        |  |  |
| 34h      | 12.4      |          |           |  |  |
| 35h      | 12.6      |          |           |  |  |
| 36h      | 12.8      |          |           |  |  |
| 37h      | 13        |          |           |  |  |
| 38h      | 13.2      |          |           |  |  |
| 39h      | 13.4      |          |           |  |  |
| 3Ah      | 13.6      |          |           |  |  |
| 3Bh      | 13.8      |          |           |  |  |

C[7] = 0,VSL setting from -9V to -17V

| C[7:0] | VSL   |
|--------|-------|
| 1Ah    | -9    |
| 1Ch    | -9.5  |
| 1Eh    | -10   |
| 20h    | -10.5 |
| 22h    | -11   |
| 24h    | -11.5 |
| 26h    | -12   |
| 28h    | -12.5 |
| 2Ah    | -13   |
| 2Ch    | -13.5 |
| 2Eh    | -14   |
| 30h    | -14.5 |
| 32h    | -15   |
| 34h    | -15.5 |
| 36h    | -16   |
| 38h    | -16.5 |
| 3Ah    | -17   |
| Other  | NA    |
|        |       |

Remark: VSH1> VSH2

SSD1677 Rev 1.0 P 23/47 Nov 2018 Solomon Systech

| ., ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | D/C# | Hex | D7                    | D6             | D5                    | D4             | D3                    | D2             | D1             | D0             | Command                                   | Description                                                                                                                                |  |  |  |  |
|-----------------------------------------|------|-----|-----------------------|----------------|-----------------------|----------------|-----------------------|----------------|----------------|----------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 0                                       | 0    | 08  | 0                     | 0              | 0                     | 0              | 1                     | 0              | 0              | 0              | Initial Code Setting<br>OTP Program       | Program Initial Code Setting  The command required CLKEN=1. Refer to Register 0x22 for detail. BUSY pad will output high during operation. |  |  |  |  |
| 0                                       | 0    | 09  | 0                     | 0              | 0                     | 0              | 1                     | 0              | 0              | 1              | Write Register for Initial                | Write Register for Initial Code Setting                                                                                                    |  |  |  |  |
| 0                                       | 1    | 09  | A <sub>7</sub>        | A <sub>6</sub> | A <sub>5</sub>        | A <sub>4</sub> | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Code Setting                              | Selection                                                                                                                                  |  |  |  |  |
| 0                                       | 1    |     | B <sub>7</sub>        | B <sub>6</sub> | B <sub>5</sub>        | B <sub>4</sub> | B <sub>3</sub>        | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | J                                         | A[7:0] ~ D[7:0]: Reserved                                                                                                                  |  |  |  |  |
| 0                                       | 1    |     | C <sub>7</sub>        | C <sub>6</sub> | <b>C</b> <sub>5</sub> | C <sub>4</sub> | C <sub>3</sub>        | C <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub> |                                           | Details refer to Application Notes of Initial Code Setting                                                                                 |  |  |  |  |
| 0                                       | 1    |     | D <sub>7</sub>        | D <sub>6</sub> | D <sub>5</sub>        | D <sub>4</sub> | D <sub>3</sub>        | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |                                           |                                                                                                                                            |  |  |  |  |
| 0                                       | 0    | 0A  | 0                     | 0              | 0                     | 0              | 1                     | 0              | 1              | 0              | Read Register for Initial<br>Code Setting | Read Register for Initial Code Setting                                                                                                     |  |  |  |  |
| 0                                       | 0    | 0C  | 0                     | 0              | 0                     | 0              | 1                     | 1              | 0              | 0              | Booster Soft-start                        | This command is used to control the                                                                                                        |  |  |  |  |
| 0                                       | 1    | 00  | A <sub>7</sub>        | A <sub>6</sub> | A <sub>5</sub>        | A <sub>4</sub> | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Control                                   | This command is used to control the inrush current for the booster.                                                                        |  |  |  |  |
| 0                                       | 1    |     | B <sub>7</sub>        | B <sub>6</sub> | B <sub>5</sub>        | B <sub>4</sub> | B <sub>3</sub>        | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> |                                           | Two lovel of strengths can be calcuted for                                                                                                 |  |  |  |  |
| 0                                       | 1    |     | <b>C</b> <sub>7</sub> | C <sub>6</sub> | <b>C</b> <sub>5</sub> | C <sub>4</sub> | <b>C</b> <sub>3</sub> | C <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub> |                                           | Two level of strengths can be selected for the booster                                                                                     |  |  |  |  |
| 0                                       | 1    |     | D <sub>7</sub>        | D <sub>6</sub> | D <sub>5</sub>        | D <sub>4</sub> | D <sub>3</sub>        | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |                                           |                                                                                                                                            |  |  |  |  |
|                                         |      |     | E <sub>7</sub>        | E <sub>6</sub> | <b>E</b> <sub>5</sub> | E <sub>4</sub> | <b>E</b> <sub>3</sub> | E <sub>2</sub> | E <sub>1</sub> | E <sub>0</sub> |                                           | Data bytes                                                                                                                                 |  |  |  |  |
|                                         |      |     |                       |                |                       |                |                       |                |                |                |                                           | A[7:0] B[7:0] C[7:0] D[7:0] E[7:0]                                                                                                         |  |  |  |  |
|                                         |      |     |                       |                |                       |                |                       |                |                |                |                                           | Level 1 AE C7 C3 C0 40                                                                                                                     |  |  |  |  |
|                                         |      |     |                       |                |                       |                |                       |                |                |                |                                           | Level 2   AE   C7   C3   C0   80                                                                                                           |  |  |  |  |
| 0                                       | 0    | 10  | 0                     | 0              | 0                     | 1              | 0                     | 0              | 0              | 0              | Deep Sleep mode                           | Deep Sleep mode Control:                                                                                                                   |  |  |  |  |
| 0                                       | 1    | 10  | 0                     | 0              | 0                     | 0              | 0                     | 0              | A <sub>1</sub> | A <sub>0</sub> | Deep Sleep Illoue                         | A[1:0]: Description                                                                                                                        |  |  |  |  |
| 0                                       |      |     |                       |                |                       |                |                       |                | '              | 7.0            |                                           | 00 Normal Mode [POR]                                                                                                                       |  |  |  |  |
|                                         |      |     |                       |                |                       |                |                       |                |                |                |                                           | 11 Enter Deep Sleep Mode                                                                                                                   |  |  |  |  |
|                                         |      |     |                       |                |                       |                |                       |                |                |                |                                           | After this command initiated, the chip will enter Deep Sleep Mode, BUSY pad will                                                           |  |  |  |  |
|                                         |      |     |                       |                |                       |                |                       |                |                |                |                                           | keep output high.                                                                                                                          |  |  |  |  |
|                                         |      |     |                       |                |                       |                |                       |                |                |                |                                           | Remark:                                                                                                                                    |  |  |  |  |
|                                         |      |     |                       |                |                       |                |                       |                |                |                |                                           | To Exit Deep Sleep mode, User required to send HWRESET to the driver                                                                       |  |  |  |  |

**SSD1677** Rev 1.0 P 24/47 Nov 2018 **Solomon Systech** 

| Com  | ommand Table |     |    |                |    |    |    |                |                |    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------|--------------|-----|----|----------------|----|----|----|----------------|----------------|----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/W# | D/C#         | Hex | D7 | D6             | D5 | D4 | D3 | D2             | D1             | D0 | Command            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0    | 0            | 11  | 0  | 0              | 0  | 1  | 0  | 0              | 0              | 1  | Data Entry mode    | Define data entry sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0    | 1            |     | 0  | 0              | 0  | 0  | 0  | A <sub>2</sub> | A <sub>1</sub> | Ao | setting            | A[2:0] = 011 [POR]  A [1:0] = ID[1:0] Address automatic increment / decrement setting The setting of incrementing or decrementing of the address counter can be made independently in each upper and lower bit of the address.  00 —Y decrement, X decrement, 01 —Y decrement, X increment, 11 —Y increment, X increment [POR]  A[2] = AM Set the direction in which the address counter is updated automatically after data are written to the RAM.  AM= 0, the address counter is updated in the X direction. [POR]  AM = 1, the address counter is updated in the Y direction. |
| 0    | 0            | 12  | 0  | 0              | 0  | 1  | 0  | 0              | 1              | 0  | SW RESET           | It resets the commands and parameters to their S/W Reset default values except R10h-Deep Sleep Mode  During operation, BUSY pad will output high.  Note: RAM are unaffected by this command.                                                                                                                                                                                                                                                                                                                                                                                      |
|      | 1            |     |    |                | 1  |    | 1  | 1              | 1              | 1  | T                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0    | 0            | 14  | 0  | 0              | 0  | 1  | 0  | 1              | 0              | 0  | HV Ready Detection | HV ready detection A[6:0] = 00h [POR] The command required CLKEN=1 and ANALOGEN=1. Refer to Register 0x22 for detail. After this command initiated, HV Ready detection starts. BUSY pad will output high during detection. The detection result can be read from the Status Bit Read (Command 0x2F).                                                                                                                                                                                                                                                                              |
| 0    | 1            |     | 0  | A <sub>6</sub> | A5 | A4 | 0  | A <sub>2</sub> | A <sub>1</sub> | Ao |                    | A[6:4]=n for cool down duration: 10ms x (n+1) A[2:0]=m for number of Cool Down Loop to detect. The max HV ready duration is 10ms x (n+1) x (m) HV ready detection will be trigger after each cool down time. The detection will be completed when HV is ready. For 1 shot HV ready detection, A[7:0] can be set as 00h.                                                                                                                                                                                                                                                           |

**SSD1677** Rev 1.0 P 25/47 Nov 2018 **Solomon Systech** 

| COIII | Command Table           /W# D/C# Hex         D7         D6         D5         D4         D3         D2         D1         D0         Command         Description |     |                       |                 |                |                |                |                |                |                |                       |                                               |  |  |  |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|-----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----------------------|-----------------------------------------------|--|--|--|
| R/W#  | D/C#                                                                                                                                                             | Hex | D7                    | D6              | D5             | D4             | D3             | D2             | D1             | D0             | Command               | Description                                   |  |  |  |
| 0     | 0                                                                                                                                                                | 15  | 0                     | 0               | 0              | 1              | 0              | 1              | 0              | 1              | VCI Detection         | VCI Detection                                 |  |  |  |
| 0     | 1                                                                                                                                                                |     | 0                     | 0               | 0              | 0              | 0              | $A_2$          | A <sub>1</sub> | $A_0$          |                       | A[2:0] = 100 [POR] , Detect level at 2.3V     |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | A[2:0] : VCI level Detect                     |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | A[2:0] VCI level                              |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | 011 2.2V                                      |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | 100 2.3V<br>101 2.4V                          |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | 110 2.4V                                      |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | 110 2.5V                                      |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | Other NA                                      |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | Other INA                                     |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | The command required CLKEN=1 and ANALOGEN=1   |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | ANALOGEN=1 Refer to Register 0x22 for detail. |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       |                                               |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | After this command initiated, VCI             |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | detection starts.                             |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | BUSY pad will output high during              |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | detection.                                    |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | The detection result can be read from the     |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | Status Bit Read (Command 0x2F).               |  |  |  |
| 0     | 0                                                                                                                                                                | 18  | 0                     | 0               | 0              | 1              | 1              | 0              | 0              | 0              | Temperature Sensor    | Temperature Sensor Selection                  |  |  |  |
| 0     | 1                                                                                                                                                                |     | A <sub>7</sub>        | A <sub>6</sub>  | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Control               | A[7:0] = 48h [POR], external temperatrure     |  |  |  |
|       |                                                                                                                                                                  |     | 7.7                   | , 10            | 715            | 7 14           | 713            | 712            | 71             | 7.0            |                       | sensor                                        |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       | A[7:0] = 80h Internal temperature sensor      |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                |                |                       |                                               |  |  |  |
|       |                                                                                                                                                                  |     |                       |                 |                |                |                |                |                | <u> </u>       | <u> </u>              |                                               |  |  |  |
| 0     | 0                                                                                                                                                                | 1A  | 0                     | 0               | 0              | 1              | 1              | 0              | 1              | 0              | Temperature Sensor    | Write to temperature register.                |  |  |  |
| 0     | 1                                                                                                                                                                |     | A <sub>11</sub>       | A <sub>10</sub> | A <sub>9</sub> | A <sub>8</sub> | A <sub>7</sub> | $A_6$          | $A_5$          | $A_4$          | Control (Write to     | A[11:0] = 7FFh [POR]                          |  |  |  |
| 0     | 1                                                                                                                                                                |     | <b>A</b> <sub>3</sub> | $A_2$           | A <sub>1</sub> | $A_0$          | 0              | 0              | 0              | 0              | temperature register) |                                               |  |  |  |
| 0     | 0                                                                                                                                                                | 1B  | 0                     | 0               | 0              | 1              | 1              | 0              | 1              | 1              | Temperature Sensor    | Read from temperature register.               |  |  |  |
| 1     | 1                                                                                                                                                                | טי  | A <sub>11</sub>       | A <sub>10</sub> | A <sub>9</sub> | A <sub>8</sub> | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | Control (Read from    | Toda nom tomporature register.                |  |  |  |
| 1     | 1                                                                                                                                                                |     | A <sub>3</sub>        | A <sub>10</sub> | A <sub>1</sub> | A <sub>0</sub> | 0              | 0              | 0              | 0              | temperature register) |                                               |  |  |  |
|       | '                                                                                                                                                                |     | 113                   | / 12            | 7.17           | , 10           | J              | J              | <u> </u>       |                |                       |                                               |  |  |  |

**SSD1677** Rev 1.0 P 26/47 Nov 2018 **Solomon Systech** 

| Com  | man  | d Ta | ble                   |                |                       |                |                       |                |                |                |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|------|------|------|-----------------------|----------------|-----------------------|----------------|-----------------------|----------------|----------------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| R/W# | D/C# | Hex  | D7                    | D6             | D5                    | D4             | D3                    | D2             | D1             | D0             | Command             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 0    | 0    | 1C   | 0                     | 0              | 0                     | 1              | 1                     | 1              | 0              | 0              | Temperature Sensor  | Write Command to External temperature                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 0    | 1    |      | <b>A</b> <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Control (Write      | sensor.                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 0    | 1    |      | <b>B</b> <sub>7</sub> | B <sub>6</sub> | <b>B</b> <sub>5</sub> | B <sub>4</sub> | <b>B</b> <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | Command to External | A[7:0] = 00h [POR],                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 0    | 1    |      | <b>C</b> <sub>7</sub> | C <sub>6</sub> | C <sub>5</sub>        | C <sub>4</sub> | <b>C</b> <sub>3</sub> | C <sub>2</sub> | C <sub>1</sub> | Co             | temperature sensor) | B[7:0] = 00h [POR],                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|      |      |      | O7                    | <b>O</b> 6     | C5                    | <b>O</b> 4     | O3                    | . <b>C</b> 2   | C1             | Co             |                     | C[7:0] = 00h [POR],  A[7:6]  A[7:6]  A[7:6]  Select no of byte to be sent  00  Address + pointer  10  Address + pointer + 1st parameter + 2nd pointer  11  Address  A[5:0] - Pointer Setting  B[7:0] - 1st parameter  C[7:0] - 2nd parameter  The command required CLKEN=1.  Refer to Register 0x22 for detail.  After this command initiated, Write  Command to external temperature sensor starts. BUSY pad will output high during operation. |  |  |  |
| 0    | 0    | 20   | 0                     | 0              | 1                     | 0              | 0                     | 0              | 0              | 0              | Master Activation   | Activate Display Update Sequence The Display Update Sequence Option is located at R22h.  BUSY pad will output high during operation. User should not interrupt this operation to avoid corruption of panel images.                                                                                                                                                                                                                               |  |  |  |
| 0    | 0    | 21   | 0                     | 0              | 1                     | 0              | 0                     | 0              | 0              | 1              | Display Update      | RAM content option for Display Update                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 0    | 1    | ۱ ک  | A <sub>7</sub>        | A <sub>6</sub> | A <sub>5</sub>        | A <sub>4</sub> | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub> |                | _ ' ' '             | A[7:0] = 00h [POR]                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|      |      |      | Α/                    | 7.10           | /15                   | 7.44           | 7.3                   | 172            | 1              | 1.0            |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|      |      |      |                       |                |                       |                |                       |                |                |                |                     | A[7:4] Red RAM option                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|      |      |      |                       |                |                       |                |                       |                |                |                |                     | 0000 Normal                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|      |      |      |                       |                |                       |                |                       |                |                |                |                     | 0100 Bypass RAM content as 0                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|      |      |      |                       |                |                       |                |                       |                |                |                |                     | A[3:0] BW RAM option  O000 Normal  O100 Bypass RAM content as 0  1000 Inverse RAM content                                                                                                                                                                                                                                                                                                                                                        |  |  |  |

**SSD1677** Rev 1.0 P 27/47 Nov 2018 **Solomon Systech** 

| Com  | ommand Table |     |                     |                     |                     |                     |                     |                     |                     |                     |                             |                                                                                                                                                                                                                              |                       |
|------|--------------|-----|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| R/W# | D/C#         | Hex | D7                  | D6                  | D5                  | D4                  | D3                  | D2                  | D1                  | D0                  | Command                     | Description                                                                                                                                                                                                                  |                       |
| 0    | 0            | 22  | 0<br>A <sub>7</sub> | 0<br>A <sub>6</sub> | 1<br>A <sub>5</sub> | 0<br>A <sub>4</sub> | 0<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 1<br>A <sub>1</sub> | 0<br>A <sub>0</sub> | Display Update<br>Control 2 | Display Update Sequence Opti<br>Enable the stage for Master Ac<br>A[7:0]= FFh (POR)                                                                                                                                          |                       |
|      |              |     |                     |                     |                     |                     |                     |                     |                     |                     |                             | Operating sequence                                                                                                                                                                                                           | Parameter<br>(in Hex) |
|      |              |     |                     |                     |                     |                     |                     |                     |                     |                     |                             | Enable clock signal                                                                                                                                                                                                          | 80                    |
|      |              |     |                     |                     |                     |                     |                     |                     |                     |                     |                             | Disable clock signal                                                                                                                                                                                                         | 01                    |
|      |              |     |                     |                     |                     |                     |                     |                     |                     |                     |                             | Enable clock signal → Enable Analog                                                                                                                                                                                          | C0                    |
|      |              |     |                     |                     |                     |                     |                     |                     |                     |                     |                             | Disable Analog → Disable clock signal                                                                                                                                                                                        | 03                    |
|      |              |     |                     |                     |                     |                     |                     |                     |                     |                     |                             | Enable clock signal  → Load LUT with DISPLAY Mode 1  → Disable clock signal                                                                                                                                                  | 91                    |
|      |              |     |                     |                     |                     |                     |                     |                     |                     |                     |                             | Enable clock signal  → Load LUT with DISPLAY Mode 2  → Disable clock signal                                                                                                                                                  | 99                    |
|      |              |     |                     |                     |                     |                     |                     |                     |                     |                     |                             | Enable clock signal  → Load temperature value from I2C Single Master Interface  → Load LUT with DISPLAY Mode 1  → Disable clock signal                                                                                       | B1                    |
|      |              |     |                     |                     |                     |                     |                     |                     |                     |                     |                             | Enable clock signal  → Load temperature value from I2C Single Master Interface  → Load LUT with DISPLAY Mode 2  → Disable clock signal                                                                                       | В9                    |
|      |              |     |                     |                     |                     |                     |                     |                     |                     |                     |                             | Enable clock signal  → Enable Analog  → Display with DISPLAY Mode 1  → Disable Analog  → Disable OSC                                                                                                                         | C7                    |
|      |              |     |                     |                     |                     |                     |                     |                     |                     |                     |                             | Enable clock signal  → Enable Analog  → Display with DISPLAY Mode 2  → Disable Analog  → Disable OSC                                                                                                                         | CF                    |
|      |              |     |                     |                     |                     |                     |                     |                     |                     |                     |                             | Enable clock signal  → Enable Analog  → Load temperature value from I2C  Single Master Interface  → Load temperature value from I2C  Single Master Interface  → DISPLAY with DISPLAY Mode 1  → Disable Analog  → Disable OSC | F7                    |
|      |              |     |                     |                     |                     |                     |                     |                     |                     |                     |                             | Enable clock signal  → Enable Analog  → Load temperature value from I2C  Single Master Interface  → Load temperature value from I2C  Single Master Interface  → DISPLAY with DISPLAY Mode 2  → Disable Analog  → Disable OSC | FF                    |

**SSD1677** Rev 1.0 P 28/47 Nov 2018 **Solomon Systech** 

| Com  | ommand Table |     |    |                |    |    |    |                |                |                |                                       |                                                                                                                                                                                                                                                                             |  |
|------|--------------|-----|----|----------------|----|----|----|----------------|----------------|----------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| R/W# | D/C#         | Hex | D7 | D6             | D5 | D4 | D3 | D2             | D1             | D0             | Command                               | Description                                                                                                                                                                                                                                                                 |  |
| 0    | 0            | 24  | 0  | 0              | 1  | 0  | 0  | 1              | 0              | 0              | Write RAM (Black<br>White) / RAM 0x24 | After this command, data entries will be written into the BW RAM until another command is written. Address pointers will advance accordingly  For White pixel:  Content of Write RAM(BW) = 1  For Black pixel:                                                              |  |
|      |              |     |    |                |    |    |    |                |                |                |                                       | Content of Write RAM(BW) = 0                                                                                                                                                                                                                                                |  |
| 0    | 0            | 25  | 0  | 0              | 1  | 0  | 0  | 1              | 0              | 1              | Write RAM (Dithering)                 | After this command, data entries will be written into the dithering engine.                                                                                                                                                                                                 |  |
| 0    | 0            | 26  | 0  | 0              | 1  | 0  | 0  | 1              | 1              | 0              | Write RAM (RED)<br>/ RAM 0x26         | After this command, data entries will be written into the RED RAM until another command is written. Address pointers will advance accordingly.  For Red pixel: Content of Write RAM(RED) = 1 For non-Red pixel [Black or White]: Content of Write RAM(RED) = 0              |  |
| 0    | 0            | 27  | 0  | 0              | 1  | 0  | 0  | 1              | 1              | 1              | Read RAM                              | After this command, data read on the MCU bus will fetch data from RAM [According to parameter of Register 41h to select reading RAM(BW) / RAM(RED)], until another command is written. Address pointers will advance accordingly.  The 1st byte of data read is dummy data. |  |
|      |              |     |    |                |    |    |    |                |                |                |                                       |                                                                                                                                                                                                                                                                             |  |
| 0    | 0            | 28  | 0  | 0              | 1  | 0  | 1  | 0              | 0              | 0              | VCOM Sense                            | Enter VCOM sensing conditions and hold for duration defined in 29h before reading VCOM value.  The sensed VCOM voltage is stored in register The command required CLKEN=1 and ANALOGEN=1 Refer to Register 0x22 for detail.  BUSY pad will output high during operation.    |  |
|      |              |     |    | ı              | ı  | ı  | ı  | 1              | 1              | ı              | T                                     |                                                                                                                                                                                                                                                                             |  |
| 0    | 0            | 29  | 0  | 0              | 1  | 0  | 1  | 0              | 0              | 1              | VCOM Sense Duration                   | Stabling time between entering VCOM sensing mode and reading acquired.                                                                                                                                                                                                      |  |
| 0    | 1            |     | 0  | A <sub>6</sub> | 0  | 0  | Аз | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |                                       | A[6]=1, Normal Mode A[6]=0, Reserve  A[3:0] = 09h, duration = 10s. VCOM sense duration = Setting + 1 Seconds                                                                                                                                                                |  |

**SSD1677** Rev 1.0 P 29/47 Nov 2018 **Solomon Systech** 

| Com | ommand Table         Total Command         Total Command         Description |    |                       |                |                       |                       |                       |                |                |                       |                        |                                                                  |  |  |  |
|-----|------------------------------------------------------------------------------|----|-----------------------|----------------|-----------------------|-----------------------|-----------------------|----------------|----------------|-----------------------|------------------------|------------------------------------------------------------------|--|--|--|
|     |                                                                              |    |                       | D6             | D5                    | D4                    | D3                    | D2             | D1             | D0                    | Command                | Description                                                      |  |  |  |
| 0   | 0                                                                            | 2A | 0                     | 0              | 1                     | 0                     | 1                     | 0              | 1              | 0                     | Program VCOM OTP       | Program VCOM register into OTP                                   |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | The command required CLKEN=1. Refer to Register 0x22 for detail. |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | BUSY pad will output high during operation.                      |  |  |  |
| 0   | 0                                                                            | 2B | 0                     | 0              | 1                     | 0                     | 1                     | 0              | 1              | 1                     | Write Register for     | This command is used to reduce glitch                            |  |  |  |
| 0   | 1                                                                            | 20 | 0                     | 0              | 0                     | 0                     | 0                     | 1              | 0              | 0                     | VCOM Control           | when ACVCOM toggle. Two data bytes                               |  |  |  |
| 0   | 1                                                                            |    | 0                     | 1              | 1                     | 0                     | 0                     | 0              | 1              | 1                     |                        | D04h and D63h should be set for this                             |  |  |  |
|     | ·                                                                            |    | 0                     |                | ı                     | U                     | U                     | U              |                | ı                     |                        | command.                                                         |  |  |  |
| 0   | 0                                                                            | 2C | 0                     | 0              | 1                     | 0                     | 1                     | 1              | 0              | 0                     | Write VCOM register    | Write VCOM register from MCU interface                           |  |  |  |
| 0   | 1                                                                            | 20 | A <sub>7</sub>        | A <sub>6</sub> | A <sub>5</sub>        | A <sub>4</sub>        | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub>        | TVITTLE VCOIVITEGISTEI | A[7:0] = 00h [POR]                                               |  |  |  |
| U   | '                                                                            |    | Λ/                    | Λ6             | Λ5                    | <b>~</b> 4            | <b>A</b> 3            | <b>A</b> 2     | Δ1             | Λ0                    |                        | A[7:0] VCOM A[7:0] VCOM                                          |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 08h -0.2 58h -2.2                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 0Ch -0.3 5Ch -2.3                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 10h -0.4 60h -2.4                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 14h -0.5 64h -2.5                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 18h -0.6 68h -2.6                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 1Ch -0.7 6Ch -2.7                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 20h -0.8 70h -2.8                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 24h -0.9 74h -2.9<br>28h -1 78h -3                               |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 2Ch -1.1 7Ch -3.1                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 30h -1.2 80h -3.2                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 34h -1.3 84h -3.2                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 38h -1.4 88h -3.4                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 3Ch -1.5 8Ch -3.5                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 40h -1.6 90h -3.6                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 44h -1.7 94h -3.7                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 48h -1.8 98h -3.8                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 4Ch -1.9 9Ch -3.9                                                |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 50h -2 A0h -4                                                    |  |  |  |
|     |                                                                              |    |                       |                |                       |                       |                       |                |                |                       |                        | 54h -2.1 Others Reserved                                         |  |  |  |
| 0   | 0                                                                            | 2D | 0                     | 0              | 1                     | 0                     | 1                     | 1              | 0              | 1                     | OTP Register Read for  | Read Register for Display Option:                                |  |  |  |
| 1   | 1                                                                            |    | $A_7$                 | A <sub>6</sub> | <b>A</b> <sub>5</sub> | <b>A</b> <sub>4</sub> | Аз                    | $A_2$          | A <sub>1</sub> | A <sub>0</sub>        | Display Option         | AIZ:01: VCOM OTB Salastian                                       |  |  |  |
| 1   | 1                                                                            |    | B <sub>7</sub>        | B <sub>6</sub> | <b>B</b> <sub>5</sub> | B <sub>4</sub>        | Вз                    | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub>        |                        | A[7:0]: VCOM OTP Selection (Command 0x37, Byte A)                |  |  |  |
| 1   | 1                                                                            |    | <b>C</b> <sub>7</sub> | C <sub>6</sub> | <b>C</b> <sub>5</sub> | C <sub>4</sub>        | C <sub>3</sub>        | C <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub>        |                        | (Command oxor, Dytort)                                           |  |  |  |
| 1   | 1                                                                            |    | D <sub>7</sub>        | D <sub>6</sub> | D <sub>5</sub>        | D <sub>4</sub>        | Dз                    | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub>        |                        | B[7:0]: VCOM Register                                            |  |  |  |
| 1   | 1                                                                            |    | <b>E</b> <sub>7</sub> | E <sub>6</sub> | <b>E</b> <sub>5</sub> | E <sub>4</sub>        | <b>E</b> <sub>3</sub> | E <sub>2</sub> | E <sub>1</sub> | E <sub>0</sub>        |                        | (Command 0x2C)                                                   |  |  |  |
| 1   | 1                                                                            |    | F <sub>7</sub>        | F <sub>6</sub> | F <sub>5</sub>        | F <sub>4</sub>        | F <sub>3</sub>        | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub>        |                        | C[7:0]~G[7:0]: Display Mode                                      |  |  |  |
| 1   | 1                                                                            |    | G <sub>7</sub>        | G <sub>6</sub> | G <sub>5</sub>        | G <sub>4</sub>        | G <sub>3</sub>        | G <sub>2</sub> | G <sub>1</sub> | Go                    | 1                      | (Command 0x37, Byte B to Byte F)                                 |  |  |  |
| 1   | 1                                                                            |    | H <sub>7</sub>        | H <sub>6</sub> | H <sub>5</sub>        | H <sub>4</sub>        | Нз                    | H <sub>2</sub> | H₁             | H <sub>0</sub>        |                        | [5 bytes]                                                        |  |  |  |
| 1   | 1                                                                            |    | I <sub>7</sub>        | I <sub>6</sub> | I <sub>5</sub>        | I <sub>4</sub>        | I <sub>3</sub>        | l <sub>2</sub> | I <sub>1</sub> | I <sub>0</sub>        |                        |                                                                  |  |  |  |
| 1   | 1                                                                            |    |                       | J <sub>6</sub> | <b>J</b> <sub>5</sub> | J <sub>4</sub>        | <b>J</b> <sub>3</sub> | J <sub>2</sub> | J <sub>1</sub> | <b>J</b> <sub>0</sub> |                        | H[7:0]~K[7:0]: Waveform Version (Command 0x37, Byte G to Byte J) |  |  |  |
| 1   | 1                                                                            |    | K <sub>7</sub>        | K <sub>6</sub> | K <sub>5</sub>        | K <sub>4</sub>        | K <sub>3</sub>        | K <sub>2</sub> | K <sub>1</sub> | <b>K</b> <sub>0</sub> |                        | [4 bytes]                                                        |  |  |  |

**SSD1677** Rev 1.0 P 30/47 Nov 2018 **Solomon Systech** 

| Com  | ommand Table         W# D/C# Hex         D7         D6         D5         D4         D3         D2         D1         D0         Command         Description |     |                       |                |                       |                       |                       |                |                |                       |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|----------------|-----------------------|-----------------------|-----------------------|----------------|----------------|-----------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| R/W# | D/C#                                                                                                                                                         | Нех | D7                    | D6             | D5                    | D4                    | D3                    | D2             | D1             | D0                    | Command                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 0    | 0                                                                                                                                                            | 2E  | 0                     | 0              | 1                     | 0                     | 1                     | 1              | 1              | 0                     | User ID Read                   | Read 10 Byte User ID stored in OTP:                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 1    | 1                                                                                                                                                            |     | <b>A</b> <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | $A_4$                 | <b>A</b> <sub>3</sub> | $A_2$          | A <sub>1</sub> | A <sub>0</sub>        |                                | A[7:0]]~J[7:0]: UserID (R38, Byte A and Byte J) [10 bytes]                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 1    | 1                                                                                                                                                            |     | B <sub>7</sub>        | B <sub>6</sub> | <b>B</b> <sub>5</sub> | B <sub>4</sub>        | <b>B</b> <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub>        |                                | Dyte 3/ [10 bytes]                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 1    | 1                                                                                                                                                            |     | <b>C</b> <sub>7</sub> | C <sub>6</sub> | <b>C</b> <sub>5</sub> | C <sub>4</sub>        | C <sub>3</sub>        | C <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub>        |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 1    | 1                                                                                                                                                            |     | D <sub>7</sub>        | D <sub>6</sub> | D <sub>5</sub>        | D <sub>4</sub>        | D <sub>3</sub>        | $D_2$          | D <sub>1</sub> | D <sub>0</sub>        |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 1    | 1                                                                                                                                                            |     | E <sub>7</sub>        | E <sub>6</sub> | <b>E</b> <sub>5</sub> | E <sub>4</sub>        | E <sub>3</sub>        | E <sub>2</sub> | E <sub>1</sub> | E <sub>0</sub>        |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 1    | 1                                                                                                                                                            |     | F <sub>7</sub>        | F <sub>6</sub> | F <sub>5</sub>        | F <sub>4</sub>        | F <sub>3</sub>        | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub>        |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 1    | 1                                                                                                                                                            |     | G <sub>7</sub>        | G <sub>6</sub> | <b>G</b> <sub>5</sub> | G <sub>4</sub>        | G <sub>3</sub>        | G <sub>2</sub> | G <sub>1</sub> | G <sub>0</sub>        |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 1    | 1                                                                                                                                                            |     | H <sub>7</sub>        | H <sub>6</sub> | H <sub>5</sub>        | H <sub>4</sub>        | H <sub>3</sub>        | H <sub>2</sub> | H <sub>1</sub> | H <sub>0</sub>        |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 1    | 1                                                                                                                                                            |     | l <sub>7</sub>        | l <sub>6</sub> | l <sub>5</sub>        | <b>I</b> <sub>4</sub> | l <sub>3</sub>        | l <sub>2</sub> | I <sub>1</sub> | <b>I</b> <sub>0</sub> |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 1    | 1                                                                                                                                                            |     | $J_7$                 | $J_6$          | <b>J</b> <sub>5</sub> | $J_4$                 | $J_3$                 | $J_2$          | J₁             | $J_0$                 |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|      | 0                                                                                                                                                            | 2F  | Ω                     | Λ              | 1                     | Λ                     | 1                     | 1              | 1              | 1                     | Status Rit Road                | Read IC status Rit IPOR 0v011                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 0 1  | 0 1                                                                                                                                                          | 30  | 0 0                   | 0              | 1<br>A <sub>5</sub>   | 0<br>A <sub>4</sub>   | 0                     | 0              | 0              | 1<br>Ao               | Status Bit Read Program WS OTP | Read IC status Bit [POR 0x01] A[5]: HV Ready Detection flag [POR=0] 0: Ready 1: Not Ready A[4]: VCI Detection flag [POR=0] 0: Normal 1: VCI lower than the Detect level A[3]: [POR=0] A[2]: Busy flag [POR=0] 0: Normal 1: BUSY A[1:0]: Chip ID [POR=01] Remark: A[5] and A[4] status are not valid after RESET, they need to be initiated by command 0x14 and command 0x15 respectively.  Program OTP of Waveform Setting The contents should be written into RAM before sending this command. |  |  |
|      |                                                                                                                                                              |     |                       |                |                       |                       |                       |                |                |                       |                                | The command required CLKEN=1. Refer to Register 0x22 for detail. BUSY pad will output high during operation.                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 0    | 0                                                                                                                                                            | 31  | 0                     | 0              | 1                     | 1                     | 0                     | 0              | 0              | 1                     | Load WS OTP                    | Load OTP of Waveform Setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|      |                                                                                                                                                              |     |                       |                |                       |                       |                       |                |                |                       |                                | The command required CLKEN=1. Refer to Register 0x22 for detail.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|      |                                                                                                                                                              |     |                       |                |                       |                       |                       |                |                |                       |                                | BUSY pad will output high during operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 0    | 0                                                                                                                                                            | 32  | 0                     | 0              | 1                     | 1                     | 0                     | 0              | 1              | 0                     | Write LUT register             | Write LUT register from MCU interface                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 0    | 1                                                                                                                                                            | JZ  | A <sub>7</sub>        | A <sub>6</sub> | A <sub>5</sub>        | л<br>А <sub>4</sub>   | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub>        | ville Let Tegislei             | [105 bytes], which contains the content of                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 0    | 1                                                                                                                                                            |     | B <sub>7</sub>        | B <sub>6</sub> | B <sub>5</sub>        | B <sub>4</sub>        | B <sub>3</sub>        | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub>        |                                | VS [nX-LUT], TP #[nX], RP#[n]).                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 0    | 1                                                                                                                                                            |     | /د                    | ان             | ٠.                    | 4 ر                   | ىن                    | 2ن             | ات             | ٠.                    |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 0    | 1                                                                                                                                                            |     | •                     | •              | •                     | •                     | •                     | •              | •              | •                     |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|      | ı                                                                                                                                                            |     | •                     | ••             | <u> </u>              | •                     | •                     | •              | <u> </u>       | •                     |                                | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|      |                                                                                                                                                              |     |                       |                |                       |                       |                       |                |                |                       |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |

**SSD1677** Rev 1.0 P 31/47 Nov 2018 **Solomon Systech** 

| Com  | Description   Description |     |                       |                       |                       |                       |                       |                 |                |                       |                                      |                                                                                                              |  |  |  |  |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------|----------------|-----------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------|--|--|--|--|
| R/W# | D/C#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Hex | D7                    | D6                    | D5                    | D4                    | D3                    | D2              | D1             | D0                    | Command                              | Description                                                                                                  |  |  |  |  |
| 0    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 34  | 0                     | 0                     | 1                     | 1                     | 0                     | 1               | 0              | 0                     | CRC calculation                      | CRC calculation command                                                                                      |  |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |                       |                       |                       |                       |                       |                 |                |                       |                                      | BUSY pad will output high during operation.                                                                  |  |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |                       | _                     |                       |                       |                       |                 |                |                       |                                      |                                                                                                              |  |  |  |  |
| 0    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 35  | 0                     | 0                     | 1                     | 1                     | 0                     | 1               | 0              | 1                     | CRC Status Read                      | CRC Status Read<br>A[15:0] is the CRC read out value                                                         |  |  |  |  |
| 1    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | A <sub>15</sub>       | A <sub>14</sub>       | A <sub>13</sub>       | A <sub>12</sub>       | A <sub>11</sub>       | A <sub>10</sub> | A <sub>9</sub> | A <sub>8</sub>        |                                      | A[13.0] is the ONO read out value                                                                            |  |  |  |  |
| 1    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | A <sub>7</sub>        | A <sub>6</sub>        | $A_5$                 | $A_4$                 | $A_3$                 | $A_2$           | A <sub>1</sub> | A <sub>0</sub>        |                                      |                                                                                                              |  |  |  |  |
| 0    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 36  | 0                     | 0                     | 1                     | 1                     | 0                     | 1               | 1              | 0                     | Program OTP selection                | Program OTP Selection according to the OTP Selection Control [R37h and R38h]                                 |  |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |                       |                       |                       |                       |                       |                 |                |                       |                                      | The command required CLKEN=1. Refer to Register 0x22 for detail. BUSY pad will output high during operation. |  |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | l   |                       | _                     |                       |                       |                       |                 | Ι.             |                       | l                                    |                                                                                                              |  |  |  |  |
| 0    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 37  | 0                     | 0                     | 1                     | 1                     | 0                     | 1               | 1              | 1                     | Write Register for<br>Display Option | Write Register for Display Option                                                                            |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | 0<br>B <sub>7</sub>   | 0                     | 0                     | 0                     | 0                     | 0               | 0              | 0                     | Display Option                       | B[7:0] Display Mode for WS[7:0]                                                                              |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | C <sub>7</sub>        | B <sub>6</sub>        | B <sub>5</sub>        | B <sub>4</sub>        | B <sub>3</sub>        | B <sub>2</sub>  | B <sub>1</sub> | B <sub>0</sub>        |                                      | C[7:0] Display Mode for WS[15:8]                                                                             |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | D <sub>7</sub>        | D <sub>6</sub>        | D <sub>5</sub>        | D <sub>4</sub>        | D <sub>3</sub>        | D <sub>2</sub>  | D <sub>1</sub> | D <sub>0</sub>        |                                      | D[7:0] Display Mode for WS[23:16]<br>E[7:0] Display Mode for WS[31:24]                                       |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | E <sub>7</sub>        | E <sub>6</sub>        | E <sub>5</sub>        | E <sub>4</sub>        | E <sub>3</sub>        | E <sub>2</sub>  | E <sub>1</sub> | E <sub>0</sub>        |                                      | F[3:0] Display Mode for WS[35:32]                                                                            |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | 0                     | F <sub>6</sub>        | 0                     | 0                     | F <sub>3</sub>        | F <sub>2</sub>  | F <sub>1</sub> | F <sub>0</sub>        |                                      | 0: Display Mode 1                                                                                            |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | G <sub>7</sub>        | G <sub>6</sub>        | G <sub>5</sub>        | G <sub>4</sub>        | G <sub>3</sub>        | G <sub>2</sub>  | G <sub>1</sub> | G₀                    |                                      | 1: Display Mode 2                                                                                            |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | H <sub>7</sub>        | H <sub>6</sub>        | H <sub>5</sub>        | H <sub>4</sub>        | H <sub>3</sub>        | H <sub>2</sub>  | H₁             | H <sub>0</sub>        |                                      | F[6]: RAM Ping-Pong for Display Mode 2                                                                       |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | <b>I</b> <sub>7</sub> | <b>I</b> <sub>6</sub> | l <sub>5</sub>        | <b>I</b> <sub>4</sub> | l <sub>3</sub>        | l <sub>2</sub>  | I <sub>1</sub> | I <sub>0</sub>        |                                      | 1: RAM ping-pong enable 0: RAM ping-pong disable                                                             |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | <b>J</b> <sub>7</sub> | <b>J</b> <sub>6</sub> | <b>J</b> <sub>5</sub> | $J_4$                 | <b>J</b> <sub>3</sub> | $J_2$           | J₁             | <b>J</b> <sub>0</sub> |                                      | o. Kaw ping-pong disable                                                                                     |  |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |                       |                       |                       |                       |                       |                 |                |                       |                                      | G[7:0]~J[7:0] module ID /waveform version.                                                                   |  |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |                       |                       |                       |                       |                       |                 |                |                       |                                      | Remarks: 1) A[7:0]~J[7:0] can be stored in OTP 2) RAM ping-pong function is not support for Display Mode 1   |  |  |  |  |
|      | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 00  | _                     | _                     |                       | _                     |                       | _               |                | _                     | Marie De La Cart                     | With Desired 11 12                                                                                           |  |  |  |  |
| 0    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 38  | 0                     | 0                     | 1                     | 1                     | 1                     | 0               | 0              | 0                     | Write Register for User ID           | Write Register for User ID  A[7:0]]~J[7:0]: UserID [10 bytes]                                                |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | A <sub>7</sub>        | A <sub>6</sub>        | A <sub>5</sub>        | A <sub>4</sub>        | A <sub>3</sub>        | A <sub>2</sub>  | A <sub>1</sub> | A <sub>0</sub>        | - <del>-</del>                       |                                                                                                              |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | C <sub>7</sub>        | C <sub>6</sub>        | C <sub>5</sub>        | C <sub>4</sub>        | C <sub>3</sub>        | C <sub>2</sub>  | C <sub>1</sub> | <b>C</b> <sub>0</sub> |                                      | Remarks: A[7:0]~J[7:0] can be stored in OTP                                                                  |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | D <sub>7</sub>        | D <sub>6</sub>        | D <sub>5</sub>        | D <sub>4</sub>        | D <sub>3</sub>        | D <sub>2</sub>  | D <sub>1</sub> | D <sub>0</sub>        |                                      |                                                                                                              |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | E <sub>7</sub>        | E <sub>6</sub>        | E <sub>5</sub>        | E <sub>4</sub>        | E <sub>3</sub>        | E <sub>2</sub>  | E <sub>1</sub> | E <sub>0</sub>        |                                      |                                                                                                              |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | F <sub>7</sub>        | F <sub>6</sub>        | F <sub>5</sub>        | F <sub>4</sub>        | F <sub>3</sub>        | F <sub>2</sub>  | F <sub>1</sub> | F <sub>0</sub>        |                                      |                                                                                                              |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | G <sub>7</sub>        | G <sub>6</sub>        | G <sub>5</sub>        | G <sub>4</sub>        | G <sub>3</sub>        | G <sub>2</sub>  | G <sub>1</sub> | G <sub>0</sub>        |                                      |                                                                                                              |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | H <sub>7</sub>        | H <sub>6</sub>        | H <sub>5</sub>        | H <sub>4</sub>        | Нз                    | H <sub>2</sub>  | H <sub>1</sub> | H <sub>0</sub>        |                                      |                                                                                                              |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | <b>I</b> <sub>7</sub> | <b>I</b> <sub>6</sub> | I <sub>5</sub>        | <b>I</b> <sub>4</sub> | <b>I</b> <sub>3</sub> | l <sub>2</sub>  | I <sub>1</sub> | I <sub>0</sub>        |                                      |                                                                                                              |  |  |  |  |
| 0    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | J <sub>7</sub>        | J <sub>6</sub>        | <b>J</b> 5            | J <sub>4</sub>        | <b>J</b> <sub>3</sub> | $J_2$           | J <sub>1</sub> | <b>J</b> <sub>0</sub> |                                      |                                                                                                              |  |  |  |  |

**SSD1677** Rev 1.0 P 32/47 Nov 2018 **Solomon Systech** 

| Com  | man  | d Ta | ble            |                |                       |                       |    |    |                |                |                  |                                                                       |  |  |  |
|------|------|------|----------------|----------------|-----------------------|-----------------------|----|----|----------------|----------------|------------------|-----------------------------------------------------------------------|--|--|--|
| R/W# | D/C# | Hex  | D7             | D6             | D5                    | D4                    | D3 | D2 | D1             | D0             | Command          | Description                                                           |  |  |  |
| 0    | 0    | 39   | 0              | 0              | 1                     | 1                     | 1  | 0  | 0              | 1              | OTP program mode | OTP program mode                                                      |  |  |  |
| 0    | 1    |      | 0              | 0              | 0                     | 0                     | 0  | 0  | A <sub>1</sub> | $A_0$          |                  | A[1:0] = 00: Normal Mode [POR]<br>A[1:0] = 11: Internal generated OTP |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | programming voltage                                                   |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  |                                                                       |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | Remark: User is required to EXACTLY                                   |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | follow the reference code sequences                                   |  |  |  |
| 0    | 0    | ЗА   | 0              | 0              | 1                     | 1                     | 1  | 0  | 1              | 0              | Reserved         | Reserved                                                              |  |  |  |
|      | _    |      |                |                |                       |                       |    |    |                |                |                  |                                                                       |  |  |  |
| 0    | 0    | 3B   | 0              | 0              | 1                     | 1                     | 1  | 0  | 1              | 1              | Reserved         | Reserved                                                              |  |  |  |
|      | _    |      |                |                |                       |                       |    |    |                |                |                  | 1.000.100                                                             |  |  |  |
| 0    | 0    | 3C   | 0              | 0              | 1                     | 1                     | 1  | 1  | 0              | 0              | Border Waveform  | Select border waveform for VBD                                        |  |  |  |
| 0    | 1    |      | A <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | <b>A</b> <sub>4</sub> | 0  | 0  | A <sub>1</sub> | A <sub>0</sub> | Control          | A[7:0] = C0h [POR], set VBD as HIZ.                                   |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | A [7:6] :Select VBD option                                            |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | A [7:6] Select VBD option A[7:6] Select VBD as                        |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | 00 GS Transition,                                                     |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | Defined in A[1:0]                                                     |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | 01 Fix Level,                                                         |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | Defined in A[5:4]                                                     |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | 10 VCOM<br>11[POR] HiZ                                                |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  |                                                                       |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | A [5:4] Fix Level Setting for VBD                                     |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | A[5:4] VBD level                                                      |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | 00[POR] VSS                                                           |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | 01 VSH1                                                               |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | 10 VSL<br>11 VSH2                                                     |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | L II   VSH2                                                           |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | A [1:0] GS Transition setting for VBD                                 |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | A[1:0] VBD Transition                                                 |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | 00[POR] LUT0                                                          |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | 01 LUT1                                                               |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | 10 LUT2                                                               |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | 11 LUT3                                                               |  |  |  |
|      |      | 44   | •              | _              | ^                     | _                     | ^  | 0  | _              | _              | Daniel DAM Ontin | Danid DAM Onting                                                      |  |  |  |
| 0    | 0    | 41   | 0              | 1              | 0                     | 0                     | 0  | 0  | 0              |                | Read RAM Option  | Read RAM Option                                                       |  |  |  |
| 0    | 1    |      | 0              | 0              | 0                     | 0                     | 0  | 0  | 0              | $A_0$          |                  | A[0]= 0 [POR] 0: Read RAM corresponding to RAM 0x24                   |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | 1: Read RAM corresponding to RAM 0x26                                 |  |  |  |
|      |      |      |                |                |                       |                       |    |    |                |                |                  | T. Roda To Will corresponding to To Will oxed                         |  |  |  |

**SSD1677** Rev 1.0 P 33/47 Nov 2018 **Solomon Systech** 

| Com  | man  | d Ta | ble                   |                |                       |                       |                       |                |                       |                |                      |                                                                            |          |             |            |  |
|------|------|------|-----------------------|----------------|-----------------------|-----------------------|-----------------------|----------------|-----------------------|----------------|----------------------|----------------------------------------------------------------------------|----------|-------------|------------|--|
| R/W# | D/C# | Hex  | D7                    | D6             | D5                    | D4                    | D3                    | D2             | D1                    | D0             | Command              | Description                                                                |          |             |            |  |
| 0    | 0    | 44   | 0                     | 1              | 0                     | 0                     | 0                     | 1              | 0                     | 0              | Set RAM X - address  | Specify the st                                                             | tart/end | l positions | of the     |  |
| 0    | 1    |      | <b>A</b> <sub>7</sub> | A <sub>8</sub> | <b>A</b> <sub>5</sub> | <b>A</b> <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub>        | A <sub>0</sub> | Start / End position | window addre                                                               |          |             | tion by an |  |
| 0    | 1    |      | -                     | -              | -                     | -                     | -                     | -              | A <sub>9</sub>        | A <sub>8</sub> |                      | address unit f                                                             | for RAN  | /I          |            |  |
| 0    | 1    |      | 0                     | 0              | B <sub>5</sub>        | B <sub>4</sub>        | Вз                    | B <sub>2</sub> | B <sub>1</sub>        | B <sub>0</sub> |                      | A[9:0]: XSA[9                                                              | 9:01 XS  | tart POR    | = 000h     |  |
| 0    | 1    |      |                       |                | _                     | -                     | •                     | _              | <b>B</b> <sub>9</sub> | B <sub>8</sub> |                      | B[9:0]: XEA[9                                                              |          |             |            |  |
| U    | ļ    |      | -                     | •              | -                     | -                     | 1                     | •              | <b>D</b> 9            | Ď              |                      |                                                                            |          |             |            |  |
|      |      |      |                       |                | 1                     |                       |                       |                |                       |                |                      | _                                                                          |          |             |            |  |
| 0    | 0    | 45   | 0                     | 1              | 0                     | 0                     | 0                     | 1              | 0                     | 1              | Set RAM Y- address   | Specify the st                                                             |          |             |            |  |
| 0    | 1    |      | $A_7$                 | $A_6$          | <b>A</b> 5            | $A_4$                 | Аз                    | $A_2$          | A <sub>1</sub>        | $A_0$          | Start / End position | window address in the Y direction by an address unit for RAM               |          |             | tion by an |  |
| 0    | 1    |      |                       | -              | -                     |                       | 1                     | -              | <b>A</b> <sub>9</sub> | A <sub>8</sub> |                      |                                                                            |          |             |            |  |
| 0    | 1    |      | B <sub>7</sub>        | B <sub>6</sub> | B <sub>5</sub>        | B <sub>4</sub>        | B <sub>3</sub>        | B <sub>2</sub> | B <sub>1</sub>        | B <sub>0</sub> |                      | A[9:0]: YSA[9:0], YStart, POR = 000h<br>B[9:0]: YEA[9:0], YEnd, POR = 2A7h |          |             |            |  |
| 0    | 1    |      | -                     | -              | -                     | -                     | -                     | -              | B <sub>9</sub>        | B <sub>8</sub> |                      | B[9:0]: YEA[9:0], YEnd, POR = 2A7h                                         |          |             |            |  |
|      |      |      |                       |                | ı                     |                       |                       |                |                       |                |                      |                                                                            |          |             |            |  |
| 0    | 0    | 46   | 0                     | 1              | 0                     | 0                     | 0                     | 1              | 1                     | 0              | Auto Write RED RAM   | Auto Write RED RAM for Regular Pattern                                     |          |             |            |  |
| 0    | 1    |      | A <sub>7</sub>        | A <sub>6</sub> | <b>A</b> 5            | A <sub>4</sub>        | 0                     | A <sub>2</sub> | A <sub>1</sub>        | A <sub>0</sub> | for Regular Pattern  | Auto Write RED RAM for Regular Pattern<br>A[7:0] = 00h [POR]               |          |             |            |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      | A[7]: The 1st                                                              | etan va  | مبياد ۵۸۰   | - 0        |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      | A[6:4]: Step H                                                             |          |             |            |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      | Step of alter I                                                            |          |             |            |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      | to Gate                                                                    |          | ,           |            |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      |                                                                            | leight   | A[6:4]      | Height     |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      | 000                                                                        | 8        | 100         | 128        |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      |                                                                            | 16       | 101         | 256        |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      |                                                                            | 32       | 110         | 512        |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      | 011                                                                        | 64       | 111         | 680        |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      | A[2:0]: Step V                                                             | Width F  | POR= 000    |            |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      | Step of alter I                                                            |          |             |            |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      | to Source                                                                  |          |             |            |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      | A[2:0] V                                                                   | Vidth    | A[2:0]      | Width      |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      | 000                                                                        | 8        | 100         | 128        |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      | -                                                                          | 16       | 101         | 256        |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      |                                                                            | 32       | 110         | 512        |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      | 011 64 111 960                                                             |          |             | 960        |  |
|      |      |      |                       |                |                       |                       |                       |                |                       |                |                      | BUSY pad will output high during operation.                                |          |             |            |  |

**SSD1677** Rev 1.0 P 34/47 Nov 2018 **Solomon Systech** 

| Com  | man  | d Ta | ble                   |                |                       |                |                       |                |                       |                       |                           |                                                                       |                                 |           |           |            |
|------|------|------|-----------------------|----------------|-----------------------|----------------|-----------------------|----------------|-----------------------|-----------------------|---------------------------|-----------------------------------------------------------------------|---------------------------------|-----------|-----------|------------|
| R/W# | D/C# | Hex  | D7                    | D6             | D5                    | D4             | D3                    | D2             | D1                    | D0                    | Command                   | Descriptio                                                            | n                               |           |           |            |
| 0    | 0    | 47   | 0                     | 1              | 0                     | 0              | 0                     | 1              | 1                     | 1                     | Auto Write B/W RAM for    | Auto Write                                                            | B/W RA                          | M for R   | egular    | Pattern    |
| 0    | 1    |      | <b>A</b> <sub>7</sub> | A <sub>6</sub> | <b>A</b> 5            | A <sub>4</sub> | 0                     | A <sub>2</sub> | A <sub>1</sub>        | A <sub>0</sub>        | Regular Pattern           | A[7:0] = 00                                                           |                                 |           | -         |            |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | A[7]: The A[6:4]: Step of alto                                        | p Hieght                        | , POR=    | 000       |            |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | to Gate                                                               | OI TO TIVI                      | ii i aiic | ouon a    | ocoraing   |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | A[6:4]                                                                | Height                          | A[6:4     | 4] He     | eight      |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | 000                                                                   | 8                               | 100       | ) 1       | 28         |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | 001                                                                   | 16                              | 101       |           | 56         |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | 010                                                                   | 32                              | 110       |           | 12         |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | 011                                                                   | 64                              | 111       | 6         | 80         |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | A[2:0]: Ste<br>Step of alto<br>to Source                              |                                 |           |           | ccording   |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | A[2:0]                                                                | Width                           | A[2:0     | -         | idth       |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | 000                                                                   | 8                               | 100       |           | 28         |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | 001                                                                   | 16                              | 101       |           | 56         |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | 010                                                                   | 32                              | 110       |           | 12         |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | 011                                                                   | 64                              | 111       | 9         | 60         |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | During openigh.                                                       | eration, E                      | BUSY pa   | ad will c | output     |
| 0    | 0    | 4D   | 0                     | 1              | 0                     | 0              | 1                     | 1              | 0                     | 1                     | Dithering engine          | This comm                                                             | nand is u                       | sed for   | start an  | d stop     |
| 0    | 1    |      | A <sub>7</sub>        | A <sub>6</sub> | A <sub>5</sub>        | A <sub>4</sub> | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub>        | A <sub>0</sub>        | Start/Stop                | dithering fu                                                          | unction,                        | start cor | mmand     | s should   |
| 0    | 1    |      | B <sub>7</sub>        | B <sub>6</sub> | B <sub>5</sub>        | B <sub>4</sub> | B <sub>3</sub>        | B <sub>2</sub> | B <sub>1</sub>        | B <sub>0</sub>        |                           | be sent be                                                            |                                 |           |           |            |
| 0    | 1    |      | C <sub>7</sub>        | C <sub>6</sub> | C <sub>5</sub>        | C <sub>4</sub> | C <sub>3</sub>        | C <sub>2</sub> | C <sub>1</sub>        | <b>C</b> <sub>0</sub> |                           | commands<br>bytes of co                                               |                                 |           | after th  | e data     |
| 0    | 1    |      | D <sub>7</sub>        | D <sub>6</sub> | D <sub>5</sub>        | D <sub>4</sub> | D <sub>3</sub>        | D <sub>2</sub> | D <sub>1</sub>        | D <sub>0</sub>        |                           | bytes of cc                                                           | minand                          | 0,20      |           |            |
|      |      |      |                       | _ 0            |                       |                |                       |                |                       |                       |                           |                                                                       |                                 | Data      | a byte    |            |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           |                                                                       | A[7:0]                          | B[7:0]    | C[7:0]    | D[7:0]     |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | Start Sierra                                                          |                                 | 00        | 78        | 00         |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | Start Floyd<br>Steinberg                                              | - 83                            | 00        | 78        | 00         |
|      |      |      |                       |                |                       |                |                       |                |                       |                       |                           | Stop<br>dithering                                                     | 00                              | 00        | 78        | 00         |
|      | _    |      |                       |                |                       |                |                       |                |                       |                       |                           |                                                                       |                                 | ,         |           | ,          |
| 0    | 0    | 4E   | 0                     | 1              | 0                     | 0              | 1                     | 1              | 1                     | 0                     | Set RAM X address counter | Make initia address in                                                |                                 |           |           |            |
| 0    | 1    |      | A <sub>7</sub>        | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub>        | A <sub>2</sub> | A <sub>1</sub>        | A <sub>0</sub>        | - Counter                 | A[9:0]: 000                                                           |                                 |           | лпет (А   | <b>O</b> ) |
| 0    | 1    |      | 0                     | 0              | 0                     | 0              | 0                     | 0              | <b>A</b> <sub>9</sub> | A <sub>8</sub>        |                           |                                                                       | [. •]                           |           |           |            |
| 0    | 0    | 4F   | 0                     | 1              | 0                     | 0              | 1                     | 1              | 1                     | 1                     | Set RAM Y address         | Make initia                                                           |                                 |           |           |            |
| 0    | 1    |      | A <sub>7</sub>        | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub>        | A <sub>0</sub>        | counter                   | address in                                                            |                                 |           | unter (A  | C)         |
| 0    | 1    |      | 0                     | 0              | 0                     | 0              | 0                     | 0              | <b>A</b> <sub>9</sub> | <b>A</b> 8            |                           | A[9:0]: 000                                                           | in [POR]                        | •         |           |            |
| 0    | 0    | 7F   | 0                     | 1              | 1                     | 1              | 1                     | 1              | 1                     | 1                     | NOP                       | This comm<br>does not h<br>module.<br>However,<br>Frame Me<br>Command | ave any<br>it can be<br>mory Wr | effect of | on the di | splay      |

**SSD1677** Rev 1.0 P 35/47 Nov 2018 **Solomon Systech** 

#### **8 COMMAND DESCRIPTION**

## 8.1 Driver Output Control (01h)

This triple byte command has multiple configurations and each bit setting is described as follows:

Table 8-1: POR settings for Driver Output Control (Command 0x01)

| R/W | DC | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0          |
|-----|----|------|------|------|------|------|------|------|-------------|
| W   | 1  | MUX7 | MUX6 | MUX5 | MUX4 | MUX3 | MUX2 | MUX1 | MUX0        |
| PC  | )R | 1    | 0    | 1    | 0    | 0    | 1    | 1    | 1           |
| W   | 1  |      |      |      |      |      |      | MUX9 | <b>MUX8</b> |
| PC  | )R |      |      |      |      |      |      | 1    | 0           |
| W   | 1  |      |      |      |      |      | GD   | SM   | TB          |
| PC  | )R |      |      |      |      |      | 0    | 0    | 0           |

**MUX[9:0]:** Specify number of lines for the driver: MUX[9:0] + 1. Multiplex ratio (MUX ratio) from 300 MUX to 680MUX.

**TB**: This bit is set at "0" for scanning from gate 0. Option TB = 1 is reserved.

SM: Change scanning order of gate driver.

When SM is set to 0, left and right interlaced is performed.

When SM is set to 1, no splitting odd / even of the GATE signal is performed,

Output pin assignment sequence is shown as below (for 680 MUX ratio):

GD: Selects the 1st output Gate

This bit is made to match the GATE layout connection on the panel. It defines the first scanning line.

Table 8-2 and Figure 8-1 illustrate in details about GD and SM.

Table 8-2: Output pin assignment sequence of SM and GD settings

|        | SM=0   | SM=0   | SM=1   | SM=1   |
|--------|--------|--------|--------|--------|
| Driver | GD=0   | GD=1   | GD=0   | GD=1   |
| G0     | ROW0   | ROW1   | ROW0   | ROW340 |
| G1     | ROW1   | ROW0   | ROW340 | ROW0   |
| G2     | ROW2   | ROW3   | ROW1   | ROW341 |
| G3     | ROW3   | ROW2   | ROW341 | ROW1   |
| :      | :      | :      | :      | :      |
| G338   | ROW338 | ROW339 | ROW170 | ROW510 |
| G339   | ROW339 | ROW338 | ROW510 | ROW170 |
| G340   | ROW340 | ROW341 | ROW171 | ROW511 |
| G341   | ROW341 | ROW340 | ROW511 | ROW171 |
| :      | :      | :      | :      | :      |
| G676   | ROW676 | ROW677 | ROW338 | ROW678 |
| G677   | ROW677 | ROW676 | ROW678 | ROW338 |
| G678   | ROW678 | ROW679 | ROW339 | ROW679 |
| G679   | ROW679 | ROW678 | ROW679 | ROW339 |

**SSD1677** | Rev 1.0 | P 36/47 | Nov 2018 | **Solomon Systech** 

Figure 8-1: Output pin assignment on different setting of GD and SM



**SSD1677** | Rev 1.0 | P 37/47 | Nov 2018 | **Solomon Systech** 

### 8.2 Data Entry Mode Setting (11h)

This command has multiple configurations and each bit setting is described as follows:

Table 8-3: POR settings for Data Entry Mode Setting (Command 0x11)

| R/W | DC   | IB7 | IB6 | IB5 | IB4 | IB3 | IB2 | IB1 | IB0 |
|-----|------|-----|-----|-----|-----|-----|-----|-----|-----|
| W   | 1    |     |     |     |     |     | AM  | ID1 | ID0 |
| PC  | DR . | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1   |

**ID[1:0]:** The address counter is automatically incremented by 1, after data is written to the RAM when ID[1:0] = "01". The address counter is automatically decremented by 1, after data is written to the RAM when ID[1:0] = "00". The setting of incrementing or decrementing of the address counter can be made independently in each upper and lower bit of the address. The direction of the address when data is written to the RAM is set by AM bits.

**AM:** Set the direction in which the address counter is updated automatically after data are written to the RAM. When AM = "0", the address counter is updated in the X direction. When AM = "1", the address counter is updated in the Y direction. When window addresses are selected, data are written to the RAM area specified by the window addresses in the manner specified with ID[1:0] and AM bits.

Table 8-4: Address counter directions of ID and AM settings (Command 0x11)



**SSD1677** | Rev 1.0 | P 38/47 | Nov 2018 | **Solomon Systech** 

## 8.3 Set RAM X - Address Start / End Position (44h)

This command is used to set the start/ end position of the window address in X-direction.

Table 8-5: POR settings for Set RAM X - Address Start / End Position (Command 0x44)

| R/W | DC | IB7  | IB6  | IB5  | IB4  | IB3  | IB2  | IB1  | IB0  |
|-----|----|------|------|------|------|------|------|------|------|
| W   | 1  | XSA7 | XSA6 | XSA5 | XSA4 | XSA3 | XSA2 | XSA1 | XSA0 |
| PO  | R  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| W   | 1  | -    | -    | -    | -    | -    | -    | XSA9 | XSA8 |
| PO  | R  | -    | -    | -    | -    | -    | -    | 0    | 0    |
| W   | 1  | XEA7 | XEA6 | XEA5 | XEA4 | XEA3 | XEA2 | XEA1 | XEA0 |
| PO  | R  | 1    | 0    | 1    | 1    | 1    | 1    | 1    | 1    |
| W   | 1  | -    | -    | -    | -    | -    | -    | XEA9 | XEA8 |
| POR |    | -    | -    | -    | -    | -    | -    | 1    | 1    |

**XSA[9:0]/XEA[9:0]:** Specify the start/end positions of the window address in the X direction by an address unit. Data is written to the RAM within the area determined by the addresses specified by XSA [9:0] and XEA [9:0]. These addresses must be set before the RAM write.

It allows on XEA [9:0]  $\leq$  XSA [9:0]. The settings follow the condition on 00h  $\leq$  XSA [9:0], XEA [9:0]  $\leq$  3BFh. The window is followed by the control setting of Data Entry Setting (R11h)

#### 8.4 Set RAM Y - Address Start / End Position (45h)

This command is used to set the start/ end position of the window address in Y-direction.

Table 8-6: POR settings for Set RAM Y - Address Start / End Position (Command 0x45)

| R/W | DC | IB7  | IB6  | IB5  | IB4  | IB3  | IB2  | IB1  | IB0  |
|-----|----|------|------|------|------|------|------|------|------|
| W   | 1  | YSA7 | YSA6 | YSA5 | YSA4 | YSA3 | YSA2 | YSA1 | YSA0 |
| PC  | R  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| W   | 1  | 0    | 0    | 0    | 0    | 0    | 0    | YSA9 | YSA8 |
| PC  | R  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| W   | 1  | YEA7 | YEA6 | YEA5 | YEA4 | YEA3 | YEA2 | YEA1 | YEA0 |
| PC  | R  | 1    | 0    | 1    | 0    | 0    | 1    | 1    | 1    |
| W   | 1  | 0    | 0    | 0    | 0    | 0    | 0    | YEA9 | YEA8 |
| PC  | R  | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    |

YSA[9:0]/YEA[9:0]: Specify the start/end positions of the window address in the Y direction by an address unit. Data is written to the RAM within the area determined by the addresses specified by YSA [9:0] and YEA [9:0]. These addresses must be set before the RAM write.

It allows YEA [9:0]  $\leq$  YSA [9:0]. The settings follow the condition on 00h  $\leq$  YSA [9:0], YEA [9:0]  $\leq$  2A7h. The window is followed by the control setting of Data Entry Setting (R11h)

**SSD1677** | Rev 1.0 | P 39/47 | Nov 2018 | **Solomon Systech** 

#### 8.5 Set RAM Address Counter (4Eh-4Fh)

These commands are used to set the start position of RAM address counter.

Table 8-7 : POR settings for Set RAM Address Counter (Command 0x4E~4F)

| Reg# | R/W | DC   | IB7  | IB6  | IB5  | IB4  | IB3  | IB2  | IB1  | IB0  |
|------|-----|------|------|------|------|------|------|------|------|------|
|      | w   | 1    | XAD7 | XAD6 | XAD5 | XAD4 | XAD3 | XAD2 | XAD1 | XAD0 |
| 4Eh  | POR |      | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
|      | W   | 1    | -    | -    | -    | -    | -    | -    | XAD9 | XAD8 |
|      | POR |      | -    | -    | -    | -    | -    | -    | 0    | 0    |
|      | W   | 1    | YAD7 | YAD6 | YAD5 | YAD4 | YAD3 | YAD2 | YAD1 | YAD0 |
| 4Fh  | PC  | OR . | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 4611 | W   | 1    | -    | -    | -    | -    | -    | -    | YAD9 | YAD8 |
|      | PC  | DR   | -    | -    | -    | -    | -    | -    | 0    | 0    |

**XAD[9:0]:** Make initial settings for the RAM X address in the address counter (AC). **YAD[9:0]:** Make initial settings for the RAM Y address in the address counter (AC).

After RAM data is written, the address counter is automatically updated according to the settings with AM, ID bits and setting for a new RAM address is not required in the address counter. Therefore, data is written consecutively without setting an address. The address counter is not automatically updated when data is read out from the RAM. RAM address setting cannot be made during the standby mode. The address setting should be made within the area designated with window addresses which is controlled by the Data Entry Setting (R11h) {AM, ID[1:0]}; RAM Address XStart / XEnd Position (R44h) and RAM Address Ystart / Yend Position (R45h). Otherwise undesirable image will be displayed on the Panel.

**SSD1677** | Rev 1.0 | P 40/47 | Nov 2018 | **Solomon Systech** 

## 9 Operation Flow and Code Sequence

## 9.1 General operation flow to drive display panel



Figure 9-1: Operation flow to drive display panel

**SSD1677** | Rev 1.0 | P 41/47 | Nov 2018 | **Solomon Systech** 

## 10 Absolute Maximum Rating

**Table 10-1: Maximum Ratings** 

| Symbol           | Parameter                   | Rating                         | Unit |
|------------------|-----------------------------|--------------------------------|------|
| Vcı              | Logic supply voltage        | -0.5 to +4.0                   | V    |
| Vin              | Logic Input voltage         | -0.5 to V <sub>DDIO</sub> +0.5 | V    |
| Vouт             | Logic Output voltage        | -0.5 to V <sub>DDIO</sub> +0.5 | V    |
| Topr             | Operation temperature range | -25 to 85                      | ℃    |
| T <sub>STG</sub> | Storage temperature range   | -65 to +150                    | ∞    |

Maximum ratings are those values beyond which damages to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Description section

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. For proper operation it is recommended that  $V_{Cl}$  be constrained to the range  $V_{SS} < V_{Cl}$ . Reliability of operation is enhanced if unused input is connected to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DDIO}$ ). Unused outputs must be left open. This device may be light sensitive. Caution should be taken to avoid exposure of this device to any light source during normal operation. This device is not radiation protected.

#### 11 Electrical Characteristics

The following specifications apply for: VSS=0V, VCI=3.0V, VDD=1.8V, T<sub>OPR</sub>=25℃.

Table 11-1: DC Characteristics

| Symbol                 | Parameter                        | Applicable pin                     | Test Condition | Min.                                  | Тур.                | Max.                                      | Unit |
|------------------------|----------------------------------|------------------------------------|----------------|---------------------------------------|---------------------|-------------------------------------------|------|
| Vcı                    | VCI operation voltage            | VCI                                |                | 2.2                                   | 3.0                 | 3.3                                       | V    |
| V <sub>DD</sub>        | VDD operation voltage            | VDD                                |                | 1.7                                   | 1.8                 | 1.9                                       | V    |
| V <sub>COM_DC</sub>    | VCOM_DC output voltage           | VCOM                               |                | -4.0                                  |                     | -0.1                                      | V    |
| dV <sub>COM_DC</sub>   | VCOM_DC output voltage deviation | VCOM                               |                | -100                                  |                     | 100                                       | mV   |
| Vcom_ac                | VCOM_AC output voltage           | VCOM                               |                | V <sub>SL</sub> + V <sub>COM_DC</sub> | V <sub>СОМ_DС</sub> | V <sub>SH1</sub> +<br>V <sub>COM_DC</sub> | ٧    |
| V <sub>GATE</sub>      | Gate output voltage              | G0~G679                            |                | -20                                   |                     | +20                                       | V    |
| V <sub>GATE(p-p)</sub> | Gate output peak to peak voltage | G0~G679                            |                |                                       |                     | 40                                        | V    |
| V <sub>SH1R</sub>      | Positive Source output voltage   | VSH1R                              |                | +9                                    | +15                 | +17                                       | V    |
| dV <sub>SH1R</sub>     | VSH1R output voltage deviation   | VSH1R                              |                | -200                                  |                     | 200                                       | mV   |
| V <sub>SH2R</sub>      | Positive Source output voltage   | VSH2R                              |                | +2.4                                  | +5                  | +17                                       | V    |
| dV <sub>SH2R</sub>     | VSH2R output voltage             | VSH2R                              | 2.4V to 8.8V   | -100                                  |                     | 100                                       | mV   |
|                        | deviation                        |                                    | 8.8V to 17V    | -200                                  |                     | 200                                       | mV   |
| Vslr                   | Negative Source output voltage   | VSLR                               |                | -17                                   | -15                 | -9                                        | V    |
| dV <sub>SLR</sub>      | VSLR output voltage deviation    | VSLR                               |                | -200                                  |                     | 200                                       | mV   |
| ViH                    | High level input voltage         | SDA, SCL, CS#,<br>D/C#, RES#, BS1, |                | 0.8V <sub>DDIO</sub>                  |                     |                                           | V    |
| VIL                    | Low level input voltage          | M/S#, EXTVDD, CL                   |                |                                       |                     | 0.2V <sub>DDIO</sub>                      | V    |
| Voh                    | High level output voltage        | SDA, BUSY, CL                      | IOH = -100uA   | 0.9V <sub>DDIO</sub>                  |                     |                                           | V    |
| Vol                    | Low level output voltage         |                                    | IOL = 100uA    |                                       |                     | $0.1V_{\text{DDIO}}$                      | V    |

**SSD1677** Rev 1.0 P 42/47 Nov 2018 **Solomon Systech** 

| Symbol           | Parameter                     | Applicable pin | Test Condition                                                                                                                           | Min.  | Тур. | Max.  | Unit |
|------------------|-------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|
| V <sub>PP</sub>  | OTP Program voltage           | VPP            |                                                                                                                                          | 7.25  | 7.5  | 7.75  | V    |
| Islp_VCI         | Sleep mode current            | VCI            | - DC/DC off - No clock - No output load - MCU interface access - RAM data access                                                         |       | 25   | 40    | uA   |
| Idslp_VCI        | Deep sleep mode current       | VCI            | <ul> <li>DC/DC off</li> <li>No clock</li> <li>No output load</li> <li>No MCU interface access</li> <li>Cannot retain RAM data</li> </ul> |       | 1    | 5     | uA   |
| lopr_VCI         | Operating Mode current        | VCI            | VCI=3.0V                                                                                                                                 |       | 2.0  |       | mA   |
| $V_{GH}$         | Operating Mode Output Voltage | VGH            | Enable Clock and<br>Analog by Master                                                                                                     | 19.5  | 20   | 20.5  | V    |
| V <sub>SH1</sub> |                               | VSH1           | Activation Command VGH=20V  VGL=-VGH                                                                                                     | 14.8  | 15   | 15.2  | V    |
| $V_{SH2}$        |                               | VSH2           | VSH1=15V<br>VSH2=5V                                                                                                                      | 4.9   | 5    | 5.1   | V    |
| V <sub>SL</sub>  |                               | VSL            | VSL=-15V<br>VCOM = -2V                                                                                                                   | -15.2 | -15  | -14.8 | ٧    |
| Vсом             |                               | VCOM           | No waveform transitions. No loading. No RAM read/write No OTP read /write                                                                | -2.2  | -2   | -1.8  | V    |

## **Table 11-2: Regulators Characteristics**

| Symbol | Parameter    | Test Condition | Applicable pin | Min. | Тур. | Max. | Unit |
|--------|--------------|----------------|----------------|------|------|------|------|
| IVGH   | VGH current  | VGH = 20V      | VGH            |      |      | 1000 | uA   |
| IVGL   | VGL current  | VGL = -VGH     | VGL            |      |      | 1000 | uA   |
| IVSH   | VSH1 current | VSH1 = +15V    | VSH1           |      |      | 2000 | uA   |
| IVSH1  | VSH2 current | VSH2 = +5V     | VSH2           |      |      | 2000 | uA   |
| IVSL   | VSL current  | VSL = -15V     | VSL            |      |      | 2000 | uA   |
| IVCOM  | VCOM current | VCOM = -2V     | VCOM           |      |      | 2000 | uA   |

**SSD1677** Rev 1.0 P 43/47 Nov 2018 **Solomon Systech** 

## 12 AC Characteristics

## 12.1 Serial Peripheral Interface

The following specifications apply for: VDDIO - VSS = 2.2V to 3.7V, TopR = 25°C, CL=30pF

Table 12-1: Serial Peripheral Interface Timing Characteristics

#### Write mode

| Symbol              | Parameter                                                                    | Min | Тур | Max | Unit |
|---------------------|------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>SCL</sub>    | SCL frequency (Write Mode)                                                   |     |     | 20  | MHz  |
| t <sub>CSSU</sub>   | Time CS# has to be low before the first rising edge of SCLK                  | 20  |     |     | ns   |
| t <sub>CSHLD</sub>  | Time CS# has to remain low after the last falling edge of SCLK               | 20  |     |     | ns   |
| t <sub>CSHIGH</sub> | Time CS# has to remain high between two transfers                            | 100 |     |     | ns   |
| tsclcyc             | SCL cycle time                                                               | 50  |     |     | ns   |
| tsclhigh            | Part of the clock period where SCL has to remain high                        | 25  |     |     | ns   |
| tscllow             | Part of the clock period where SCL has to remain low                         | 25  |     |     | ns   |
| t <sub>SISU</sub>   | Time SI (SDA Write Mode) has to be stable before the next rising edge of SCL | 10  |     |     | ns   |
| t <sub>SIHLD</sub>  | Time SI (SDA Write Mode) has to remain stable after the rising edge of SCL   | 40  |     |     | ns   |

## Read mode

| Symbol               | Parameter                                                                | Min | Тур | Max | Unit |
|----------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>SCL</sub>     | SCL frequency (Read Mode)                                                |     |     | 2.5 | MHz  |
| tcssu                | Time CS# has to be low before the first rising edge of SCLK              | 100 |     |     | ns   |
| tcshld               | Time CS# has to remain low after the last falling edge of SCLK           | 50  |     |     | ns   |
| t <sub>CSHIGH</sub>  | Time CS# has to remain high between two transfers                        | 250 |     |     | ns   |
| t <sub>SCLHIGH</sub> | Part of the clock period where SCL has to remain high                    | 180 |     |     | ns   |
| t <sub>SCLLOW</sub>  | Part of the clock period where SCL has to remain low                     | 180 |     |     | ns   |
| t <sub>SOSU</sub>    | Time SO(SDA Read Mode) will be stable before the next rising edge of SCL |     | 50  |     | ns   |
| t <sub>SOHLD</sub>   | Time SO (SDA Read Mode) will remain stable after the falling edge of SCL |     | 0   |     | ns   |

Note: All timings are based on 20% to 80% of VDDIO-VSS

Figure 12-1: SPI timing diagram



**SSD1677** | Rev 1.0 | P 44/47 | Nov 2018 | **Solomon Systech** 

## 13 Application Circuit

Figure 13-1: Schematic of SSD1677 application circuit



Table 13-1: Component list for SSD1677 application circuit

| Part Name | Value            | Reference Part/ Requirement        |
|-----------|------------------|------------------------------------|
| C0-C1     | 1uF              | 0603; X5R/X7R; Voltage Rating: 6V  |
| C2-C7     | 4.7uF            | 0805; X5R/X7R; Voltage Rating: 25V |
| C8        | 1uF              | 0805; X7R; Voltage Rating: 25V     |
| R1        | 2.2 Ohm          | 0805; 1%                           |
| D1-D3     | Diode            | MBR0530                            |
| Q1        | NMOS             | Si1304BDL                          |
| L1        | 47uH             | CDRH2D18/ LDNP-470NC               |
| U1        | 0.5mm ZIF socket | 24pins, 0.5mm pitch                |

Remark: Component value is subjected to change and depends on panel loading.

**SSD1677** | Rev 1.0 | P 45/47 | Nov 2018 | **Solomon Systech** 

## 14 Package Information

Figure 14-1: SSD1677Z and SSD1677Z8 tray information



| Symbol | Spec (mm)          |
|--------|--------------------|
| W1     | 101.60±0.10        |
| W2     | 91.55±0.10         |
| W3     | 91.85±0.10         |
| Н      | 4.55±0.10          |
| Dx     | 26.50±0.05         |
| TPx    | 48.60±0.10         |
| Dy     | 7.90±0.05          |
| Тру    | 85.80±0.10         |
| Px     | 24.30±0.05         |
| Ру     | 3.30±0.05          |
| Χ      | 22.25±0.05         |
| Υ      | 1.51±0.05          |
| Z      | 0.40±0.05          |
| X1     | 22.25±0.05         |
| Y1     | 1.51±0.05          |
| Z1     | 0.35±0.05          |
| N      | 81 (pocket number) |

**SSD1677** Rev 1.0 P 46/47 Nov 2018 **Solomon Systech** 

Solomon Systech reserves the right to make changes without notice to any products herein. Solomon Systech makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Solomon Systech assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any, and all, liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typical" must be validated for each customer application by the customer's technical experts. Solomon Systech does not convey any license under its patent rights nor the rights of others. Solomon Systech products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Solomon Systech product could create a situation where personal injury or death may occur. Should Buyer purchase or use Solomon Systech products for any such unintended or unauthorized application, Buyer shall indemnify and hold expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Solomon Systech was negligent regarding the design or manufacture of the part.

The product(s) listed in this datasheet comply with Directive 2011/65/EU of the European Parliament and of the council of 8 June 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment and People's Republic of China Electronic Industry Standard GB/T 26572-2011 "Requirements for concentration limits for certain hazardous substances in electronic information products (电子电器产品中限用物質的限用要求)". Hazardous Substances test report is available upon request.

http://www.solomon-systech.com

**SSD1677** | Rev 1.0 | P 47/47 | Nov 2018 | **Solomon Systech**