# Data Wrapper Module Test Plan and Results

## Hongkuan Yu

#### Jan 2025

## Contents

| 1 | DUT                                   | 2 |
|---|---------------------------------------|---|
| 2 | Simulation Testbench (Dynamic)        | 4 |
| 3 | Formal Property Verification (Static) | 5 |
| 4 | UVM (1.1d)                            | 8 |

#### 1 DUT

This module is simple, so I include the SystemVerilog code of dut.sv below.

```
module dut(clk,
           rst_n,
           rxd,
           rx_dv,
           txd,
           tx_en);
    input clk;
    input rst_n;
    input[7:0] rxd;
    input rx_dv;
    output [7:0] txd;
    output tx_en;
    reg[7:0] txd;
    reg tx_en;
    always @(posedge clk) begin
       if(!rst_n) begin
          txd <= 8'b0;
          tx_en <= 1'b0;
       end
       else begin
          txd <= rxd;</pre>
          tx_en <= rx_dv;</pre>
       end
    end
endmodule
```

This dut.sv serves as a simple data wrapper. The I/O ports of dut.sv and their functions are shown in Table 1 below.

| input (wire) | $\operatorname{clk}$ | 1 bit  | Global clock               |
|--------------|----------------------|--------|----------------------------|
| input (wire) | $rst\_n$             | 1 bit  | Active-low reset           |
| input (wire) | $\operatorname{rxd}$ | 8 bits | Data received              |
| input (wire) | $rx_dv$              | 1 bit  | Valid for data received    |
| output (reg) | $\operatorname{txd}$ | 8 bits | Data transmitted           |
| output (reg) | $tx_en$              | 1 bit  | Valid for data transmitted |

Table 1: I/O ports of dut.sv and their functions

The module's I/O graphic overview is shown in Figure 1 below.



Figure 1: Wrapper Module's I/O Overview

#### 2 Simulation Testbench (Dynamic)

Create sim\_tb folder holding simulation testbench. Write a testbench dut\_tb.sv to verify the dut.sv dynamically by Synopsys VCS.

Create sim\_tb\_script folder for necessary scripts. Create filelist.f and Makefile containing normal simulation commands.

Create sim\_tb\_results folder for simulation testbench results. The results of the simulation testbench meet expectations: the output signals tx\_en and txd successfully get the correct value of rx\_dv and rxd after one clock period, separately. The result waveform is shown below in Figure 2 with decimal representation.



Figure 2: Simulation Testbench Result

#### 3 Formal Property Verification (Static)

Create sva folder for formal property verification. Write a formal property verification dut\_sva.sv to verify dut.sv statically.

Create sva\_script folder for necessary scripts. Create filelist.f and Makefile containing operation commands of formal verification tool.

Create sva\_results folder for formal property verification results.

The truth table of implication operator  $|-\rangle$  and  $|-\rangle$  ( $|-\rangle$  ##1) is shown below in Figure 3.

| p | q | $p \rightarrow q$ |
|---|---|-------------------|
| T | T | T                 |
| T | F | F                 |
| F | T | T                 |
| F | F | T                 |

Figure 3: Truth Table of Implication Operator

According to the truth table, the implication will always be true if the first condition goes false. Hence, for the same first condition, both itself and its negation should be checked (or use cover). The SystemVerilog Assertions written for dut.sv are shown below.

```
property check_signal_and_data_1;
    @(posedge clk) disable iff(!rst_n)
    !rx_dv |=> !tx_en && txd == $past(rxd);
endproperty

property check_signal_and_data_2;
    @(posedge clk) disable iff(!rst_n)
    rx_dv |=> tx_en && txd == $past(rxd);
endproperty

Also, check the functionality of the active-low reset.

property active_low_reset_functionality;
    @(posedge clk)
    $rose(rst_n) |-> (txd == 8'h0 && tx_en == 0);
endproperty
```

Notice that VC Formal will give half-correct with red vacuity when checking the negation of the active-low reset, i.e. **\$fell(rst\_n)**. So does checking to hold for the active-low reset, i.e. **!rst\_n**. Still trying to figure out the reason for both of them.

All showed property passed. The result is shown below in Figure 4.



Figure 4: VC Formal FPV Result

### 4 UVM (1.1d)

Create uvm folder holding all UVM components. The UVM components include (from top to bottom): a base test, environment, model, scoreboard, agent, sequencer, transaction, driver, and monitor. Two different test cases serve as two different sequences. An interface is included for portable design. top\_tb.sv connects them all.

Create uvm\_script folder for necessary scripts. Create filelist.f and Makefile containing UVM simulation commands.

Create uvm\_results folder for UVM results.

The structure of this UVM platform is shown in Figure 5 below. This platform does not contain the UVM register model.



Figure 5: Structure of UVM Platform

This platform's UVM tree is shown in Figure 6 below.



Figure 6: UVM Tree

The transaction mimics the bitstream of an ethernet connection by generating random MAC addresses and other related information. Test case 0 does not restrict the bitstream length. Test case 1 restricts the bitstream length to 60 bytes. Both test cases passed. Please refer to the .log file respectively in the uvm\_results folder.

## References