

# **Chapter 4 The Processor**

Computer Architecture and Organization School of CSEE







#### 1. Review

- Logic design review
- MIPS instruction review
- 2. Building Datapath
- 3. A Simple Implementation Scheme



#### Introduction



- In this section, we will review several issues covered in Logic Design course.
- Make sure that you know the difference between combinational circuit and sequential circuit.
- Also be aware of the behavior of synchronous sequential circuit.



# Two Types of Implementation Components



- Elements that operate on data values (combinational):
   e.g. ALU
  - combinational : outputs depends only on the current inputs (same input → same output)
- Elements that contain state (sequential): e.g. memory and registers
  - sequential: outputs depends on the current inputs and current state. (same input → possibly different output)



# Review : Combinational Logic Elements



Adder





AND



NAND









ALU







NOT



#### **Review: State Elements**



- Unclocked vs. Clocked (Asynchronous vs. Synchronous)
- Clocks used in synchronous logic edge triggered (vs. master-slave)
  - when should an element that contains state be updated?





#### **Review: D-latch**



- Two inputs:
  - the data value to be stored (D)
  - the clock signal (C) indicating when to read & store D
- Two outputs:
  - the value of the internal state (Q) and it's complement
- The output is complemented while clock signal is active.







## Review: D flip-flop



- Output changes only on the clock edge
- Master-Slave flip-flop: have ones (or zeros) catching problem







## Review: D flip-flop



#### Edge-triggered flip-flop





### **Review: Our Implementation**



- An edge triggered methodology
- Typical execution:
  - read contents of some state elements,
  - send values through some combinational logic
  - write results to one or more state elements





#### **Exercise**



Explain the difference between synchronous sequential circuit and asynchronous sequential circuit.



## Summary



- In sequential circuit the output depends on present state and input, while the output depends only on input in combinational circuit.
- In synchronous sequential circuit there is a special signal called clock' which synchronize the action of all components.



## **Instruction format Summary**



Three MIPS Instruction Formats:





# **Instruction Summary**



| Category   | Format | Instruction | Format            | Meaning                              |
|------------|--------|-------------|-------------------|--------------------------------------|
| Arithmetic | R      | ADD         | ADD rd,rs,rt      | rd ←rs + rt                          |
|            | R      | SUB         | SUB rd,rs,rt      | rd ← rs – rt                         |
|            | 1      | ADDI        | ADDI rt,rs,imm16  | rt ← rs + se(imm16)                  |
|            | R      | SLT         | SLT rd,rs,rt      | rd ← (rs <rt)?1:0< td=""></rt)?1:0<> |
|            | 1      | SLTI        | SLTI rt,rs, imm16 | rt 	← (rs>se(imm16))?1:0             |
| Logical    | R      | AND         | AND rd,rs,rt      |                                      |
|            | R      | OR          | OR rd,rs,rt       |                                      |
|            | I      | ANDI        | ANDI rt,rs,imm16  | rt ← rs & ze(imm16)                  |
|            | R      | NOR         | NOR rd, rs, rt    |                                      |
|            | R      | SLL         | SLL rd, rs, shamt |                                      |
|            | R      | SRL         | SRL rd, rs, shamt |                                      |
| Data       | 1      | LW          | LW rt, imm16(rs)  | rt ←M[rs+se(imm16)]                  |
| Transfer   | 1      | SW          | SW rt, imm16(rs)  | M[rs+se(imm16)]←rt                   |
| Control    | 1      | BEQ         | BEQ rs,rt, imm16  | if (rs == rt) PC ← PC+se(imm16)*4    |
| Transfer   | 1      | BNE         | BNE rs,rt, imm16  | If (rs != rt) PC ← PC+se(imm16)*4    |
|            | R      | JR          | JR rs             | PC <b>←</b> rs                       |
|            | J      | JAL         | JAL imm26         | \$ra ← PC+4; PC ← imm26*4            |
|            | J      | J           | J imm26           | PC <b>←</b> imm26*4                  |





#### 1. Review

- Logic design review
- MIPS instruction review

## 2. Building Datapath

3. A Simple Implementation Scheme



#### Introduction



- In this section we will learn basic datapath for single clock cycle datapath. The instruction is executed in one clock cycle in single clock cycle CPU.
- The datapath is arranged according to the MIPS instruction set.



## The Processor: Datapath & Control With



- We're ready to look at an implementation of the MIPS
- Simplified to contain only:
  - memory-reference instructions: lw, sw
  - arithmetic-logical instructions: add, sub, and, or, slt
  - control flow instructions: beq, j
- Generic Implementation:
- etci 1. use the program counter (PC) to supply instruction address
  - 2. get the instruction from memory
- 3. read registers
  - 4. use the instruction to decide exactly what to do

-> Stored Program Concept



### add Operation



| 31 | 26     | 21     | 16     | 11     | 6      | 0      |
|----|--------|--------|--------|--------|--------|--------|
|    | ор     | rs     | rt     | rd     | shamt  | funct  |
|    | 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |
|    | 000000 |        |        |        | 00000  | 100000 |



#### **RTL Description**

Fetch instruction from memory ADD operation Calculate next address

Register Transfer Language

RTL



## sub Operation



| 31 | 26     | 21     | 16     | 11     | 6      | 0      |
|----|--------|--------|--------|--------|--------|--------|
|    | ор     | rs     | rt     | rd     | shamt  | funct  |
|    | 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |
| 0  | 00000  |        |        |        | 00000  | 100010 |



## **RTL Description**

Fetch instruction from memory SUB operation Calculate next address



## **Iw Operation**





#### lw rt, rs, imm16

```
IR ← mem[PC];
Addr ← R[rs] + SignExt(imm16);
R[rt] ← Mem[Addr];
PC ← PC + 4;
```

#### **RTL Description**

Fetch instruction from memory Compute memory address Load data into register Calculate next address





### sw Operation





#### sw rt, rs, imm16

```
IR ← mem[PC];
Addr ← R[rs] + SignExt(imm16);
Mem[Addr] ← R[rt];
PC ← PC + 4;
```

#### RTL Description

Fetch instruction from memory Compute memory address Store data into memory Calculate next address





### beq Operation





#### beq rt, rs, imm16

```
IR \leftarrow mem[PC]; Fetch instruct Cond \leftarrow R[rs] + \simR[rt] + 1; Compute con PC \leftarrow Cond ? PC + 4; Fall through if : PC + 4 + (SignExt(imm16) << 2)
```

#### RTL Description

Fetch instruction from memory Compute conditional Cond Fall through if non-zero Cond

Branch if zero Cond

However, the instruction won't be stored in IR in single clock cycle implementation. Why?



# Abstract/Simplified View of Implementation





We need separate memory for instruction and data. Why?





Has been built using D flip-flops







#### Has been built using D flip-flops







Note: we still use the real clock to determine when to write







Note: We can read and write at the same time!





# Components for Simple Implementation



#### Include the functional units we need for each instruction





## **ALU** with 4 control signals





| ALU control lines | Function         |  |
|-------------------|------------------|--|
| 0000              | AND              |  |
| 0001              | OR               |  |
| 0010              | add              |  |
| 0110              | subtract         |  |
| 0111              | set on less than |  |
| 1100              | NOR              |  |



#### **MIPS ALU**





•Note: zero is 1 when the result is zero!



#### **Status Bit**



#### Status bits (or condition code)

- 1. Z : zero {1 if result is 00 if result is non-zero
- 2.  $S: sign \left\{ \begin{array}{ll} 0 & \text{if result is positive number} \\ 1 & \text{if result is negative number} \end{array} \right.$
- 3. V : overflow { 0 if overflow does not occur1 if overflow occurs
- 4. C : carryout { 0 if there is a carryout1 if there is no carryout



## **Instruction Fetch Datapath**







## Datapath for R-type Instructions





a. Registers b. ALU

add, sub, and, or, slt



## **Datapath for a Load or Store**







## Datapath for a Branch







## R-type + (Load or Store)



Need two extra multiplexers.





# R-type + (Load / Store) + Branch + PC 바 발등대학교



Use multiplexers to stitch them together





## Summary



We have built datapath for single clock cycle datapath.
 The components are arranged so that data can flow through them to produce correct output.





#### 1. Review

- Logic design review
- MIPS instruction review
- 2. Building Datapath
- 3. A Simple Implementation Scheme



#### Introduction



- In this section we will learn control signals for datapath built in previous section.
- We will also see how data flows MIPS CPU for each MIPS instruction.
- Also we will try to measure its performance.



# Operation/Instruction Format Summary



#### Add, sub, and, or

- add rd, rs, rt
- and rd, rs, rt

| 3 | 1 26   | 21     | 16     | 11     | 6      | 0      |
|---|--------|--------|--------|--------|--------|--------|
|   | op     | rs     | rt     | rd     | shamt  | funct  |
|   | 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

#### Load, store

- lw rt, rs, imm16
- sw rt, rs, imm16

# Branch

beq rs, rt, imm16

| 3 | 31 26  | 21     | 16     |         | 0 |
|---|--------|--------|--------|---------|---|
|   | op     | rs     | rt     | imm16   |   |
| _ | 6 bits | 5 bits | 5 bits | 16 bits |   |



# R-type + (Load or Store) + Branch + PC



More multiplexer...





### **Detailed Design of Control**



- Control Signal Types
  - Selecting the operations to perform (ALU, read/write, etc.)
  - Controlling the flow of data (selecting multiplexer inputs)
- Information comes from the 32 bits of the instruction
- Example: add \$8, \$17, \$18 Instruction Format:

| add | 000000 | 10001 | 10010 | 01000 | 00000 | 100000 |
|-----|--------|-------|-------|-------|-------|--------|
|     | ор     | rs    | rt    | rd    | shamt | funct  |
|     | •      |       |       |       |       |        |
| and | 000000 |       |       |       |       | 100100 |
| or  | 000000 |       |       |       |       | 100101 |
| sub | 000000 |       |       |       |       | 100010 |
| slt | 000000 |       |       |       |       | 101010 |

- ALU operation is based on op. code and function code



# Detailed Design of Control : ALU Control



e.g., what should the ALU do with this instruction

Example: lw \$1, 100(\$2)

| 35 | 2  | 1  | 100           |
|----|----|----|---------------|
| ор | rs | rt | 16 bit offset |

lw

SW

beq

| 100011 |  |  |
|--------|--|--|
| 101011 |  |  |
| 000100 |  |  |

Need 'add' op.

Need 'add' op.

Need 'sub' op.

| ALU control lines | Function         |
|-------------------|------------------|
| 0000              | AND              |
| 0001              | OR               |
| 0010              | add              |
| 0110              | subtract         |
| 0111              | set on less than |
| 1100              | NOR              |
|                   |                  |





# Detailed Design of Control : ALU Control



- output : 4-bit ALU control input
- input :
  - ALUop from 'control' component

```
00 = lw, sw
01 = beq,
10 = arithmetic
```

ALUOp computed from op. code in instruction

function code for arithmetic





# Detailed Design of Control : ALU Control



Describe it using a truth table (can be turned into gates):

lw, sw beq

R-format (add,sub, and,or,slt)

| ALI    | Function field |    |    |    |    |    | Onevetion |           |
|--------|----------------|----|----|----|----|----|-----------|-----------|
| ALUOp1 | ALUOp0         | F5 | F4 | F3 | F2 | F1 | F0        | Operation |
| 0      | 0              | Х  | X  | Х  | Х  | X  | X         | 0010      |
| Х      | 1              | Х  | X  | Х  | Х  | X  | X         | 0110      |
| 1      | Х              | Х  | Х  | 0  | 0  | 0  | 0         | 0010      |
| 1      | Х              | Х  | Х  | 0  | 0  | 1  | 0         | 0110      |
| 1      | Х              | Х  | Х  | 0  | 1  | 0  | 0         | 0000      |
| 1      | Х              | Х  | Х  | 0  | 1  | 0  | 1         | 0001      |
| 1      | Х              | Х  | Х  | 1  | 0  | 1  | 0         | 0111      |



# ALU control signal and its action



| Instruction opcode | ALUOp | Instruction<br>Operation | Function field | Desired<br>ALU action | ALU<br>control<br>Input |
|--------------------|-------|--------------------------|----------------|-----------------------|-------------------------|
| LW                 | 00    | load word                | XXXXXX         | add                   | 0010                    |
| SW                 | 00    | store word               | XXXXXX         | add                   | 0010                    |
| Branch equal       | 01    | banch equal              | XXXXXX         | subtract              | 0110                    |
| R-type             | 10    | add                      | 100000         | add                   | 0010                    |
| R-type             | 10    | subtract                 | 100010         | subtract              | 0110                    |
| R-type             | 10    | AND                      | 100100         | and                   | 0000                    |
| R-type             | 10    | OR                       | 100101         | or                    | 0001                    |
| R-type             | 10    | set on less<br>than      | 101010         | set on less<br>than   | 0111                    |



# **Control Signals**



| Signal<br>name | Effect when disserted                                                                       | Effect when asserted                                                                                   |
|----------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| RegDst         | The register destination number for the Write register comes from the rt field (bits 20:16) | The register destination number for the Write register comes from the rd field (bits15:11)             |
| RegWrite       | None.                                                                                       | The register on the Write register input is written with the value on the Write data Input             |
| ALUSrc         | The second ALU operand comes from the second register file output (Read data2)              | The second ALU operand is the sign-extended, lower 16 bits of the instruction.                         |
| PCSrc          | The PC is replaced by the output of the adder that computes the value of PC +4              | The PC is replaced by the output of the adder that computes the branch target.                         |
| MemRead        | None.                                                                                       | Data memory contents designated by the address input are put on the Read data output.                  |
| MemWrite       | None.                                                                                       | Data memory contents designated by the address input are replaced by the value on the Write data input |
| MemtoReg       | The value fed to the register Write data input comes from the ALU                           | The value fed to the register Write data input comes from the data memory                              |



#### With Control Unit







# **Detailed Design of Control**



| Instruction | RegDst | ALUSrc | Memto-<br>Reg | Reg<br>Write | Mem<br>Read | Mem<br>Write | Branch | ALUOp<br>1 | ALUOp<br>0 |
|-------------|--------|--------|---------------|--------------|-------------|--------------|--------|------------|------------|
| R-format    |        |        |               |              |             |              |        |            |            |
| lw          |        |        |               |              |             |              |        |            |            |
| sw          |        |        |               |              |             |              |        |            |            |
| beg         |        |        |               |              |             |              |        |            |            |





## A Simple Cycle Implementation



- = A single clock implementation
  - All instructions are executed in one clock cycle. Thus, no resource can be used more than once per instruction.
  - → need separate instruction and data memory.
    need several adders.



#### R-format instructions dataflow



Only 'add', 'sub', 'and', 'or', and 'slt' instructions are considered.
 Ex) add \$s0, \$t0, \$t1





## **R-format Operation Control**



We thus have the following control signals for these ops:

RegDst 1 to select Rd

RegWrite 1 to enable writing Rd

ALUSrc 0 to select Rt value from register file

ALUOp Dependent on operation (see below)

MemWrite 0 to disable writing memory

MemRead 0 to disable reading memory

MemtoReg 0 to select ALU output to register

PCSrc 0 to select next PC

• The ALU requires control based on the op:

add OP(add) and OP(and)

sub OP(sub) or OP(or)

slt OP(slt)



#### I-format 'Load' instruction dataflow







## **I-format Load Operation Control**



We thus have the following control signals for these ops:

RegDst 0 to select Rt

RegWrite 1 to enable writing Rt

ALUSrc 1 to select immediate field value from instruction

ALUOp add

MemWrite 0 to disable writing memory

MemRead 1 to enable reading memory

MemtoReg 1 to select memory output to register

PCSrc 0 to select next PC



### I-format 'Store' instruction dataflow । আই দ্বাইন







## **I-format Store Operation Control**



We thus have the following control signals for these ops:

RegDst X (don't care)

RegWrite 0 to disable writing a register

ALUSrc 1 to select immediate field value from instruction

ALUOp add

MemWrite 1 to enable writing memory

MemRead 0 to disable reading memory

MemtoReg X (don't care)

PCSrc 0 to select next PC



### I-format 'Beq' instruction dataflow









# **I-format Branch Operation Control**



We thus have the following control signals for these ops:

RegDst X (don't care)

RegWrite 0 to disable writing a register

ALUSrc 0 to select Rt value from register file

ALUOp sub

MemWrite 0 to disable writing memory

MemRead 0 to disable reading memory

MemtoReg X (don't care)

PCSrc zero AND branch



# Single-cycle Control Signals Summary



 From the preceding analyses, we have the following control signals required:

| <u>Signal</u> | R-fmt | <u>l-fmt (1w)</u> | I-fmt (sw) | <u>l-fmt (beg)</u> |
|---------------|-------|-------------------|------------|--------------------|
| RegDst        | 1     | 0                 | X          | X                  |
| RegWrite      | 1     | 1                 | 0          | 0                  |
| ALUSrc        | 0     | 1                 | 1          | 0                  |
| ALUOp         | OP    | add               | add        | sub                |
| MemWrite      | 0     | 0                 | 1          | 0                  |
| MemRead       | 0     | 1                 | 0          | 0                  |
| MemtoReg      | 0     | 1                 | X          | X                  |
| PCSrc         | 0     | 0                 | 0          | zero               |

 Note that the only time that the PCSrc signal is active is during a branch, thus

 $PCSrc = (Operation is a branch) \land zero$ 



# **Adding Jump Implementation?**



000010

address(26-bits)

Target = PC(31:28) && (address << 2)





## **Our Single Cycle Control Structure**



- All of the logic is combinational
- We wait for everything to settle down, and the right thing to be done
  - ALU might not produce right answer right away
  - We use write signals along with clock to determine when to write
- Cycle time determined by length of the longest path



We are ignoring some details like setup and hold times



# Single Cycle Implementation Performance



- Calculate cycle time assuming negligible delays except:
  - memory (200ps), ALU and adders (100ps), register file access(50ps)





# Single Cycle Implementation Performance



| instruction class  | Functional u            | Functional units used by the instruction class |                |                      |                        |  |  |  |
|--------------------|-------------------------|------------------------------------------------|----------------|----------------------|------------------------|--|--|--|
| ALU type           | Instr. Fetch<br>(200ps) | register<br>access (50ps)                      | ALU<br>(100ps) |                      | register access (50ps) |  |  |  |
| Load word          | Instr. Fetch<br>(200ps) | register access (50ps)                         | ALU<br>(100ps) | Memory access(200ps) | register access (50ps) |  |  |  |
| Store word         | Instr. Fetch<br>(200ps) | register<br>access (50ps)                      | ALU<br>(100ps) | Memory access(200ps) |                        |  |  |  |
| Conditional Branch | Instr. Fetch<br>(200ps) | register<br>access (50ps)                      | ALU<br>(100ps) |                      |                        |  |  |  |
| Jump               | Instr. Fetch<br>(200ps) |                                                |                |                      |                        |  |  |  |

- The Clock Cycle time with single clock will be determined by the longest instruction, which is 600 ps
- CPI = 1
- Execution Time = instruction# \* CPI \* Clock Cycle Time
   = instruction# \* 600 ps



#### Where we are headed



- Single Cycle Problems:
  - what if we had a more complicated instruction like floating point?
  - waste of chip area
- One Solution:
  - Make cycle time smaller & have different instructions take different numbers of cycles → a multicycle datapath:





### **Summary**



- We verified the MIPS datapath built in previous section executes MIPS instruction correctly.
- Different instruction takes different amount of time to be executed, which gives a room for performance improvement.





- 1. Review
  - Logic design review
  - MIPS instruction review
- 2. Building Datapath
- 3. A Simple Implementation Scheme
- 4. Multicycle Implementation



#### Introduction



- In this section the datapath in previous section is modified to build multi-clock cycle datapath.
- In multicycle datapath, it takes several clock cycles to execute one instruction.
- We need extra components to build multicycle datapath.



## **Multicycle Approach**



- We will be reusing functional units
  - ALU used to compute address and to increment PC
  - Memory used for instruction and data
- We'll use a finite state machine for control



#### Review: finite state machines



- Finite state machines:
  - a set of states and
  - next state function (determined by current state and the input)
  - output function (determined by current state and possibly input)



We'll use a Moore machine (output based only on current state)



# MultiCycle Datapath for MIPS Basic Instructions



- Break up the instructions into steps, each step takes a cycle
  - balance the amount of work to be done
  - restrict each cycle to use only one major functional unit
- At the end of a cycle
  - store values for use in later cycles (easiest thing to do)
  - introduce additional internal registers



# MultiCycle Datapath for MIPS Basic Instructions







### Multicycle datapath







# Comparing simplecycle datapath with multicycle datapath



- Single Memory
- Single ALU
- Several registers are added to store intermediate results
  - Instruction Register
  - A, B
  - ALUout
  - Memory Data Register cf) Memory Address Register
- We need more multiplexers to share functional units.
  - Mux in front of memory
  - Muxes in front of ALU



### **Five Execution Steps**



- 1. Instruction Fetch
- 2. Instruction Decode and Register Fetch
- 3. Execution, Memory Address Computation, or Branch Completion
- 4. Memory Access or R-type instruction completion
- 5. Write-back step

INSTRUCTIONS TAKE FROM 3 - 5 CYCLES!



### **Step 1: Instruction Fetch**



- Use PC to get instruction and put it in the Instruction Register.
- Increment the PC by 4 and put the result back in the PC.
- Can be described succinctly using RTL "Register-Transfer Language"

```
IR <= Memory[PC];
PC <= PC + 4;</pre>
```

Can we figure out the values of the control signals?

What is the advantage of updating the PC now?



#### **Instruction Fetch**



#### RTL Description

```
IR \leftarrow Memory[PC];
PC \leftarrow PC + 4;
```





# Step 2: Instruction Decode and Register Fetch



- Read registers rs and rt in case we need them
- Compute the branch address in case the instruction is a branch
- RTL:

```
A <= Reg[IR[25-21]];
B <= Reg[IR[20-16]];
ALUOut <= PC + (sign-extend(IR[15-0]) << 2);
```

We aren't setting any control lines based on the instruction type

(we are busy "decoding" it in our control logic)



## Instruction Decode and Register Fetch



#### RTL Description

```
A \leftarrow Reg[IR[25-21]];
B \leftarrow Reg[IR[20-16]];
ALUOut \leftarrow PC + (sign-extend(IR[15-0]) << 2);
```

—The ALU is used to calculate the branch destination speculatively in case the operation is, in fact, a branch





# Step 2: Instruction Decode and Register Fetch



 Computing the branch target address is not going to be used in next step if the instruction is not branch. However, it is not harmful doing so at this stage. : Optimistic approach

 Control signals are not determined by instruction in this step. (The control signals in step 1 & 2 are same regardless of instruction type)



## **Step 3: Instruction dependent**



- ALU is performing one of three functions, based on instruction type
- Memory Reference:

```
ALUOut <= A + sign-extend(IR[15-0]);
```

R-type:

```
ALUOut <= A op B;
```

Branch:



### **Step 4: R-type or memory-access**



Loads and stores access memory

```
MDR <= Memory[ALUOut];
          or
Memory[ALUOut] <= B;</pre>
```

R-type instructions completion

```
Reg[IR[15-11]] <= ALUOut;</pre>
```



## Step 5: Memory read completion step [비발동대학교



Reg[IR[20-16]] <= MDR;

What about all the other instructions?



## Multicycle Implementation (including 'jump' instruction & Control Unit)







## **Summary**



| Step name                                               | Action for R-type instructions                            | Action for memory-reference instructions                       | Action for branches            | Action for                          |
|---------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------|--------------------------------|-------------------------------------|
| Instruction fetch                                       | instructions instructions branches jumps  IR = Memory[PC] |                                                                |                                |                                     |
|                                                         | PC = PC + 4                                               |                                                                |                                |                                     |
| Instruction                                             | A = Reg [IR[25-21]]                                       |                                                                |                                |                                     |
| decode/register fetch                                   | B = Reg [IR[20-16]]                                       |                                                                |                                |                                     |
|                                                         | ALUOut = PC + (sign-extend-to32 (IR[15-0]) << 2)          |                                                                |                                |                                     |
| Execution, address computation, branch/ jump completion | ALUOut = A op B                                           | ALUOut = A + sign-extend<br>(IR[15-0])                         | if (A ==B) then<br>PC = ALUOut | PC = PC [31-28] II<br>(IR[25-0]<<2) |
| Memory access or R-type completion                      | Reg [IR[15-11]] =<br>ALUOut                               | Load: MDR = Memory[ALUOut]<br>or<br>Store: Memory [ALUOut] = B |                                |                                     |
| Memory read completion                                  |                                                           | Load: Reg[IR[20-16]] = MDR                                     |                                |                                     |



## **Summary**



- In multicycle datapath it takes different number of clock cycles for different instructions.
- We need several registers to store intermediate results in multicycle datapath.
- We need only one memory and one ALU since they can be used for different purposes in different clock cycle.