#### PART II

Overview of The Pro64 Code Generator

#### Outline

- Code generator flow diagram
- WHIRL/CGIR and TARG-INFO
- Hyperblock formation and predication (HBF)
- Predicate Query System (PQS)
- Loop preparation (CGPREP) and software pipelining
- Global and local instruction scheduling (IGLS)
- Global and local register allocation (GRA, LRA)

#### Flowchart of Code Generator



#### WHIRL

- Abstract syntax tree based
- Symbol table links, map annotations
- Base representation is simple and efficient
- Used through several phases with lowering
- Designed for multiple target architectures

### Code Generation Intermediate Representation (CGIR)

- TOPs (Target Operations) are "quads"
- Operands/results are TNs
- Basic block nodes in control flow graph
- Load/store architecture
- Supports predication
- Flags on TOPs (copy ops, integer add, load, etc.)
- Flags on operands (TNs)

#### From WHIRL to CGIR

#### An Example



(a) Source

(b) WHIRL

$$T_1 = sp + &a$$
 $T_2 = ld$   $T_1$ 
 $T_3 = sp + &i$ 
 $T_4 = ld$   $T_3$ 
 $T_5 = sxt$   $T_4$ 
 $T_6 = T_5 << 2$ 
 $T_7 = T_6$ 
 $T_8 = T_2 + T_7$ 
 $T_9 = ld$   $T_8$ 
 $T_{10} = sp + &aa$ 
 $:= st T_{10} T_9$ 

(c) CGIR

### From WHIRL to CGIR

Cont'd

- Information passed
  - alias information
  - loop information
  - symbol table and maps

## The Target Information Table (TARG\_INFO)

#### **Objective:**

- Parameterized description of a target machine and system architecture
- Separates architecture details from the compiler's algorithms
- Minimizes compiler changes when targeting a new architecture

## The Target Information Table (TARG\_INFO) Cont'd

- Based on an extension of Cydra tables, with major improvements
- Architecture models have already targeted:
  - Whole MIPS family
  - -IA-64
  - -IA-32
  - SGI graphics processors (earlier version)

#### Flowchart of Code Generator



### Hyperblock Formation and Predicated Execution

- Hyperblock single-entry multiple-exit control-flow region:
  - loop body, hammock region, etc.
- Hyperblock formation algorithm
  - Based on Scott Mahlke's method [Mahlke96]
  - But, less aggressive tail duplication

### **Hyperblock Formation Algorithm**



Objective: Keep the scheduling height close to that of the highest priority path.

### **Hyperblock Formation - An Example**

```
aa = a[i];
bb = b[i];
switch (aa) {
case 1:
if (aa < tabsiz)
aa = tab[aa];
case 2:
if (bb < tabsiz)
bb = tab[bb];
default:
ans = aa + bb;
```

(a) Source



(b) CFG



(c) Hyperblock formation with aggressive tail duplication

### **Hyperblock Formation - An Example**





(b) Hyperblock formation with aggressive tail duplication



(c) Pro64 hyperblock formation

#### Features of the Pro64 Hyperblock Formation (HBF) Algorithm

- Form "good" vs. "maximal" hyperblocks
- Avoid unnecessary duplication
- No reverse if-conversion
- Hyperblocks are not a barrier to global code motion later in IGLS

### Predicate Query System (PQS)

- Purpose: gather information and provide interfaces allowing other phases to make queries regarding the relationships among predicate values
- PQS functions (examples)

```
BOOL PQSCG_is_disjoint (PQS_TN tn<sub>1</sub>, PQS_TN tn<sub>2</sub>)
BOOL PQSCG_is_subset (PQS_TN_SET& tns<sub>1</sub>, PQS_TN_SET& tns<sub>2</sub>)
```

#### Flowchart of Code Generator



### Loop Preparation and Optimization for Software Pipelining

- Loop canonicalization for SWP
- Read/Write removal (register aware)
- Loop unrolling (resource aware)
- Recurrence removal or extension
- Prefetch
- Forced if-conversion

### Pro64 Software Pipelining Method Overview

- Test for SWP-amenable loops
- Extensive loop preparation and optimization before application [DeTo93]
- Use lifetime sensitive SWP algorithm [Huff93]
- Register allocation after scheduling based on Cydra 5 [RLTS92, DeTo93]
- Handle both while and do loops
- Smooth switching to normal scheduling if not successful.

## Pro64 Lifetime-Sensitive Modulo Scheduling for Software Pipelining

#### Features

- Try to place an op ASAP or ALAP to minimize register pressure
- Slack scheduling
- Limited backtracking
- Operation-driven scheduling framework



#### Flowchart of Code Generator



### Integrated Global Local Scheduling (IGLS) Method

- The basic IGLS framework integrates global code motion (GCM) with local scheduling [MaJD98]
- IGLS extended to hyperblock scheduling
- Performs profitable code motion between hyperblock regions and normal regions

### IGLS Phase Flow Diagram

Hyperblock Scheduling (HBS)

Global Code Motion

Local Code Scheduling (LCS)

(GCM)

Block Priority Selection

Motion Selection

Target Selection

#### Advantages of the Extended IGLS

**Method - The Example Revisited** 

#### Advantages:

- No rigid
  boundaries
  between
  hyperblocks and
  non-hyperblocks
- GCM moves
   code into and out
   of a hyperblock
   according to
   profitability





(b) Profitable duplication



#### Flowchart of Code Generator



# Global and Local Register Allocation (GRA/LRA)

- LRA-RQ provides an estimate of local register requirements
- Allocates global variables using a priority-based register allocator [ChowHennessy90,Chow83, Briggs92]
- Incorporates IA-64 specific extensions, e.g. register stack usage



Local Register Allocation (LRA)

Assign\_registers using reverse linear scan

 Reordering: depthfirst ordering on the DDG



## Future Research Topics for Pro64 Code Generator

- Hyperblock formation
- Predicate query system
- Enhanced speculation support