# **Experiment-1**

Aim: To design and verify truth table of logic gates

Tools: Logisim 2.7.1 (open source)

**Theory:** (a) Include logic diagram and truth table (TT) of basic gates (AND gate, OR gate and NOT gate.

- (b) Include logic diagram and truth table (TT) of XOR gate.
- (c) Include truth table and logic diagram for realization of AND gate and Or gate using NAND gate.

#### **Observation:**

## (A) Logic Diagram and Truth Table of Basic Gates:

• Logic Diagram of AND Gate:



### O Truth table of AND Gate:

| AND Gate |   |   |
|----------|---|---|
| Α        | В | Y |
| 0        | 0 | 0 |
| 0        | 1 | 0 |
| 1        | 0 | 0 |
| 1        | 1 | 1 |

# • Logic Diagram of OR Gate:



#### Truth table of OR Gate:

| OR Gate |   |   |
|---------|---|---|
| Α       | В | Υ |
| 0       | 0 | 0 |
| 0       | 1 | 1 |
| 1       | 0 | 1 |
| 1       | 1 | 1 |

## • Logic Diagram of NOT Gate:





• Truth table of NOT Gate:

| NOT Gate |   |  |
|----------|---|--|
| Α        | Y |  |
| 0        | 1 |  |
| 1        | 0 |  |

## (B) Logic Diagram and Truth Table of Universal and Secondary Gates:

• Logic Diagram of NAND Gate:



• Truth table of NAND Gate:

| NAND Gate |   |   |
|-----------|---|---|
| Α         | В | Y |
| 0         | 0 | 1 |
| 0         | 1 | 1 |
| 1         | 0 | 1 |
| 1         | 1 | 0 |

• Logic Diagram of NOR Gate:





#### • Truth table of NOR Gate:

| NOR Gate |   |   |
|----------|---|---|
| Α        | В | Y |
| 0        | 0 | 1 |
| 0        | 1 | 0 |
| 1        | 0 | 0 |
| 1        | 1 | 0 |

# • Logic Diagram of Ex-OR Gate:



### o Truth table of Ex-OR Gate:

| Ex-OR Gate |   |   |
|------------|---|---|
| Α          | В | Y |
| 0          | 0 | 0 |
| 0          | 1 | 1 |
| 1          | 0 | 1 |
| 1          | 1 | 0 |

## • Logic Diagram of Ex-NOR Gate:



#### Truth table of Ex-NOR Gate:

| Ex-NOR Gate |   |   |
|-------------|---|---|
| Α           | В | Y |
| 0           | 0 | 1 |
| 0           | 1 | 0 |
| 1           | 0 | 0 |
| 1           | 1 | 1 |

# (C) Realization of Logic Gates using Universal Gates:

## • Implementation of AND Gate USING NOR Gate:





### • Truth table:

| Α | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

## • Implementation of OR Gate USING NOR Gate:



### • Truth table:

| Α | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

## • Implementation of AND Gate USING NAND Gate:





### • Truth table:

| Α | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

# • Implementation of OR Gate USING NAND Gate:





## • Truth table:

| Α | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

**Result:** Truth Table of various gates using Logisim software ..

**Conclusion :** Circuit simulation and their Truth Table verification can be achieved using open source software Like "Logisim".